common.c 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157
  1. /*
  2. * arch/arm/mach-tegra/common.c
  3. *
  4. * Copyright (C) 2010 Google, Inc.
  5. *
  6. * Author:
  7. * Colin Cross <ccross@android.com>
  8. *
  9. * This software is licensed under the terms of the GNU General Public
  10. * License version 2, as published by the Free Software Foundation, and
  11. * may be copied, distributed, and modified under those terms.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. */
  19. #include <linux/init.h>
  20. #include <linux/io.h>
  21. #include <linux/clk.h>
  22. #include <linux/delay.h>
  23. #include <linux/of_irq.h>
  24. #include <asm/hardware/cache-l2x0.h>
  25. #include <asm/hardware/gic.h>
  26. #include <mach/iomap.h>
  27. #include <mach/powergate.h>
  28. #include "board.h"
  29. #include "clock.h"
  30. #include "fuse.h"
  31. #include "pmc.h"
  32. #include "apbio.h"
  33. /*
  34. * Storage for debug-macro.S's state.
  35. *
  36. * This must be in .data not .bss so that it gets initialized each time the
  37. * kernel is loaded. The data is declared here rather than debug-macro.S so
  38. * that multiple inclusions of debug-macro.S point at the same data.
  39. */
  40. #define TEGRA_DEBUG_UART_OFFSET (TEGRA_DEBUG_UART_BASE & 0xFFFF)
  41. u32 tegra_uart_config[3] = {
  42. /* Debug UART initialization required */
  43. 1,
  44. /* Debug UART physical address */
  45. (u32)(IO_APB_PHYS + TEGRA_DEBUG_UART_OFFSET),
  46. /* Debug UART virtual address */
  47. (u32)(IO_APB_VIRT + TEGRA_DEBUG_UART_OFFSET),
  48. };
  49. #ifdef CONFIG_OF
  50. static const struct of_device_id tegra_dt_irq_match[] __initconst = {
  51. { .compatible = "arm,cortex-a9-gic", .data = gic_of_init },
  52. { }
  53. };
  54. void __init tegra_dt_init_irq(void)
  55. {
  56. tegra_init_irq();
  57. of_irq_init(tegra_dt_irq_match);
  58. }
  59. #endif
  60. void tegra_assert_system_reset(char mode, const char *cmd)
  61. {
  62. void __iomem *reset = IO_ADDRESS(TEGRA_PMC_BASE + 0);
  63. u32 reg;
  64. reg = readl_relaxed(reset);
  65. reg |= 0x10;
  66. writel_relaxed(reg, reset);
  67. }
  68. #ifdef CONFIG_ARCH_TEGRA_2x_SOC
  69. static __initdata struct tegra_clk_init_table tegra20_clk_init_table[] = {
  70. /* name parent rate enabled */
  71. { "clk_m", NULL, 0, true },
  72. { "pll_p", "clk_m", 216000000, true },
  73. { "pll_p_out1", "pll_p", 28800000, true },
  74. { "pll_p_out2", "pll_p", 48000000, true },
  75. { "pll_p_out3", "pll_p", 72000000, true },
  76. { "pll_p_out4", "pll_p", 24000000, true },
  77. { "pll_c", "clk_m", 600000000, true },
  78. { "pll_c_out1", "pll_c", 120000000, true },
  79. { "sclk", "pll_c_out1", 120000000, true },
  80. { "hclk", "sclk", 120000000, true },
  81. { "pclk", "hclk", 60000000, true },
  82. { "csite", NULL, 0, true },
  83. { "emc", NULL, 0, true },
  84. { "cpu", NULL, 0, true },
  85. { NULL, NULL, 0, 0},
  86. };
  87. #endif
  88. #ifdef CONFIG_ARCH_TEGRA_3x_SOC
  89. static __initdata struct tegra_clk_init_table tegra30_clk_init_table[] = {
  90. /* name parent rate enabled */
  91. { "clk_m", NULL, 0, true },
  92. { "pll_p", "clk_m", 408000000, true },
  93. { "pll_p_out1", "pll_p", 9600000, true },
  94. { NULL, NULL, 0, 0},
  95. };
  96. #endif
  97. static void __init tegra_init_cache(u32 tag_latency, u32 data_latency)
  98. {
  99. #ifdef CONFIG_CACHE_L2X0
  100. void __iomem *p = IO_ADDRESS(TEGRA_ARM_PERIF_BASE) + 0x3000;
  101. u32 aux_ctrl, cache_type;
  102. writel_relaxed(tag_latency, p + L2X0_TAG_LATENCY_CTRL);
  103. writel_relaxed(data_latency, p + L2X0_DATA_LATENCY_CTRL);
  104. cache_type = readl(p + L2X0_CACHE_TYPE);
  105. aux_ctrl = (cache_type & 0x700) << (17-8);
  106. aux_ctrl |= 0x6C000001;
  107. l2x0_init(p, aux_ctrl, 0x8200c3fe);
  108. #endif
  109. }
  110. #ifdef CONFIG_ARCH_TEGRA_2x_SOC
  111. void __init tegra20_init_early(void)
  112. {
  113. tegra_apb_io_init();
  114. tegra_init_fuse();
  115. tegra2_init_clocks();
  116. tegra_clk_init_from_table(tegra20_clk_init_table);
  117. tegra_init_cache(0x331, 0x441);
  118. tegra_pmc_init();
  119. tegra_powergate_init();
  120. }
  121. #endif
  122. #ifdef CONFIG_ARCH_TEGRA_3x_SOC
  123. void __init tegra30_init_early(void)
  124. {
  125. tegra_apb_io_init();
  126. tegra_init_fuse();
  127. tegra30_init_clocks();
  128. tegra_clk_init_from_table(tegra30_clk_init_table);
  129. tegra_init_cache(0x441, 0x551);
  130. tegra_pmc_init();
  131. tegra_powergate_init();
  132. }
  133. #endif
  134. void __init tegra_init_late(void)
  135. {
  136. tegra_clk_debugfs_init();
  137. tegra_powergate_debugfs_init();
  138. }