pci-nanoengine.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282
  1. /*
  2. * linux/arch/arm/mach-sa1100/pci-nanoengine.c
  3. *
  4. * PCI functions for BSE nanoEngine PCI
  5. *
  6. * Copyright (C) 2010 Marcelo Roberto Jimenez <mroberto@cpti.cetuc.puc-rio.br>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/kernel.h>
  23. #include <linux/irq.h>
  24. #include <linux/pci.h>
  25. #include <linux/spinlock.h>
  26. #include <asm/mach/pci.h>
  27. #include <asm/mach-types.h>
  28. #include <mach/nanoengine.h>
  29. #include <mach/hardware.h>
  30. static DEFINE_SPINLOCK(nano_lock);
  31. static int nanoengine_get_pci_address(struct pci_bus *bus,
  32. unsigned int devfn, int where, unsigned long *address)
  33. {
  34. int ret = PCIBIOS_DEVICE_NOT_FOUND;
  35. unsigned int busnr = bus->number;
  36. *address = NANO_PCI_CONFIG_SPACE_VIRT +
  37. ((bus->number << 16) | (devfn << 8) | (where & ~3));
  38. ret = (busnr > 255 || devfn > 255 || where > 255) ?
  39. PCIBIOS_DEVICE_NOT_FOUND : PCIBIOS_SUCCESSFUL;
  40. return ret;
  41. }
  42. static int nanoengine_read_config(struct pci_bus *bus, unsigned int devfn, int where,
  43. int size, u32 *val)
  44. {
  45. int ret;
  46. unsigned long address;
  47. unsigned long flags;
  48. u32 v;
  49. /* nanoEngine PCI bridge does not return -1 for a non-existing
  50. * device. We must fake the answer. We know that the only valid
  51. * device is device zero at bus 0, which is the network chip. */
  52. if (bus->number != 0 || (devfn >> 3) != 0) {
  53. v = -1;
  54. nanoengine_get_pci_address(bus, devfn, where, &address);
  55. goto exit_function;
  56. }
  57. spin_lock_irqsave(&nano_lock, flags);
  58. ret = nanoengine_get_pci_address(bus, devfn, where, &address);
  59. if (ret != PCIBIOS_SUCCESSFUL)
  60. return ret;
  61. v = __raw_readl(address);
  62. spin_unlock_irqrestore(&nano_lock, flags);
  63. v >>= ((where & 3) * 8);
  64. v &= (unsigned long)(-1) >> ((4 - size) * 8);
  65. exit_function:
  66. *val = v;
  67. return PCIBIOS_SUCCESSFUL;
  68. }
  69. static int nanoengine_write_config(struct pci_bus *bus, unsigned int devfn, int where,
  70. int size, u32 val)
  71. {
  72. int ret;
  73. unsigned long address;
  74. unsigned long flags;
  75. unsigned shift;
  76. u32 v;
  77. shift = (where & 3) * 8;
  78. spin_lock_irqsave(&nano_lock, flags);
  79. ret = nanoengine_get_pci_address(bus, devfn, where, &address);
  80. if (ret != PCIBIOS_SUCCESSFUL)
  81. return ret;
  82. v = __raw_readl(address);
  83. switch (size) {
  84. case 1:
  85. v &= ~(0xFF << shift);
  86. v |= val << shift;
  87. break;
  88. case 2:
  89. v &= ~(0xFFFF << shift);
  90. v |= val << shift;
  91. break;
  92. case 4:
  93. v = val;
  94. break;
  95. }
  96. __raw_writel(v, address);
  97. spin_unlock_irqrestore(&nano_lock, flags);
  98. return PCIBIOS_SUCCESSFUL;
  99. }
  100. static struct pci_ops pci_nano_ops = {
  101. .read = nanoengine_read_config,
  102. .write = nanoengine_write_config,
  103. };
  104. static int __init pci_nanoengine_map_irq(const struct pci_dev *dev, u8 slot,
  105. u8 pin)
  106. {
  107. return NANOENGINE_IRQ_GPIO_PCI;
  108. }
  109. static struct resource pci_io_ports =
  110. DEFINE_RES_IO_NAMED(0x400, 0x400, "PCI IO");
  111. static struct resource pci_non_prefetchable_memory = {
  112. .name = "PCI non-prefetchable",
  113. .start = NANO_PCI_MEM_RW_PHYS,
  114. /* nanoEngine documentation says there is a 1 Megabyte window here,
  115. * but PCI reports just 128 + 8 kbytes. */
  116. .end = NANO_PCI_MEM_RW_PHYS + NANO_PCI_MEM_RW_SIZE - 1,
  117. /* .end = NANO_PCI_MEM_RW_PHYS + SZ_128K + SZ_8K - 1,*/
  118. .flags = IORESOURCE_MEM,
  119. };
  120. /*
  121. * nanoEngine PCI reports 1 Megabyte of prefetchable memory, but it
  122. * overlaps with previously defined memory.
  123. *
  124. * Here is what happens:
  125. *
  126. # dmesg
  127. ...
  128. pci 0000:00:00.0: [8086:1209] type 0 class 0x000200
  129. pci 0000:00:00.0: reg 10: [mem 0x00021000-0x00021fff]
  130. pci 0000:00:00.0: reg 14: [io 0x0000-0x003f]
  131. pci 0000:00:00.0: reg 18: [mem 0x00000000-0x0001ffff]
  132. pci 0000:00:00.0: reg 30: [mem 0x00000000-0x000fffff pref]
  133. pci 0000:00:00.0: supports D1 D2
  134. pci 0000:00:00.0: PME# supported from D0 D1 D2 D3hot
  135. pci 0000:00:00.0: PME# disabled
  136. PCI: bus0: Fast back to back transfers enabled
  137. pci 0000:00:00.0: BAR 6: can't assign mem pref (size 0x100000)
  138. pci 0000:00:00.0: BAR 2: assigned [mem 0x18600000-0x1861ffff]
  139. pci 0000:00:00.0: BAR 2: set to [mem 0x18600000-0x1861ffff] (PCI address [0x0-0x1ffff])
  140. pci 0000:00:00.0: BAR 0: assigned [mem 0x18620000-0x18620fff]
  141. pci 0000:00:00.0: BAR 0: set to [mem 0x18620000-0x18620fff] (PCI address [0x20000-0x20fff])
  142. pci 0000:00:00.0: BAR 1: assigned [io 0x0400-0x043f]
  143. pci 0000:00:00.0: BAR 1: set to [io 0x0400-0x043f] (PCI address [0x0-0x3f])
  144. *
  145. * On the other hand, if we do not request the prefetchable memory resource,
  146. * linux will alloc it first and the two non-prefetchable memory areas that
  147. * are our real interest will not be mapped. So we choose to map it to an
  148. * unused area. It gets recognized as expansion ROM, but becomes disabled.
  149. *
  150. * Here is what happens then:
  151. *
  152. # dmesg
  153. ...
  154. pci 0000:00:00.0: [8086:1209] type 0 class 0x000200
  155. pci 0000:00:00.0: reg 10: [mem 0x00021000-0x00021fff]
  156. pci 0000:00:00.0: reg 14: [io 0x0000-0x003f]
  157. pci 0000:00:00.0: reg 18: [mem 0x00000000-0x0001ffff]
  158. pci 0000:00:00.0: reg 30: [mem 0x00000000-0x000fffff pref]
  159. pci 0000:00:00.0: supports D1 D2
  160. pci 0000:00:00.0: PME# supported from D0 D1 D2 D3hot
  161. pci 0000:00:00.0: PME# disabled
  162. PCI: bus0: Fast back to back transfers enabled
  163. pci 0000:00:00.0: BAR 6: assigned [mem 0x78000000-0x780fffff pref]
  164. pci 0000:00:00.0: BAR 2: assigned [mem 0x18600000-0x1861ffff]
  165. pci 0000:00:00.0: BAR 2: set to [mem 0x18600000-0x1861ffff] (PCI address [0x0-0x1ffff])
  166. pci 0000:00:00.0: BAR 0: assigned [mem 0x18620000-0x18620fff]
  167. pci 0000:00:00.0: BAR 0: set to [mem 0x18620000-0x18620fff] (PCI address [0x20000-0x20fff])
  168. pci 0000:00:00.0: BAR 1: assigned [io 0x0400-0x043f]
  169. pci 0000:00:00.0: BAR 1: set to [io 0x0400-0x043f] (PCI address [0x0-0x3f])
  170. # lspci -vv -s 0000:00:00.0
  171. 00:00.0 Class 0200: Device 8086:1209 (rev 09)
  172. Control: I/O+ Mem+ BusMaster+ SpecCycle- MemWINV- VGASnoop- ParErr+ Stepping- SERR+ FastB2B- DisINTx-
  173. Status: Cap+ 66MHz- UDF- FastB2B+ ParErr- DEVSEL=medium >TAbort- <TAbort- <MAbort- >SERR+ <PERR+ INTx-
  174. Latency: 0 (2000ns min, 14000ns max), Cache Line Size: 32 bytes
  175. Interrupt: pin A routed to IRQ 0
  176. Region 0: Memory at 18620000 (32-bit, non-prefetchable) [size=4K]
  177. Region 1: I/O ports at 0400 [size=64]
  178. Region 2: [virtual] Memory at 18600000 (32-bit, non-prefetchable) [size=128K]
  179. [virtual] Expansion ROM at 78000000 [disabled] [size=1M]
  180. Capabilities: [dc] Power Management version 2
  181. Flags: PMEClk- DSI+ D1+ D2+ AuxCurrent=0mA PME(D0+,D1+,D2+,D3hot+,D3cold-)
  182. Status: D0 NoSoftRst- PME-Enable- DSel=0 DScale=2 PME-
  183. Kernel driver in use: e100
  184. Kernel modules: e100
  185. *
  186. */
  187. static struct resource pci_prefetchable_memory = {
  188. .name = "PCI prefetchable",
  189. .start = 0x78000000,
  190. .end = 0x78000000 + NANO_PCI_MEM_RW_SIZE - 1,
  191. .flags = IORESOURCE_MEM | IORESOURCE_PREFETCH,
  192. };
  193. static int __init pci_nanoengine_setup_resources(struct pci_sys_data *sys)
  194. {
  195. if (request_resource(&ioport_resource, &pci_io_ports)) {
  196. printk(KERN_ERR "PCI: unable to allocate io port region\n");
  197. return -EBUSY;
  198. }
  199. if (request_resource(&iomem_resource, &pci_non_prefetchable_memory)) {
  200. release_resource(&pci_io_ports);
  201. printk(KERN_ERR "PCI: unable to allocate non prefetchable\n");
  202. return -EBUSY;
  203. }
  204. if (request_resource(&iomem_resource, &pci_prefetchable_memory)) {
  205. release_resource(&pci_io_ports);
  206. release_resource(&pci_non_prefetchable_memory);
  207. printk(KERN_ERR "PCI: unable to allocate prefetchable\n");
  208. return -EBUSY;
  209. }
  210. pci_add_resource_offset(&sys->resources, &pci_io_ports, sys->io_offset);
  211. pci_add_resource_offset(&sys->resources,
  212. &pci_non_prefetchable_memory, sys->mem_offset);
  213. pci_add_resource_offset(&sys->resources,
  214. &pci_prefetchable_memory, sys->mem_offset);
  215. return 1;
  216. }
  217. int __init pci_nanoengine_setup(int nr, struct pci_sys_data *sys)
  218. {
  219. int ret = 0;
  220. pcibios_min_io = 0;
  221. pcibios_min_mem = 0;
  222. if (nr == 0) {
  223. sys->mem_offset = NANO_PCI_MEM_RW_PHYS;
  224. sys->io_offset = 0x400;
  225. ret = pci_nanoengine_setup_resources(sys);
  226. /* Enable alternate memory bus master mode, see
  227. * "Intel StrongARM SA1110 Developer's Manual",
  228. * section 10.8, "Alternate Memory Bus Master Mode". */
  229. GPDR = (GPDR & ~GPIO_MBREQ) | GPIO_MBGNT;
  230. GAFR |= GPIO_MBGNT | GPIO_MBREQ;
  231. TUCR |= TUCR_MBGPIO;
  232. }
  233. return ret;
  234. }
  235. static struct hw_pci nanoengine_pci __initdata = {
  236. .map_irq = pci_nanoengine_map_irq,
  237. .nr_controllers = 1,
  238. .ops = &pci_nano_ops,
  239. .setup = pci_nanoengine_setup,
  240. };
  241. static int __init nanoengine_pci_init(void)
  242. {
  243. if (machine_is_nanoengine())
  244. pci_common_init(&nanoengine_pci);
  245. return 0;
  246. }
  247. subsys_initcall(nanoengine_pci_init);