irq-s3c2416.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348
  1. /* linux/arch/arm/mach-s3c2416/irq.c
  2. *
  3. * Copyright (c) 2009 Yauhen Kharuzhy <jekhor@gmail.com>,
  4. * as part of OpenInkpot project
  5. * Copyright (c) 2009 Promwad Innovation Company
  6. * Yauhen Kharuzhy <yauhen.kharuzhy@promwad.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. */
  23. #include <linux/init.h>
  24. #include <linux/module.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/ioport.h>
  27. #include <linux/device.h>
  28. #include <linux/io.h>
  29. #include <linux/syscore_ops.h>
  30. #include <mach/hardware.h>
  31. #include <asm/irq.h>
  32. #include <asm/mach/irq.h>
  33. #include <mach/regs-irq.h>
  34. #include <mach/regs-gpio.h>
  35. #include <plat/cpu.h>
  36. #include <plat/pm.h>
  37. #include <plat/irq.h>
  38. #define INTMSK(start, end) ((1 << ((end) + 1 - (start))) - 1)
  39. static inline void s3c2416_irq_demux(unsigned int irq, unsigned int len)
  40. {
  41. unsigned int subsrc, submsk;
  42. unsigned int end;
  43. /* read the current pending interrupts, and the mask
  44. * for what it is available */
  45. subsrc = __raw_readl(S3C2410_SUBSRCPND);
  46. submsk = __raw_readl(S3C2410_INTSUBMSK);
  47. subsrc &= ~submsk;
  48. subsrc >>= (irq - S3C2410_IRQSUB(0));
  49. subsrc &= (1 << len)-1;
  50. end = len + irq;
  51. for (; irq < end && subsrc; irq++) {
  52. if (subsrc & 1)
  53. generic_handle_irq(irq);
  54. subsrc >>= 1;
  55. }
  56. }
  57. /* WDT/AC97 sub interrupts */
  58. static void s3c2416_irq_demux_wdtac97(unsigned int irq, struct irq_desc *desc)
  59. {
  60. s3c2416_irq_demux(IRQ_S3C2443_WDT, 4);
  61. }
  62. #define INTMSK_WDTAC97 (1UL << (IRQ_WDT - IRQ_EINT0))
  63. #define SUBMSK_WDTAC97 INTMSK(IRQ_S3C2443_WDT, IRQ_S3C2443_AC97)
  64. static void s3c2416_irq_wdtac97_mask(struct irq_data *data)
  65. {
  66. s3c_irqsub_mask(data->irq, INTMSK_WDTAC97, SUBMSK_WDTAC97);
  67. }
  68. static void s3c2416_irq_wdtac97_unmask(struct irq_data *data)
  69. {
  70. s3c_irqsub_unmask(data->irq, INTMSK_WDTAC97);
  71. }
  72. static void s3c2416_irq_wdtac97_ack(struct irq_data *data)
  73. {
  74. s3c_irqsub_maskack(data->irq, INTMSK_WDTAC97, SUBMSK_WDTAC97);
  75. }
  76. static struct irq_chip s3c2416_irq_wdtac97 = {
  77. .irq_mask = s3c2416_irq_wdtac97_mask,
  78. .irq_unmask = s3c2416_irq_wdtac97_unmask,
  79. .irq_ack = s3c2416_irq_wdtac97_ack,
  80. };
  81. /* LCD sub interrupts */
  82. static void s3c2416_irq_demux_lcd(unsigned int irq, struct irq_desc *desc)
  83. {
  84. s3c2416_irq_demux(IRQ_S3C2443_LCD1, 4);
  85. }
  86. #define INTMSK_LCD (1UL << (IRQ_LCD - IRQ_EINT0))
  87. #define SUBMSK_LCD INTMSK(IRQ_S3C2443_LCD1, IRQ_S3C2443_LCD4)
  88. static void s3c2416_irq_lcd_mask(struct irq_data *data)
  89. {
  90. s3c_irqsub_mask(data->irq, INTMSK_LCD, SUBMSK_LCD);
  91. }
  92. static void s3c2416_irq_lcd_unmask(struct irq_data *data)
  93. {
  94. s3c_irqsub_unmask(data->irq, INTMSK_LCD);
  95. }
  96. static void s3c2416_irq_lcd_ack(struct irq_data *data)
  97. {
  98. s3c_irqsub_maskack(data->irq, INTMSK_LCD, SUBMSK_LCD);
  99. }
  100. static struct irq_chip s3c2416_irq_lcd = {
  101. .irq_mask = s3c2416_irq_lcd_mask,
  102. .irq_unmask = s3c2416_irq_lcd_unmask,
  103. .irq_ack = s3c2416_irq_lcd_ack,
  104. };
  105. /* DMA sub interrupts */
  106. static void s3c2416_irq_demux_dma(unsigned int irq, struct irq_desc *desc)
  107. {
  108. s3c2416_irq_demux(IRQ_S3C2443_DMA0, 6);
  109. }
  110. #define INTMSK_DMA (1UL << (IRQ_S3C2443_DMA - IRQ_EINT0))
  111. #define SUBMSK_DMA INTMSK(IRQ_S3C2443_DMA0, IRQ_S3C2443_DMA5)
  112. static void s3c2416_irq_dma_mask(struct irq_data *data)
  113. {
  114. s3c_irqsub_mask(data->irq, INTMSK_DMA, SUBMSK_DMA);
  115. }
  116. static void s3c2416_irq_dma_unmask(struct irq_data *data)
  117. {
  118. s3c_irqsub_unmask(data->irq, INTMSK_DMA);
  119. }
  120. static void s3c2416_irq_dma_ack(struct irq_data *data)
  121. {
  122. s3c_irqsub_maskack(data->irq, INTMSK_DMA, SUBMSK_DMA);
  123. }
  124. static struct irq_chip s3c2416_irq_dma = {
  125. .irq_mask = s3c2416_irq_dma_mask,
  126. .irq_unmask = s3c2416_irq_dma_unmask,
  127. .irq_ack = s3c2416_irq_dma_ack,
  128. };
  129. /* UART3 sub interrupts */
  130. static void s3c2416_irq_demux_uart3(unsigned int irq, struct irq_desc *desc)
  131. {
  132. s3c2416_irq_demux(IRQ_S3C2443_RX3, 3);
  133. }
  134. #define INTMSK_UART3 (1UL << (IRQ_S3C2443_UART3 - IRQ_EINT0))
  135. #define SUBMSK_UART3 (0x7 << (IRQ_S3C2443_RX3 - S3C2410_IRQSUB(0)))
  136. static void s3c2416_irq_uart3_mask(struct irq_data *data)
  137. {
  138. s3c_irqsub_mask(data->irq, INTMSK_UART3, SUBMSK_UART3);
  139. }
  140. static void s3c2416_irq_uart3_unmask(struct irq_data *data)
  141. {
  142. s3c_irqsub_unmask(data->irq, INTMSK_UART3);
  143. }
  144. static void s3c2416_irq_uart3_ack(struct irq_data *data)
  145. {
  146. s3c_irqsub_maskack(data->irq, INTMSK_UART3, SUBMSK_UART3);
  147. }
  148. static struct irq_chip s3c2416_irq_uart3 = {
  149. .irq_mask = s3c2416_irq_uart3_mask,
  150. .irq_unmask = s3c2416_irq_uart3_unmask,
  151. .irq_ack = s3c2416_irq_uart3_ack,
  152. };
  153. /* second interrupt register */
  154. static inline void s3c2416_irq_ack_second(struct irq_data *data)
  155. {
  156. unsigned long bitval = 1UL << (data->irq - IRQ_S3C2416_2D);
  157. __raw_writel(bitval, S3C2416_SRCPND2);
  158. __raw_writel(bitval, S3C2416_INTPND2);
  159. }
  160. static void s3c2416_irq_mask_second(struct irq_data *data)
  161. {
  162. unsigned long bitval = 1UL << (data->irq - IRQ_S3C2416_2D);
  163. unsigned long mask;
  164. mask = __raw_readl(S3C2416_INTMSK2);
  165. mask |= bitval;
  166. __raw_writel(mask, S3C2416_INTMSK2);
  167. }
  168. static void s3c2416_irq_unmask_second(struct irq_data *data)
  169. {
  170. unsigned long bitval = 1UL << (data->irq - IRQ_S3C2416_2D);
  171. unsigned long mask;
  172. mask = __raw_readl(S3C2416_INTMSK2);
  173. mask &= ~bitval;
  174. __raw_writel(mask, S3C2416_INTMSK2);
  175. }
  176. struct irq_chip s3c2416_irq_second = {
  177. .irq_ack = s3c2416_irq_ack_second,
  178. .irq_mask = s3c2416_irq_mask_second,
  179. .irq_unmask = s3c2416_irq_unmask_second,
  180. };
  181. /* IRQ initialisation code */
  182. static int __init s3c2416_add_sub(unsigned int base,
  183. void (*demux)(unsigned int,
  184. struct irq_desc *),
  185. struct irq_chip *chip,
  186. unsigned int start, unsigned int end)
  187. {
  188. unsigned int irqno;
  189. irq_set_chip_and_handler(base, &s3c_irq_level_chip, handle_level_irq);
  190. irq_set_chained_handler(base, demux);
  191. for (irqno = start; irqno <= end; irqno++) {
  192. irq_set_chip_and_handler(irqno, chip, handle_level_irq);
  193. set_irq_flags(irqno, IRQF_VALID);
  194. }
  195. return 0;
  196. }
  197. static void __init s3c2416_irq_add_second(void)
  198. {
  199. unsigned long pend;
  200. unsigned long last;
  201. int irqno;
  202. int i;
  203. /* first, clear all interrupts pending... */
  204. last = 0;
  205. for (i = 0; i < 4; i++) {
  206. pend = __raw_readl(S3C2416_INTPND2);
  207. if (pend == 0 || pend == last)
  208. break;
  209. __raw_writel(pend, S3C2416_SRCPND2);
  210. __raw_writel(pend, S3C2416_INTPND2);
  211. printk(KERN_INFO "irq: clearing pending status %08x\n",
  212. (int)pend);
  213. last = pend;
  214. }
  215. for (irqno = IRQ_S3C2416_2D; irqno <= IRQ_S3C2416_I2S1; irqno++) {
  216. switch (irqno) {
  217. case IRQ_S3C2416_RESERVED2:
  218. case IRQ_S3C2416_RESERVED3:
  219. /* no IRQ here */
  220. break;
  221. default:
  222. irq_set_chip_and_handler(irqno, &s3c2416_irq_second,
  223. handle_edge_irq);
  224. set_irq_flags(irqno, IRQF_VALID);
  225. }
  226. }
  227. }
  228. static int __init s3c2416_irq_add(struct device *dev,
  229. struct subsys_interface *sif)
  230. {
  231. printk(KERN_INFO "S3C2416: IRQ Support\n");
  232. s3c2416_add_sub(IRQ_LCD, s3c2416_irq_demux_lcd, &s3c2416_irq_lcd,
  233. IRQ_S3C2443_LCD2, IRQ_S3C2443_LCD4);
  234. s3c2416_add_sub(IRQ_S3C2443_DMA, s3c2416_irq_demux_dma,
  235. &s3c2416_irq_dma, IRQ_S3C2443_DMA0, IRQ_S3C2443_DMA5);
  236. s3c2416_add_sub(IRQ_S3C2443_UART3, s3c2416_irq_demux_uart3,
  237. &s3c2416_irq_uart3,
  238. IRQ_S3C2443_RX3, IRQ_S3C2443_ERR3);
  239. s3c2416_add_sub(IRQ_WDT, s3c2416_irq_demux_wdtac97,
  240. &s3c2416_irq_wdtac97,
  241. IRQ_S3C2443_WDT, IRQ_S3C2443_AC97);
  242. s3c2416_irq_add_second();
  243. return 0;
  244. }
  245. static struct subsys_interface s3c2416_irq_interface = {
  246. .name = "s3c2416_irq",
  247. .subsys = &s3c2416_subsys,
  248. .add_dev = s3c2416_irq_add,
  249. };
  250. static int __init s3c2416_irq_init(void)
  251. {
  252. return subsys_interface_register(&s3c2416_irq_interface);
  253. }
  254. arch_initcall(s3c2416_irq_init);
  255. #ifdef CONFIG_PM
  256. static struct sleep_save irq_save[] = {
  257. SAVE_ITEM(S3C2416_INTMSK2),
  258. };
  259. int s3c2416_irq_suspend(void)
  260. {
  261. s3c_pm_do_save(irq_save, ARRAY_SIZE(irq_save));
  262. return 0;
  263. }
  264. void s3c2416_irq_resume(void)
  265. {
  266. s3c_pm_do_restore(irq_save, ARRAY_SIZE(irq_save));
  267. }
  268. struct syscore_ops s3c2416_irq_syscore_ops = {
  269. .suspend = s3c2416_irq_suspend,
  270. .resume = s3c2416_irq_resume,
  271. };
  272. #endif