map.h 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170
  1. /* arch/arm/mach-s3c2410/include/mach/map.h
  2. *
  3. * Copyright (c) 2003 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. *
  6. * S3C2410 - Memory map definitions
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #ifndef __ASM_ARCH_MAP_H
  13. #define __ASM_ARCH_MAP_H
  14. #include <plat/map-base.h>
  15. /*
  16. * S3C2410 UART offset is 0x4000 but the other SoCs are 0x400.
  17. * So need to define it, and here is to avoid redefinition warning.
  18. */
  19. #define S3C_UART_OFFSET (0x4000)
  20. #include <plat/map-s3c.h>
  21. /*
  22. * interrupt controller is the first thing we put in, to make
  23. * the assembly code for the irq detection easier
  24. */
  25. #define S3C2410_PA_IRQ (0x4A000000)
  26. #define S3C24XX_SZ_IRQ SZ_1M
  27. /* memory controller registers */
  28. #define S3C2410_PA_MEMCTRL (0x48000000)
  29. #define S3C24XX_SZ_MEMCTRL SZ_1M
  30. /* UARTs */
  31. #define S3C_VA_UARTx(uart) (S3C_VA_UART + ((uart * S3C_UART_OFFSET)))
  32. /* Timers */
  33. #define S3C2410_PA_TIMER (0x51000000)
  34. #define S3C24XX_SZ_TIMER SZ_1M
  35. /* Clock and Power management */
  36. #define S3C24XX_SZ_CLKPWR SZ_1M
  37. /* USB Device port */
  38. #define S3C2410_PA_USBDEV (0x52000000)
  39. #define S3C24XX_SZ_USBDEV SZ_1M
  40. /* Watchdog */
  41. #define S3C2410_PA_WATCHDOG (0x53000000)
  42. #define S3C24XX_SZ_WATCHDOG SZ_1M
  43. /* Standard size definitions for peripheral blocks. */
  44. #define S3C24XX_SZ_UART SZ_1M
  45. #define S3C24XX_SZ_IIS SZ_1M
  46. #define S3C24XX_SZ_ADC SZ_1M
  47. #define S3C24XX_SZ_SPI SZ_1M
  48. #define S3C24XX_SZ_SDI SZ_1M
  49. #define S3C24XX_SZ_NAND SZ_1M
  50. #define S3C24XX_SZ_GPIO SZ_1M
  51. /* USB host controller */
  52. #define S3C2410_PA_USBHOST (0x49000000)
  53. /* S3C2416/S3C2443/S3C2450 High-Speed USB Gadget */
  54. #define S3C2416_PA_HSUDC (0x49800000)
  55. #define S3C2416_SZ_HSUDC (SZ_4K)
  56. /* DMA controller */
  57. #define S3C2410_PA_DMA (0x4B000000)
  58. #define S3C24XX_SZ_DMA SZ_1M
  59. /* Clock and Power management */
  60. #define S3C2410_PA_CLKPWR (0x4C000000)
  61. /* LCD controller */
  62. #define S3C2410_PA_LCD (0x4D000000)
  63. #define S3C24XX_SZ_LCD SZ_1M
  64. /* NAND flash controller */
  65. #define S3C2410_PA_NAND (0x4E000000)
  66. /* IIC hardware controller */
  67. #define S3C2410_PA_IIC (0x54000000)
  68. /* IIS controller */
  69. #define S3C2410_PA_IIS (0x55000000)
  70. /* RTC */
  71. #define S3C2410_PA_RTC (0x57000000)
  72. #define S3C24XX_SZ_RTC SZ_1M
  73. /* ADC */
  74. #define S3C2410_PA_ADC (0x58000000)
  75. /* SPI */
  76. #define S3C2410_PA_SPI (0x59000000)
  77. #define S3C2443_PA_SPI0 (0x52000000)
  78. #define S3C2443_PA_SPI1 S3C2410_PA_SPI
  79. /* SDI */
  80. #define S3C2410_PA_SDI (0x5A000000)
  81. /* CAMIF */
  82. #define S3C2440_PA_CAMIF (0x4F000000)
  83. #define S3C2440_SZ_CAMIF SZ_1M
  84. /* AC97 */
  85. #define S3C2440_PA_AC97 (0x5B000000)
  86. #define S3C2440_SZ_AC97 SZ_1M
  87. /* S3C2443/S3C2416 High-speed SD/MMC */
  88. #define S3C2443_PA_HSMMC (0x4A800000)
  89. #define S3C2416_PA_HSMMC0 (0x4AC00000)
  90. #define S3C2443_PA_FB (0x4C800000)
  91. /* S3C2412 memory and IO controls */
  92. #define S3C2412_PA_SSMC (0x4F000000)
  93. #define S3C2412_PA_EBI (0x48800000)
  94. /* physical addresses of all the chip-select areas */
  95. #define S3C2410_CS0 (0x00000000)
  96. #define S3C2410_CS1 (0x08000000)
  97. #define S3C2410_CS2 (0x10000000)
  98. #define S3C2410_CS3 (0x18000000)
  99. #define S3C2410_CS4 (0x20000000)
  100. #define S3C2410_CS5 (0x28000000)
  101. #define S3C2410_CS6 (0x30000000)
  102. #define S3C2410_CS7 (0x38000000)
  103. #define S3C2410_SDRAM_PA (S3C2410_CS6)
  104. /* Use a single interface for common resources between S3C24XX cpus */
  105. #define S3C24XX_PA_IRQ S3C2410_PA_IRQ
  106. #define S3C24XX_PA_MEMCTRL S3C2410_PA_MEMCTRL
  107. #define S3C24XX_PA_DMA S3C2410_PA_DMA
  108. #define S3C24XX_PA_CLKPWR S3C2410_PA_CLKPWR
  109. #define S3C24XX_PA_LCD S3C2410_PA_LCD
  110. #define S3C24XX_PA_TIMER S3C2410_PA_TIMER
  111. #define S3C24XX_PA_USBDEV S3C2410_PA_USBDEV
  112. #define S3C24XX_PA_WATCHDOG S3C2410_PA_WATCHDOG
  113. #define S3C24XX_PA_IIS S3C2410_PA_IIS
  114. #define S3C24XX_PA_RTC S3C2410_PA_RTC
  115. #define S3C24XX_PA_ADC S3C2410_PA_ADC
  116. #define S3C24XX_PA_SPI S3C2410_PA_SPI
  117. #define S3C24XX_PA_SPI1 (S3C2410_PA_SPI + S3C2410_SPI1)
  118. #define S3C24XX_PA_SDI S3C2410_PA_SDI
  119. #define S3C24XX_PA_NAND S3C2410_PA_NAND
  120. #define S3C_PA_FB S3C2443_PA_FB
  121. #define S3C_PA_IIC S3C2410_PA_IIC
  122. #define S3C_PA_UART S3C24XX_PA_UART
  123. #define S3C_PA_USBHOST S3C2410_PA_USBHOST
  124. #define S3C_PA_HSMMC0 S3C2416_PA_HSMMC0
  125. #define S3C_PA_HSMMC1 S3C2443_PA_HSMMC
  126. #define S3C_PA_WDT S3C2410_PA_WATCHDOG
  127. #define S3C_PA_NAND S3C24XX_PA_NAND
  128. #define S3C_PA_SPI0 S3C2443_PA_SPI0
  129. #define S3C_PA_SPI1 S3C2443_PA_SPI1
  130. #endif /* __ASM_ARCH_MAP_H */