timer.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508
  1. /*
  2. * linux/arch/arm/mach-omap2/timer.c
  3. *
  4. * OMAP2 GP timer support.
  5. *
  6. * Copyright (C) 2009 Nokia Corporation
  7. *
  8. * Update to use new clocksource/clockevent layers
  9. * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
  10. * Copyright (C) 2007 MontaVista Software, Inc.
  11. *
  12. * Original driver:
  13. * Copyright (C) 2005 Nokia Corporation
  14. * Author: Paul Mundt <paul.mundt@nokia.com>
  15. * Juha Yrjölä <juha.yrjola@nokia.com>
  16. * OMAP Dual-mode timer framework support by Timo Teras
  17. *
  18. * Some parts based off of TI's 24xx code:
  19. *
  20. * Copyright (C) 2004-2009 Texas Instruments, Inc.
  21. *
  22. * Roughly modelled after the OMAP1 MPU timer code.
  23. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  24. *
  25. * This file is subject to the terms and conditions of the GNU General Public
  26. * License. See the file "COPYING" in the main directory of this archive
  27. * for more details.
  28. */
  29. #include <linux/init.h>
  30. #include <linux/time.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/err.h>
  33. #include <linux/clk.h>
  34. #include <linux/delay.h>
  35. #include <linux/irq.h>
  36. #include <linux/clocksource.h>
  37. #include <linux/clockchips.h>
  38. #include <linux/slab.h>
  39. #include <asm/mach/time.h>
  40. #include <plat/dmtimer.h>
  41. #include <asm/smp_twd.h>
  42. #include <asm/sched_clock.h>
  43. #include "common.h"
  44. #include <plat/omap_hwmod.h>
  45. #include <plat/omap_device.h>
  46. #include <plat/omap-pm.h>
  47. #include "powerdomain.h"
  48. /* Parent clocks, eventually these will come from the clock framework */
  49. #define OMAP2_MPU_SOURCE "sys_ck"
  50. #define OMAP3_MPU_SOURCE OMAP2_MPU_SOURCE
  51. #define OMAP4_MPU_SOURCE "sys_clkin_ck"
  52. #define OMAP2_32K_SOURCE "func_32k_ck"
  53. #define OMAP3_32K_SOURCE "omap_32k_fck"
  54. #define OMAP4_32K_SOURCE "sys_32k_ck"
  55. #ifdef CONFIG_OMAP_32K_TIMER
  56. #define OMAP2_CLKEV_SOURCE OMAP2_32K_SOURCE
  57. #define OMAP3_CLKEV_SOURCE OMAP3_32K_SOURCE
  58. #define OMAP4_CLKEV_SOURCE OMAP4_32K_SOURCE
  59. #define OMAP3_SECURE_TIMER 12
  60. #else
  61. #define OMAP2_CLKEV_SOURCE OMAP2_MPU_SOURCE
  62. #define OMAP3_CLKEV_SOURCE OMAP3_MPU_SOURCE
  63. #define OMAP4_CLKEV_SOURCE OMAP4_MPU_SOURCE
  64. #define OMAP3_SECURE_TIMER 1
  65. #endif
  66. /* Clockevent code */
  67. static struct omap_dm_timer clkev;
  68. static struct clock_event_device clockevent_gpt;
  69. static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
  70. {
  71. struct clock_event_device *evt = &clockevent_gpt;
  72. __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
  73. evt->event_handler(evt);
  74. return IRQ_HANDLED;
  75. }
  76. static struct irqaction omap2_gp_timer_irq = {
  77. .name = "gp_timer",
  78. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  79. .handler = omap2_gp_timer_interrupt,
  80. };
  81. static int omap2_gp_timer_set_next_event(unsigned long cycles,
  82. struct clock_event_device *evt)
  83. {
  84. __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
  85. 0xffffffff - cycles, 1);
  86. return 0;
  87. }
  88. static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
  89. struct clock_event_device *evt)
  90. {
  91. u32 period;
  92. __omap_dm_timer_stop(&clkev, 1, clkev.rate);
  93. switch (mode) {
  94. case CLOCK_EVT_MODE_PERIODIC:
  95. period = clkev.rate / HZ;
  96. period -= 1;
  97. /* Looks like we need to first set the load value separately */
  98. __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
  99. 0xffffffff - period, 1);
  100. __omap_dm_timer_load_start(&clkev,
  101. OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
  102. 0xffffffff - period, 1);
  103. break;
  104. case CLOCK_EVT_MODE_ONESHOT:
  105. break;
  106. case CLOCK_EVT_MODE_UNUSED:
  107. case CLOCK_EVT_MODE_SHUTDOWN:
  108. case CLOCK_EVT_MODE_RESUME:
  109. break;
  110. }
  111. }
  112. static struct clock_event_device clockevent_gpt = {
  113. .name = "gp_timer",
  114. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  115. .shift = 32,
  116. .set_next_event = omap2_gp_timer_set_next_event,
  117. .set_mode = omap2_gp_timer_set_mode,
  118. };
  119. static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
  120. int gptimer_id,
  121. const char *fck_source)
  122. {
  123. char name[10]; /* 10 = sizeof("gptXX_Xck0") */
  124. struct omap_hwmod *oh;
  125. struct resource irq_rsrc, mem_rsrc;
  126. size_t size;
  127. int res = 0;
  128. int r;
  129. sprintf(name, "timer%d", gptimer_id);
  130. omap_hwmod_setup_one(name);
  131. oh = omap_hwmod_lookup(name);
  132. if (!oh)
  133. return -ENODEV;
  134. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL, &irq_rsrc);
  135. if (r)
  136. return -ENXIO;
  137. timer->irq = irq_rsrc.start;
  138. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL, &mem_rsrc);
  139. if (r)
  140. return -ENXIO;
  141. timer->phys_base = mem_rsrc.start;
  142. size = mem_rsrc.end - mem_rsrc.start;
  143. /* Static mapping, never released */
  144. timer->io_base = ioremap(timer->phys_base, size);
  145. if (!timer->io_base)
  146. return -ENXIO;
  147. /* After the dmtimer is using hwmod these clocks won't be needed */
  148. timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
  149. if (IS_ERR(timer->fclk))
  150. return -ENODEV;
  151. omap_hwmod_enable(oh);
  152. if (omap_dm_timer_reserve_systimer(gptimer_id))
  153. return -ENODEV;
  154. if (gptimer_id != 12) {
  155. struct clk *src;
  156. src = clk_get(NULL, fck_source);
  157. if (IS_ERR(src)) {
  158. res = -EINVAL;
  159. } else {
  160. res = __omap_dm_timer_set_source(timer->fclk, src);
  161. if (IS_ERR_VALUE(res))
  162. pr_warning("%s: timer%i cannot set source\n",
  163. __func__, gptimer_id);
  164. clk_put(src);
  165. }
  166. }
  167. __omap_dm_timer_init_regs(timer);
  168. __omap_dm_timer_reset(timer, 1, 1);
  169. timer->posted = 1;
  170. timer->rate = clk_get_rate(timer->fclk);
  171. timer->reserved = 1;
  172. return res;
  173. }
  174. static void __init omap2_gp_clockevent_init(int gptimer_id,
  175. const char *fck_source)
  176. {
  177. int res;
  178. res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source);
  179. BUG_ON(res);
  180. omap2_gp_timer_irq.dev_id = (void *)&clkev;
  181. setup_irq(clkev.irq, &omap2_gp_timer_irq);
  182. __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
  183. clockevent_gpt.mult = div_sc(clkev.rate, NSEC_PER_SEC,
  184. clockevent_gpt.shift);
  185. clockevent_gpt.max_delta_ns =
  186. clockevent_delta2ns(0xffffffff, &clockevent_gpt);
  187. clockevent_gpt.min_delta_ns =
  188. clockevent_delta2ns(3, &clockevent_gpt);
  189. /* Timer internal resynch latency. */
  190. clockevent_gpt.cpumask = cpumask_of(0);
  191. clockevents_register_device(&clockevent_gpt);
  192. pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n",
  193. gptimer_id, clkev.rate);
  194. }
  195. /* Clocksource code */
  196. static struct omap_dm_timer clksrc;
  197. static bool use_gptimer_clksrc;
  198. /*
  199. * clocksource
  200. */
  201. static cycle_t clocksource_read_cycles(struct clocksource *cs)
  202. {
  203. return (cycle_t)__omap_dm_timer_read_counter(&clksrc, 1);
  204. }
  205. static struct clocksource clocksource_gpt = {
  206. .name = "gp_timer",
  207. .rating = 300,
  208. .read = clocksource_read_cycles,
  209. .mask = CLOCKSOURCE_MASK(32),
  210. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  211. };
  212. static u32 notrace dmtimer_read_sched_clock(void)
  213. {
  214. if (clksrc.reserved)
  215. return __omap_dm_timer_read_counter(&clksrc, 1);
  216. return 0;
  217. }
  218. /* Setup free-running counter for clocksource */
  219. static int __init omap2_sync32k_clocksource_init(void)
  220. {
  221. int ret;
  222. struct omap_hwmod *oh;
  223. void __iomem *vbase;
  224. const char *oh_name = "counter_32k";
  225. /*
  226. * First check hwmod data is available for sync32k counter
  227. */
  228. oh = omap_hwmod_lookup(oh_name);
  229. if (!oh || oh->slaves_cnt == 0)
  230. return -ENODEV;
  231. omap_hwmod_setup_one(oh_name);
  232. vbase = omap_hwmod_get_mpu_rt_va(oh);
  233. if (!vbase) {
  234. pr_warn("%s: failed to get counter_32k resource\n", __func__);
  235. return -ENXIO;
  236. }
  237. ret = omap_hwmod_enable(oh);
  238. if (ret) {
  239. pr_warn("%s: failed to enable counter_32k module (%d)\n",
  240. __func__, ret);
  241. return ret;
  242. }
  243. ret = omap_init_clocksource_32k(vbase);
  244. if (ret) {
  245. pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
  246. __func__, ret);
  247. omap_hwmod_idle(oh);
  248. }
  249. return ret;
  250. }
  251. static void __init omap2_gptimer_clocksource_init(int gptimer_id,
  252. const char *fck_source)
  253. {
  254. int res;
  255. res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source);
  256. BUG_ON(res);
  257. __omap_dm_timer_load_start(&clksrc,
  258. OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0, 1);
  259. setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
  260. if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
  261. pr_err("Could not register clocksource %s\n",
  262. clocksource_gpt.name);
  263. else
  264. pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n",
  265. gptimer_id, clksrc.rate);
  266. }
  267. static void __init omap2_clocksource_init(int gptimer_id,
  268. const char *fck_source)
  269. {
  270. /*
  271. * First give preference to kernel parameter configuration
  272. * by user (clocksource="gp_timer").
  273. *
  274. * In case of missing kernel parameter for clocksource,
  275. * first check for availability for 32k-sync timer, in case
  276. * of failure in finding 32k_counter module or registering
  277. * it as clocksource, execution will fallback to gp-timer.
  278. */
  279. if (use_gptimer_clksrc == true)
  280. omap2_gptimer_clocksource_init(gptimer_id, fck_source);
  281. else if (omap2_sync32k_clocksource_init())
  282. /* Fall back to gp-timer code */
  283. omap2_gptimer_clocksource_init(gptimer_id, fck_source);
  284. }
  285. #define OMAP_SYS_TIMER_INIT(name, clkev_nr, clkev_src, \
  286. clksrc_nr, clksrc_src) \
  287. static void __init omap##name##_timer_init(void) \
  288. { \
  289. omap2_gp_clockevent_init((clkev_nr), clkev_src); \
  290. omap2_clocksource_init((clksrc_nr), clksrc_src); \
  291. }
  292. #define OMAP_SYS_TIMER(name) \
  293. struct sys_timer omap##name##_timer = { \
  294. .init = omap##name##_timer_init, \
  295. };
  296. #ifdef CONFIG_ARCH_OMAP2
  297. OMAP_SYS_TIMER_INIT(2, 1, OMAP2_CLKEV_SOURCE, 2, OMAP2_MPU_SOURCE)
  298. OMAP_SYS_TIMER(2)
  299. #endif
  300. #ifdef CONFIG_ARCH_OMAP3
  301. OMAP_SYS_TIMER_INIT(3, 1, OMAP3_CLKEV_SOURCE, 2, OMAP3_MPU_SOURCE)
  302. OMAP_SYS_TIMER(3)
  303. OMAP_SYS_TIMER_INIT(3_secure, OMAP3_SECURE_TIMER, OMAP3_CLKEV_SOURCE,
  304. 2, OMAP3_MPU_SOURCE)
  305. OMAP_SYS_TIMER(3_secure)
  306. #endif
  307. #ifdef CONFIG_SOC_AM33XX
  308. OMAP_SYS_TIMER_INIT(3_am33xx, 1, OMAP4_MPU_SOURCE, 2, OMAP4_MPU_SOURCE)
  309. OMAP_SYS_TIMER(3_am33xx)
  310. #endif
  311. #ifdef CONFIG_ARCH_OMAP4
  312. #ifdef CONFIG_LOCAL_TIMERS
  313. static DEFINE_TWD_LOCAL_TIMER(twd_local_timer,
  314. OMAP44XX_LOCAL_TWD_BASE,
  315. OMAP44XX_IRQ_LOCALTIMER);
  316. #endif
  317. static void __init omap4_timer_init(void)
  318. {
  319. omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE);
  320. omap2_clocksource_init(2, OMAP4_MPU_SOURCE);
  321. #ifdef CONFIG_LOCAL_TIMERS
  322. /* Local timers are not supprted on OMAP4430 ES1.0 */
  323. if (omap_rev() != OMAP4430_REV_ES1_0) {
  324. int err;
  325. err = twd_local_timer_register(&twd_local_timer);
  326. if (err)
  327. pr_err("twd_local_timer_register failed %d\n", err);
  328. }
  329. #endif
  330. }
  331. OMAP_SYS_TIMER(4)
  332. #endif
  333. #ifdef CONFIG_SOC_OMAP5
  334. OMAP_SYS_TIMER_INIT(5, 1, OMAP4_CLKEV_SOURCE, 2, OMAP4_MPU_SOURCE)
  335. OMAP_SYS_TIMER(5)
  336. #endif
  337. /**
  338. * omap_timer_init - build and register timer device with an
  339. * associated timer hwmod
  340. * @oh: timer hwmod pointer to be used to build timer device
  341. * @user: parameter that can be passed from calling hwmod API
  342. *
  343. * Called by omap_hwmod_for_each_by_class to register each of the timer
  344. * devices present in the system. The number of timer devices is known
  345. * by parsing through the hwmod database for a given class name. At the
  346. * end of function call memory is allocated for timer device and it is
  347. * registered to the framework ready to be proved by the driver.
  348. */
  349. static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
  350. {
  351. int id;
  352. int ret = 0;
  353. char *name = "omap_timer";
  354. struct dmtimer_platform_data *pdata;
  355. struct platform_device *pdev;
  356. struct omap_timer_capability_dev_attr *timer_dev_attr;
  357. pr_debug("%s: %s\n", __func__, oh->name);
  358. /* on secure device, do not register secure timer */
  359. timer_dev_attr = oh->dev_attr;
  360. if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
  361. if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
  362. return ret;
  363. pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
  364. if (!pdata) {
  365. pr_err("%s: No memory for [%s]\n", __func__, oh->name);
  366. return -ENOMEM;
  367. }
  368. /*
  369. * Extract the IDs from name field in hwmod database
  370. * and use the same for constructing ids' for the
  371. * timer devices. In a way, we are avoiding usage of
  372. * static variable witin the function to do the same.
  373. * CAUTION: We have to be careful and make sure the
  374. * name in hwmod database does not change in which case
  375. * we might either make corresponding change here or
  376. * switch back static variable mechanism.
  377. */
  378. sscanf(oh->name, "timer%2d", &id);
  379. if (timer_dev_attr)
  380. pdata->timer_capability = timer_dev_attr->timer_capability;
  381. pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata),
  382. NULL, 0, 0);
  383. if (IS_ERR(pdev)) {
  384. pr_err("%s: Can't build omap_device for %s: %s.\n",
  385. __func__, name, oh->name);
  386. ret = -EINVAL;
  387. }
  388. kfree(pdata);
  389. return ret;
  390. }
  391. /**
  392. * omap2_dm_timer_init - top level regular device initialization
  393. *
  394. * Uses dedicated hwmod api to parse through hwmod database for
  395. * given class name and then build and register the timer device.
  396. */
  397. static int __init omap2_dm_timer_init(void)
  398. {
  399. int ret;
  400. ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
  401. if (unlikely(ret)) {
  402. pr_err("%s: device registration failed.\n", __func__);
  403. return -EINVAL;
  404. }
  405. return 0;
  406. }
  407. arch_initcall(omap2_dm_timer_init);
  408. /**
  409. * omap2_override_clocksource - clocksource override with user configuration
  410. *
  411. * Allows user to override default clocksource, using kernel parameter
  412. * clocksource="gp_timer" (For all OMAP2PLUS architectures)
  413. *
  414. * Note that, here we are using same standard kernel parameter "clocksource=",
  415. * and not introducing any OMAP specific interface.
  416. */
  417. static int __init omap2_override_clocksource(char *str)
  418. {
  419. if (!str)
  420. return 0;
  421. /*
  422. * For OMAP architecture, we only have two options
  423. * - sync_32k (default)
  424. * - gp_timer (sys_clk based)
  425. */
  426. if (!strcmp(str, "gp_timer"))
  427. use_gptimer_clksrc = true;
  428. return 0;
  429. }
  430. early_param("clocksource", omap2_override_clocksource);