omap_hwmod_44xx_data.c 154 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <linux/power/smartreflex.h>
  22. #include <plat/omap_hwmod.h>
  23. #include <plat/cpu.h>
  24. #include <plat/i2c.h>
  25. #include <plat/gpio.h>
  26. #include <plat/dma.h>
  27. #include <plat/mcspi.h>
  28. #include <plat/mcbsp.h>
  29. #include <plat/mmc.h>
  30. #include <plat/dmtimer.h>
  31. #include <plat/common.h>
  32. #include "omap_hwmod_common_data.h"
  33. #include "cm1_44xx.h"
  34. #include "cm2_44xx.h"
  35. #include "prm44xx.h"
  36. #include "prm-regbits-44xx.h"
  37. #include "wd_timer.h"
  38. /* Base offset for all OMAP4 interrupts external to MPUSS */
  39. #define OMAP44XX_IRQ_GIC_START 32
  40. /* Base offset for all OMAP4 dma requests */
  41. #define OMAP44XX_DMA_REQ_START 1
  42. /*
  43. * IP blocks
  44. */
  45. /*
  46. * 'c2c_target_fw' class
  47. * instance(s): c2c_target_fw
  48. */
  49. static struct omap_hwmod_class omap44xx_c2c_target_fw_hwmod_class = {
  50. .name = "c2c_target_fw",
  51. };
  52. /* c2c_target_fw */
  53. static struct omap_hwmod omap44xx_c2c_target_fw_hwmod = {
  54. .name = "c2c_target_fw",
  55. .class = &omap44xx_c2c_target_fw_hwmod_class,
  56. .clkdm_name = "d2d_clkdm",
  57. .prcm = {
  58. .omap4 = {
  59. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_FW_CLKCTRL_OFFSET,
  60. .context_offs = OMAP4_RM_D2D_SAD2D_FW_CONTEXT_OFFSET,
  61. },
  62. },
  63. };
  64. /*
  65. * 'dmm' class
  66. * instance(s): dmm
  67. */
  68. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  69. .name = "dmm",
  70. };
  71. /* dmm */
  72. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  73. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  74. { .irq = -1 }
  75. };
  76. static struct omap_hwmod omap44xx_dmm_hwmod = {
  77. .name = "dmm",
  78. .class = &omap44xx_dmm_hwmod_class,
  79. .clkdm_name = "l3_emif_clkdm",
  80. .mpu_irqs = omap44xx_dmm_irqs,
  81. .prcm = {
  82. .omap4 = {
  83. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  84. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  85. },
  86. },
  87. };
  88. /*
  89. * 'emif_fw' class
  90. * instance(s): emif_fw
  91. */
  92. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  93. .name = "emif_fw",
  94. };
  95. /* emif_fw */
  96. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  97. .name = "emif_fw",
  98. .class = &omap44xx_emif_fw_hwmod_class,
  99. .clkdm_name = "l3_emif_clkdm",
  100. .prcm = {
  101. .omap4 = {
  102. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  103. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  104. },
  105. },
  106. };
  107. /*
  108. * 'l3' class
  109. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  110. */
  111. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  112. .name = "l3",
  113. };
  114. /* l3_instr */
  115. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  116. .name = "l3_instr",
  117. .class = &omap44xx_l3_hwmod_class,
  118. .clkdm_name = "l3_instr_clkdm",
  119. .prcm = {
  120. .omap4 = {
  121. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  122. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  123. .modulemode = MODULEMODE_HWCTRL,
  124. },
  125. },
  126. };
  127. /* l3_main_1 */
  128. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  129. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  130. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  131. { .irq = -1 }
  132. };
  133. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  134. .name = "l3_main_1",
  135. .class = &omap44xx_l3_hwmod_class,
  136. .clkdm_name = "l3_1_clkdm",
  137. .mpu_irqs = omap44xx_l3_main_1_irqs,
  138. .prcm = {
  139. .omap4 = {
  140. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  141. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  142. },
  143. },
  144. };
  145. /* l3_main_2 */
  146. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  147. .name = "l3_main_2",
  148. .class = &omap44xx_l3_hwmod_class,
  149. .clkdm_name = "l3_2_clkdm",
  150. .prcm = {
  151. .omap4 = {
  152. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  153. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  154. },
  155. },
  156. };
  157. /* l3_main_3 */
  158. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  159. .name = "l3_main_3",
  160. .class = &omap44xx_l3_hwmod_class,
  161. .clkdm_name = "l3_instr_clkdm",
  162. .prcm = {
  163. .omap4 = {
  164. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  165. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  166. .modulemode = MODULEMODE_HWCTRL,
  167. },
  168. },
  169. };
  170. /*
  171. * 'l4' class
  172. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  173. */
  174. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  175. .name = "l4",
  176. };
  177. /* l4_abe */
  178. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  179. .name = "l4_abe",
  180. .class = &omap44xx_l4_hwmod_class,
  181. .clkdm_name = "abe_clkdm",
  182. .prcm = {
  183. .omap4 = {
  184. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  185. },
  186. },
  187. };
  188. /* l4_cfg */
  189. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  190. .name = "l4_cfg",
  191. .class = &omap44xx_l4_hwmod_class,
  192. .clkdm_name = "l4_cfg_clkdm",
  193. .prcm = {
  194. .omap4 = {
  195. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  196. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  197. },
  198. },
  199. };
  200. /* l4_per */
  201. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  202. .name = "l4_per",
  203. .class = &omap44xx_l4_hwmod_class,
  204. .clkdm_name = "l4_per_clkdm",
  205. .prcm = {
  206. .omap4 = {
  207. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  208. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  209. },
  210. },
  211. };
  212. /* l4_wkup */
  213. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  214. .name = "l4_wkup",
  215. .class = &omap44xx_l4_hwmod_class,
  216. .clkdm_name = "l4_wkup_clkdm",
  217. .prcm = {
  218. .omap4 = {
  219. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  220. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  221. },
  222. },
  223. };
  224. /*
  225. * 'mpu_bus' class
  226. * instance(s): mpu_private
  227. */
  228. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  229. .name = "mpu_bus",
  230. };
  231. /* mpu_private */
  232. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  233. .name = "mpu_private",
  234. .class = &omap44xx_mpu_bus_hwmod_class,
  235. .clkdm_name = "mpuss_clkdm",
  236. };
  237. /*
  238. * 'ocp_wp_noc' class
  239. * instance(s): ocp_wp_noc
  240. */
  241. static struct omap_hwmod_class omap44xx_ocp_wp_noc_hwmod_class = {
  242. .name = "ocp_wp_noc",
  243. };
  244. /* ocp_wp_noc */
  245. static struct omap_hwmod omap44xx_ocp_wp_noc_hwmod = {
  246. .name = "ocp_wp_noc",
  247. .class = &omap44xx_ocp_wp_noc_hwmod_class,
  248. .clkdm_name = "l3_instr_clkdm",
  249. .prcm = {
  250. .omap4 = {
  251. .clkctrl_offs = OMAP4_CM_L3INSTR_OCP_WP1_CLKCTRL_OFFSET,
  252. .context_offs = OMAP4_RM_L3INSTR_OCP_WP1_CONTEXT_OFFSET,
  253. .modulemode = MODULEMODE_HWCTRL,
  254. },
  255. },
  256. };
  257. /*
  258. * Modules omap_hwmod structures
  259. *
  260. * The following IPs are excluded for the moment because:
  261. * - They do not need an explicit SW control using omap_hwmod API.
  262. * - They still need to be validated with the driver
  263. * properly adapted to omap_hwmod / omap_device
  264. *
  265. * usim
  266. */
  267. /*
  268. * 'aess' class
  269. * audio engine sub system
  270. */
  271. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  272. .rev_offs = 0x0000,
  273. .sysc_offs = 0x0010,
  274. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  275. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  276. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  277. MSTANDBY_SMART_WKUP),
  278. .sysc_fields = &omap_hwmod_sysc_type2,
  279. };
  280. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  281. .name = "aess",
  282. .sysc = &omap44xx_aess_sysc,
  283. };
  284. /* aess */
  285. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  286. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  287. { .irq = -1 }
  288. };
  289. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  290. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  291. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  292. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  293. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  294. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  295. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  296. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  297. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  298. { .dma_req = -1 }
  299. };
  300. static struct omap_hwmod omap44xx_aess_hwmod = {
  301. .name = "aess",
  302. .class = &omap44xx_aess_hwmod_class,
  303. .clkdm_name = "abe_clkdm",
  304. .mpu_irqs = omap44xx_aess_irqs,
  305. .sdma_reqs = omap44xx_aess_sdma_reqs,
  306. .main_clk = "aess_fck",
  307. .prcm = {
  308. .omap4 = {
  309. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  310. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  311. .modulemode = MODULEMODE_SWCTRL,
  312. },
  313. },
  314. };
  315. /*
  316. * 'c2c' class
  317. * chip 2 chip interface used to plug the ape soc (omap) with an external modem
  318. * soc
  319. */
  320. static struct omap_hwmod_class omap44xx_c2c_hwmod_class = {
  321. .name = "c2c",
  322. };
  323. /* c2c */
  324. static struct omap_hwmod_irq_info omap44xx_c2c_irqs[] = {
  325. { .irq = 88 + OMAP44XX_IRQ_GIC_START },
  326. { .irq = -1 }
  327. };
  328. static struct omap_hwmod_dma_info omap44xx_c2c_sdma_reqs[] = {
  329. { .dma_req = 68 + OMAP44XX_DMA_REQ_START },
  330. { .dma_req = -1 }
  331. };
  332. static struct omap_hwmod omap44xx_c2c_hwmod = {
  333. .name = "c2c",
  334. .class = &omap44xx_c2c_hwmod_class,
  335. .clkdm_name = "d2d_clkdm",
  336. .mpu_irqs = omap44xx_c2c_irqs,
  337. .sdma_reqs = omap44xx_c2c_sdma_reqs,
  338. .prcm = {
  339. .omap4 = {
  340. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_CLKCTRL_OFFSET,
  341. .context_offs = OMAP4_RM_D2D_SAD2D_CONTEXT_OFFSET,
  342. },
  343. },
  344. };
  345. /*
  346. * 'counter' class
  347. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  348. */
  349. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  350. .rev_offs = 0x0000,
  351. .sysc_offs = 0x0004,
  352. .sysc_flags = SYSC_HAS_SIDLEMODE,
  353. .idlemodes = (SIDLE_FORCE | SIDLE_NO),
  354. .sysc_fields = &omap_hwmod_sysc_type1,
  355. };
  356. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  357. .name = "counter",
  358. .sysc = &omap44xx_counter_sysc,
  359. };
  360. /* counter_32k */
  361. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  362. .name = "counter_32k",
  363. .class = &omap44xx_counter_hwmod_class,
  364. .clkdm_name = "l4_wkup_clkdm",
  365. .flags = HWMOD_SWSUP_SIDLE,
  366. .main_clk = "sys_32k_ck",
  367. .prcm = {
  368. .omap4 = {
  369. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  370. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  371. },
  372. },
  373. };
  374. /*
  375. * 'ctrl_module' class
  376. * attila core control module + core pad control module + wkup pad control
  377. * module + attila wkup control module
  378. */
  379. static struct omap_hwmod_class_sysconfig omap44xx_ctrl_module_sysc = {
  380. .rev_offs = 0x0000,
  381. .sysc_offs = 0x0010,
  382. .sysc_flags = SYSC_HAS_SIDLEMODE,
  383. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  384. SIDLE_SMART_WKUP),
  385. .sysc_fields = &omap_hwmod_sysc_type2,
  386. };
  387. static struct omap_hwmod_class omap44xx_ctrl_module_hwmod_class = {
  388. .name = "ctrl_module",
  389. .sysc = &omap44xx_ctrl_module_sysc,
  390. };
  391. /* ctrl_module_core */
  392. static struct omap_hwmod_irq_info omap44xx_ctrl_module_core_irqs[] = {
  393. { .irq = 8 + OMAP44XX_IRQ_GIC_START },
  394. { .irq = -1 }
  395. };
  396. static struct omap_hwmod omap44xx_ctrl_module_core_hwmod = {
  397. .name = "ctrl_module_core",
  398. .class = &omap44xx_ctrl_module_hwmod_class,
  399. .clkdm_name = "l4_cfg_clkdm",
  400. .mpu_irqs = omap44xx_ctrl_module_core_irqs,
  401. };
  402. /* ctrl_module_pad_core */
  403. static struct omap_hwmod omap44xx_ctrl_module_pad_core_hwmod = {
  404. .name = "ctrl_module_pad_core",
  405. .class = &omap44xx_ctrl_module_hwmod_class,
  406. .clkdm_name = "l4_cfg_clkdm",
  407. };
  408. /* ctrl_module_wkup */
  409. static struct omap_hwmod omap44xx_ctrl_module_wkup_hwmod = {
  410. .name = "ctrl_module_wkup",
  411. .class = &omap44xx_ctrl_module_hwmod_class,
  412. .clkdm_name = "l4_wkup_clkdm",
  413. };
  414. /* ctrl_module_pad_wkup */
  415. static struct omap_hwmod omap44xx_ctrl_module_pad_wkup_hwmod = {
  416. .name = "ctrl_module_pad_wkup",
  417. .class = &omap44xx_ctrl_module_hwmod_class,
  418. .clkdm_name = "l4_wkup_clkdm",
  419. };
  420. /*
  421. * 'debugss' class
  422. * debug and emulation sub system
  423. */
  424. static struct omap_hwmod_class omap44xx_debugss_hwmod_class = {
  425. .name = "debugss",
  426. };
  427. /* debugss */
  428. static struct omap_hwmod omap44xx_debugss_hwmod = {
  429. .name = "debugss",
  430. .class = &omap44xx_debugss_hwmod_class,
  431. .clkdm_name = "emu_sys_clkdm",
  432. .main_clk = "trace_clk_div_ck",
  433. .prcm = {
  434. .omap4 = {
  435. .clkctrl_offs = OMAP4_CM_EMU_DEBUGSS_CLKCTRL_OFFSET,
  436. .context_offs = OMAP4_RM_EMU_DEBUGSS_CONTEXT_OFFSET,
  437. },
  438. },
  439. };
  440. /*
  441. * 'dma' class
  442. * dma controller for data exchange between memory to memory (i.e. internal or
  443. * external memory) and gp peripherals to memory or memory to gp peripherals
  444. */
  445. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  446. .rev_offs = 0x0000,
  447. .sysc_offs = 0x002c,
  448. .syss_offs = 0x0028,
  449. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  450. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  451. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  452. SYSS_HAS_RESET_STATUS),
  453. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  454. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  455. .sysc_fields = &omap_hwmod_sysc_type1,
  456. };
  457. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  458. .name = "dma",
  459. .sysc = &omap44xx_dma_sysc,
  460. };
  461. /* dma dev_attr */
  462. static struct omap_dma_dev_attr dma_dev_attr = {
  463. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  464. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  465. .lch_count = 32,
  466. };
  467. /* dma_system */
  468. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  469. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  470. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  471. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  472. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  473. { .irq = -1 }
  474. };
  475. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  476. .name = "dma_system",
  477. .class = &omap44xx_dma_hwmod_class,
  478. .clkdm_name = "l3_dma_clkdm",
  479. .mpu_irqs = omap44xx_dma_system_irqs,
  480. .main_clk = "l3_div_ck",
  481. .prcm = {
  482. .omap4 = {
  483. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  484. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  485. },
  486. },
  487. .dev_attr = &dma_dev_attr,
  488. };
  489. /*
  490. * 'dmic' class
  491. * digital microphone controller
  492. */
  493. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  494. .rev_offs = 0x0000,
  495. .sysc_offs = 0x0010,
  496. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  497. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  498. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  499. SIDLE_SMART_WKUP),
  500. .sysc_fields = &omap_hwmod_sysc_type2,
  501. };
  502. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  503. .name = "dmic",
  504. .sysc = &omap44xx_dmic_sysc,
  505. };
  506. /* dmic */
  507. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  508. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  509. { .irq = -1 }
  510. };
  511. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  512. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  513. { .dma_req = -1 }
  514. };
  515. static struct omap_hwmod omap44xx_dmic_hwmod = {
  516. .name = "dmic",
  517. .class = &omap44xx_dmic_hwmod_class,
  518. .clkdm_name = "abe_clkdm",
  519. .mpu_irqs = omap44xx_dmic_irqs,
  520. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  521. .main_clk = "dmic_fck",
  522. .prcm = {
  523. .omap4 = {
  524. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  525. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  526. .modulemode = MODULEMODE_SWCTRL,
  527. },
  528. },
  529. };
  530. /*
  531. * 'dsp' class
  532. * dsp sub-system
  533. */
  534. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  535. .name = "dsp",
  536. };
  537. /* dsp */
  538. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  539. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  540. { .irq = -1 }
  541. };
  542. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  543. { .name = "dsp", .rst_shift = 0 },
  544. { .name = "mmu_cache", .rst_shift = 1 },
  545. };
  546. static struct omap_hwmod omap44xx_dsp_hwmod = {
  547. .name = "dsp",
  548. .class = &omap44xx_dsp_hwmod_class,
  549. .clkdm_name = "tesla_clkdm",
  550. .mpu_irqs = omap44xx_dsp_irqs,
  551. .rst_lines = omap44xx_dsp_resets,
  552. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  553. .main_clk = "dsp_fck",
  554. .prcm = {
  555. .omap4 = {
  556. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  557. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  558. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  559. .modulemode = MODULEMODE_HWCTRL,
  560. },
  561. },
  562. };
  563. /*
  564. * 'dss' class
  565. * display sub-system
  566. */
  567. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  568. .rev_offs = 0x0000,
  569. .syss_offs = 0x0014,
  570. .sysc_flags = SYSS_HAS_RESET_STATUS,
  571. };
  572. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  573. .name = "dss",
  574. .sysc = &omap44xx_dss_sysc,
  575. .reset = omap_dss_reset,
  576. };
  577. /* dss */
  578. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  579. { .role = "sys_clk", .clk = "dss_sys_clk" },
  580. { .role = "tv_clk", .clk = "dss_tv_clk" },
  581. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  582. };
  583. static struct omap_hwmod omap44xx_dss_hwmod = {
  584. .name = "dss_core",
  585. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  586. .class = &omap44xx_dss_hwmod_class,
  587. .clkdm_name = "l3_dss_clkdm",
  588. .main_clk = "dss_dss_clk",
  589. .prcm = {
  590. .omap4 = {
  591. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  592. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  593. },
  594. },
  595. .opt_clks = dss_opt_clks,
  596. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  597. };
  598. /*
  599. * 'dispc' class
  600. * display controller
  601. */
  602. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  603. .rev_offs = 0x0000,
  604. .sysc_offs = 0x0010,
  605. .syss_offs = 0x0014,
  606. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  607. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  608. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  609. SYSS_HAS_RESET_STATUS),
  610. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  611. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  612. .sysc_fields = &omap_hwmod_sysc_type1,
  613. };
  614. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  615. .name = "dispc",
  616. .sysc = &omap44xx_dispc_sysc,
  617. };
  618. /* dss_dispc */
  619. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  620. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  621. { .irq = -1 }
  622. };
  623. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  624. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  625. { .dma_req = -1 }
  626. };
  627. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  628. .manager_count = 3,
  629. .has_framedonetv_irq = 1
  630. };
  631. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  632. .name = "dss_dispc",
  633. .class = &omap44xx_dispc_hwmod_class,
  634. .clkdm_name = "l3_dss_clkdm",
  635. .mpu_irqs = omap44xx_dss_dispc_irqs,
  636. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  637. .main_clk = "dss_dss_clk",
  638. .prcm = {
  639. .omap4 = {
  640. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  641. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  642. },
  643. },
  644. .dev_attr = &omap44xx_dss_dispc_dev_attr
  645. };
  646. /*
  647. * 'dsi' class
  648. * display serial interface controller
  649. */
  650. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  651. .rev_offs = 0x0000,
  652. .sysc_offs = 0x0010,
  653. .syss_offs = 0x0014,
  654. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  655. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  656. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  657. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  658. .sysc_fields = &omap_hwmod_sysc_type1,
  659. };
  660. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  661. .name = "dsi",
  662. .sysc = &omap44xx_dsi_sysc,
  663. };
  664. /* dss_dsi1 */
  665. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  666. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  667. { .irq = -1 }
  668. };
  669. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  670. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  671. { .dma_req = -1 }
  672. };
  673. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  674. { .role = "sys_clk", .clk = "dss_sys_clk" },
  675. };
  676. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  677. .name = "dss_dsi1",
  678. .class = &omap44xx_dsi_hwmod_class,
  679. .clkdm_name = "l3_dss_clkdm",
  680. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  681. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  682. .main_clk = "dss_dss_clk",
  683. .prcm = {
  684. .omap4 = {
  685. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  686. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  687. },
  688. },
  689. .opt_clks = dss_dsi1_opt_clks,
  690. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  691. };
  692. /* dss_dsi2 */
  693. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  694. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  695. { .irq = -1 }
  696. };
  697. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  698. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  699. { .dma_req = -1 }
  700. };
  701. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  702. { .role = "sys_clk", .clk = "dss_sys_clk" },
  703. };
  704. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  705. .name = "dss_dsi2",
  706. .class = &omap44xx_dsi_hwmod_class,
  707. .clkdm_name = "l3_dss_clkdm",
  708. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  709. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  710. .main_clk = "dss_dss_clk",
  711. .prcm = {
  712. .omap4 = {
  713. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  714. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  715. },
  716. },
  717. .opt_clks = dss_dsi2_opt_clks,
  718. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  719. };
  720. /*
  721. * 'hdmi' class
  722. * hdmi controller
  723. */
  724. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  725. .rev_offs = 0x0000,
  726. .sysc_offs = 0x0010,
  727. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  728. SYSC_HAS_SOFTRESET),
  729. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  730. SIDLE_SMART_WKUP),
  731. .sysc_fields = &omap_hwmod_sysc_type2,
  732. };
  733. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  734. .name = "hdmi",
  735. .sysc = &omap44xx_hdmi_sysc,
  736. };
  737. /* dss_hdmi */
  738. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  739. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  740. { .irq = -1 }
  741. };
  742. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  743. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  744. { .dma_req = -1 }
  745. };
  746. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  747. { .role = "sys_clk", .clk = "dss_sys_clk" },
  748. };
  749. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  750. .name = "dss_hdmi",
  751. .class = &omap44xx_hdmi_hwmod_class,
  752. .clkdm_name = "l3_dss_clkdm",
  753. /*
  754. * HDMI audio requires to use no-idle mode. Hence,
  755. * set idle mode by software.
  756. */
  757. .flags = HWMOD_SWSUP_SIDLE,
  758. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  759. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  760. .main_clk = "dss_48mhz_clk",
  761. .prcm = {
  762. .omap4 = {
  763. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  764. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  765. },
  766. },
  767. .opt_clks = dss_hdmi_opt_clks,
  768. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  769. };
  770. /*
  771. * 'rfbi' class
  772. * remote frame buffer interface
  773. */
  774. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  775. .rev_offs = 0x0000,
  776. .sysc_offs = 0x0010,
  777. .syss_offs = 0x0014,
  778. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  779. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  780. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  781. .sysc_fields = &omap_hwmod_sysc_type1,
  782. };
  783. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  784. .name = "rfbi",
  785. .sysc = &omap44xx_rfbi_sysc,
  786. };
  787. /* dss_rfbi */
  788. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  789. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  790. { .dma_req = -1 }
  791. };
  792. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  793. { .role = "ick", .clk = "dss_fck" },
  794. };
  795. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  796. .name = "dss_rfbi",
  797. .class = &omap44xx_rfbi_hwmod_class,
  798. .clkdm_name = "l3_dss_clkdm",
  799. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  800. .main_clk = "dss_dss_clk",
  801. .prcm = {
  802. .omap4 = {
  803. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  804. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  805. },
  806. },
  807. .opt_clks = dss_rfbi_opt_clks,
  808. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  809. };
  810. /*
  811. * 'venc' class
  812. * video encoder
  813. */
  814. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  815. .name = "venc",
  816. };
  817. /* dss_venc */
  818. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  819. .name = "dss_venc",
  820. .class = &omap44xx_venc_hwmod_class,
  821. .clkdm_name = "l3_dss_clkdm",
  822. .main_clk = "dss_tv_clk",
  823. .prcm = {
  824. .omap4 = {
  825. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  826. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  827. },
  828. },
  829. };
  830. /*
  831. * 'elm' class
  832. * bch error location module
  833. */
  834. static struct omap_hwmod_class_sysconfig omap44xx_elm_sysc = {
  835. .rev_offs = 0x0000,
  836. .sysc_offs = 0x0010,
  837. .syss_offs = 0x0014,
  838. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  839. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  840. SYSS_HAS_RESET_STATUS),
  841. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  842. .sysc_fields = &omap_hwmod_sysc_type1,
  843. };
  844. static struct omap_hwmod_class omap44xx_elm_hwmod_class = {
  845. .name = "elm",
  846. .sysc = &omap44xx_elm_sysc,
  847. };
  848. /* elm */
  849. static struct omap_hwmod_irq_info omap44xx_elm_irqs[] = {
  850. { .irq = 4 + OMAP44XX_IRQ_GIC_START },
  851. { .irq = -1 }
  852. };
  853. static struct omap_hwmod omap44xx_elm_hwmod = {
  854. .name = "elm",
  855. .class = &omap44xx_elm_hwmod_class,
  856. .clkdm_name = "l4_per_clkdm",
  857. .mpu_irqs = omap44xx_elm_irqs,
  858. .prcm = {
  859. .omap4 = {
  860. .clkctrl_offs = OMAP4_CM_L4PER_ELM_CLKCTRL_OFFSET,
  861. .context_offs = OMAP4_RM_L4PER_ELM_CONTEXT_OFFSET,
  862. },
  863. },
  864. };
  865. /*
  866. * 'emif' class
  867. * external memory interface no1
  868. */
  869. static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = {
  870. .rev_offs = 0x0000,
  871. };
  872. static struct omap_hwmod_class omap44xx_emif_hwmod_class = {
  873. .name = "emif",
  874. .sysc = &omap44xx_emif_sysc,
  875. };
  876. /* emif1 */
  877. static struct omap_hwmod_irq_info omap44xx_emif1_irqs[] = {
  878. { .irq = 110 + OMAP44XX_IRQ_GIC_START },
  879. { .irq = -1 }
  880. };
  881. static struct omap_hwmod omap44xx_emif1_hwmod = {
  882. .name = "emif1",
  883. .class = &omap44xx_emif_hwmod_class,
  884. .clkdm_name = "l3_emif_clkdm",
  885. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  886. .mpu_irqs = omap44xx_emif1_irqs,
  887. .main_clk = "ddrphy_ck",
  888. .prcm = {
  889. .omap4 = {
  890. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET,
  891. .context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET,
  892. .modulemode = MODULEMODE_HWCTRL,
  893. },
  894. },
  895. };
  896. /* emif2 */
  897. static struct omap_hwmod_irq_info omap44xx_emif2_irqs[] = {
  898. { .irq = 111 + OMAP44XX_IRQ_GIC_START },
  899. { .irq = -1 }
  900. };
  901. static struct omap_hwmod omap44xx_emif2_hwmod = {
  902. .name = "emif2",
  903. .class = &omap44xx_emif_hwmod_class,
  904. .clkdm_name = "l3_emif_clkdm",
  905. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  906. .mpu_irqs = omap44xx_emif2_irqs,
  907. .main_clk = "ddrphy_ck",
  908. .prcm = {
  909. .omap4 = {
  910. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET,
  911. .context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET,
  912. .modulemode = MODULEMODE_HWCTRL,
  913. },
  914. },
  915. };
  916. /*
  917. * 'fdif' class
  918. * face detection hw accelerator module
  919. */
  920. static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
  921. .rev_offs = 0x0000,
  922. .sysc_offs = 0x0010,
  923. /*
  924. * FDIF needs 100 OCP clk cycles delay after a softreset before
  925. * accessing sysconfig again.
  926. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  927. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  928. *
  929. * TODO: Indicate errata when available.
  930. */
  931. .srst_udelay = 2,
  932. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  933. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  934. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  935. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  936. .sysc_fields = &omap_hwmod_sysc_type2,
  937. };
  938. static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
  939. .name = "fdif",
  940. .sysc = &omap44xx_fdif_sysc,
  941. };
  942. /* fdif */
  943. static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {
  944. { .irq = 69 + OMAP44XX_IRQ_GIC_START },
  945. { .irq = -1 }
  946. };
  947. static struct omap_hwmod omap44xx_fdif_hwmod = {
  948. .name = "fdif",
  949. .class = &omap44xx_fdif_hwmod_class,
  950. .clkdm_name = "iss_clkdm",
  951. .mpu_irqs = omap44xx_fdif_irqs,
  952. .main_clk = "fdif_fck",
  953. .prcm = {
  954. .omap4 = {
  955. .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
  956. .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
  957. .modulemode = MODULEMODE_SWCTRL,
  958. },
  959. },
  960. };
  961. /*
  962. * 'gpio' class
  963. * general purpose io module
  964. */
  965. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  966. .rev_offs = 0x0000,
  967. .sysc_offs = 0x0010,
  968. .syss_offs = 0x0114,
  969. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  970. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  971. SYSS_HAS_RESET_STATUS),
  972. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  973. SIDLE_SMART_WKUP),
  974. .sysc_fields = &omap_hwmod_sysc_type1,
  975. };
  976. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  977. .name = "gpio",
  978. .sysc = &omap44xx_gpio_sysc,
  979. .rev = 2,
  980. };
  981. /* gpio dev_attr */
  982. static struct omap_gpio_dev_attr gpio_dev_attr = {
  983. .bank_width = 32,
  984. .dbck_flag = true,
  985. };
  986. /* gpio1 */
  987. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  988. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  989. { .irq = -1 }
  990. };
  991. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  992. { .role = "dbclk", .clk = "gpio1_dbclk" },
  993. };
  994. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  995. .name = "gpio1",
  996. .class = &omap44xx_gpio_hwmod_class,
  997. .clkdm_name = "l4_wkup_clkdm",
  998. .mpu_irqs = omap44xx_gpio1_irqs,
  999. .main_clk = "gpio1_ick",
  1000. .prcm = {
  1001. .omap4 = {
  1002. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  1003. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  1004. .modulemode = MODULEMODE_HWCTRL,
  1005. },
  1006. },
  1007. .opt_clks = gpio1_opt_clks,
  1008. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  1009. .dev_attr = &gpio_dev_attr,
  1010. };
  1011. /* gpio2 */
  1012. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  1013. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  1014. { .irq = -1 }
  1015. };
  1016. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  1017. { .role = "dbclk", .clk = "gpio2_dbclk" },
  1018. };
  1019. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  1020. .name = "gpio2",
  1021. .class = &omap44xx_gpio_hwmod_class,
  1022. .clkdm_name = "l4_per_clkdm",
  1023. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1024. .mpu_irqs = omap44xx_gpio2_irqs,
  1025. .main_clk = "gpio2_ick",
  1026. .prcm = {
  1027. .omap4 = {
  1028. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  1029. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  1030. .modulemode = MODULEMODE_HWCTRL,
  1031. },
  1032. },
  1033. .opt_clks = gpio2_opt_clks,
  1034. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  1035. .dev_attr = &gpio_dev_attr,
  1036. };
  1037. /* gpio3 */
  1038. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  1039. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  1040. { .irq = -1 }
  1041. };
  1042. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  1043. { .role = "dbclk", .clk = "gpio3_dbclk" },
  1044. };
  1045. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  1046. .name = "gpio3",
  1047. .class = &omap44xx_gpio_hwmod_class,
  1048. .clkdm_name = "l4_per_clkdm",
  1049. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1050. .mpu_irqs = omap44xx_gpio3_irqs,
  1051. .main_clk = "gpio3_ick",
  1052. .prcm = {
  1053. .omap4 = {
  1054. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  1055. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  1056. .modulemode = MODULEMODE_HWCTRL,
  1057. },
  1058. },
  1059. .opt_clks = gpio3_opt_clks,
  1060. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  1061. .dev_attr = &gpio_dev_attr,
  1062. };
  1063. /* gpio4 */
  1064. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  1065. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  1066. { .irq = -1 }
  1067. };
  1068. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  1069. { .role = "dbclk", .clk = "gpio4_dbclk" },
  1070. };
  1071. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  1072. .name = "gpio4",
  1073. .class = &omap44xx_gpio_hwmod_class,
  1074. .clkdm_name = "l4_per_clkdm",
  1075. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1076. .mpu_irqs = omap44xx_gpio4_irqs,
  1077. .main_clk = "gpio4_ick",
  1078. .prcm = {
  1079. .omap4 = {
  1080. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  1081. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  1082. .modulemode = MODULEMODE_HWCTRL,
  1083. },
  1084. },
  1085. .opt_clks = gpio4_opt_clks,
  1086. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  1087. .dev_attr = &gpio_dev_attr,
  1088. };
  1089. /* gpio5 */
  1090. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  1091. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  1092. { .irq = -1 }
  1093. };
  1094. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  1095. { .role = "dbclk", .clk = "gpio5_dbclk" },
  1096. };
  1097. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  1098. .name = "gpio5",
  1099. .class = &omap44xx_gpio_hwmod_class,
  1100. .clkdm_name = "l4_per_clkdm",
  1101. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1102. .mpu_irqs = omap44xx_gpio5_irqs,
  1103. .main_clk = "gpio5_ick",
  1104. .prcm = {
  1105. .omap4 = {
  1106. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  1107. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  1108. .modulemode = MODULEMODE_HWCTRL,
  1109. },
  1110. },
  1111. .opt_clks = gpio5_opt_clks,
  1112. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  1113. .dev_attr = &gpio_dev_attr,
  1114. };
  1115. /* gpio6 */
  1116. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  1117. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  1118. { .irq = -1 }
  1119. };
  1120. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  1121. { .role = "dbclk", .clk = "gpio6_dbclk" },
  1122. };
  1123. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  1124. .name = "gpio6",
  1125. .class = &omap44xx_gpio_hwmod_class,
  1126. .clkdm_name = "l4_per_clkdm",
  1127. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1128. .mpu_irqs = omap44xx_gpio6_irqs,
  1129. .main_clk = "gpio6_ick",
  1130. .prcm = {
  1131. .omap4 = {
  1132. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  1133. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  1134. .modulemode = MODULEMODE_HWCTRL,
  1135. },
  1136. },
  1137. .opt_clks = gpio6_opt_clks,
  1138. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  1139. .dev_attr = &gpio_dev_attr,
  1140. };
  1141. /*
  1142. * 'gpmc' class
  1143. * general purpose memory controller
  1144. */
  1145. static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = {
  1146. .rev_offs = 0x0000,
  1147. .sysc_offs = 0x0010,
  1148. .syss_offs = 0x0014,
  1149. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1150. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1151. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1152. .sysc_fields = &omap_hwmod_sysc_type1,
  1153. };
  1154. static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = {
  1155. .name = "gpmc",
  1156. .sysc = &omap44xx_gpmc_sysc,
  1157. };
  1158. /* gpmc */
  1159. static struct omap_hwmod_irq_info omap44xx_gpmc_irqs[] = {
  1160. { .irq = 20 + OMAP44XX_IRQ_GIC_START },
  1161. { .irq = -1 }
  1162. };
  1163. static struct omap_hwmod_dma_info omap44xx_gpmc_sdma_reqs[] = {
  1164. { .dma_req = 3 + OMAP44XX_DMA_REQ_START },
  1165. { .dma_req = -1 }
  1166. };
  1167. static struct omap_hwmod omap44xx_gpmc_hwmod = {
  1168. .name = "gpmc",
  1169. .class = &omap44xx_gpmc_hwmod_class,
  1170. .clkdm_name = "l3_2_clkdm",
  1171. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  1172. .mpu_irqs = omap44xx_gpmc_irqs,
  1173. .sdma_reqs = omap44xx_gpmc_sdma_reqs,
  1174. .prcm = {
  1175. .omap4 = {
  1176. .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET,
  1177. .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET,
  1178. .modulemode = MODULEMODE_HWCTRL,
  1179. },
  1180. },
  1181. };
  1182. /*
  1183. * 'gpu' class
  1184. * 2d/3d graphics accelerator
  1185. */
  1186. static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc = {
  1187. .rev_offs = 0x1fc00,
  1188. .sysc_offs = 0x1fc10,
  1189. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  1190. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1191. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1192. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1193. .sysc_fields = &omap_hwmod_sysc_type2,
  1194. };
  1195. static struct omap_hwmod_class omap44xx_gpu_hwmod_class = {
  1196. .name = "gpu",
  1197. .sysc = &omap44xx_gpu_sysc,
  1198. };
  1199. /* gpu */
  1200. static struct omap_hwmod_irq_info omap44xx_gpu_irqs[] = {
  1201. { .irq = 21 + OMAP44XX_IRQ_GIC_START },
  1202. { .irq = -1 }
  1203. };
  1204. static struct omap_hwmod omap44xx_gpu_hwmod = {
  1205. .name = "gpu",
  1206. .class = &omap44xx_gpu_hwmod_class,
  1207. .clkdm_name = "l3_gfx_clkdm",
  1208. .mpu_irqs = omap44xx_gpu_irqs,
  1209. .main_clk = "gpu_fck",
  1210. .prcm = {
  1211. .omap4 = {
  1212. .clkctrl_offs = OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET,
  1213. .context_offs = OMAP4_RM_GFX_GFX_CONTEXT_OFFSET,
  1214. .modulemode = MODULEMODE_SWCTRL,
  1215. },
  1216. },
  1217. };
  1218. /*
  1219. * 'hdq1w' class
  1220. * hdq / 1-wire serial interface controller
  1221. */
  1222. static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {
  1223. .rev_offs = 0x0000,
  1224. .sysc_offs = 0x0014,
  1225. .syss_offs = 0x0018,
  1226. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
  1227. SYSS_HAS_RESET_STATUS),
  1228. .sysc_fields = &omap_hwmod_sysc_type1,
  1229. };
  1230. static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {
  1231. .name = "hdq1w",
  1232. .sysc = &omap44xx_hdq1w_sysc,
  1233. };
  1234. /* hdq1w */
  1235. static struct omap_hwmod_irq_info omap44xx_hdq1w_irqs[] = {
  1236. { .irq = 58 + OMAP44XX_IRQ_GIC_START },
  1237. { .irq = -1 }
  1238. };
  1239. static struct omap_hwmod omap44xx_hdq1w_hwmod = {
  1240. .name = "hdq1w",
  1241. .class = &omap44xx_hdq1w_hwmod_class,
  1242. .clkdm_name = "l4_per_clkdm",
  1243. .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */
  1244. .mpu_irqs = omap44xx_hdq1w_irqs,
  1245. .main_clk = "hdq1w_fck",
  1246. .prcm = {
  1247. .omap4 = {
  1248. .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
  1249. .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
  1250. .modulemode = MODULEMODE_SWCTRL,
  1251. },
  1252. },
  1253. };
  1254. /*
  1255. * 'hsi' class
  1256. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1257. * serial if)
  1258. */
  1259. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1260. .rev_offs = 0x0000,
  1261. .sysc_offs = 0x0010,
  1262. .syss_offs = 0x0014,
  1263. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1264. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1265. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1266. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1267. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1268. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1269. .sysc_fields = &omap_hwmod_sysc_type1,
  1270. };
  1271. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1272. .name = "hsi",
  1273. .sysc = &omap44xx_hsi_sysc,
  1274. };
  1275. /* hsi */
  1276. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1277. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1278. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1279. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1280. { .irq = -1 }
  1281. };
  1282. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1283. .name = "hsi",
  1284. .class = &omap44xx_hsi_hwmod_class,
  1285. .clkdm_name = "l3_init_clkdm",
  1286. .mpu_irqs = omap44xx_hsi_irqs,
  1287. .main_clk = "hsi_fck",
  1288. .prcm = {
  1289. .omap4 = {
  1290. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1291. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1292. .modulemode = MODULEMODE_HWCTRL,
  1293. },
  1294. },
  1295. };
  1296. /*
  1297. * 'i2c' class
  1298. * multimaster high-speed i2c controller
  1299. */
  1300. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1301. .sysc_offs = 0x0010,
  1302. .syss_offs = 0x0090,
  1303. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1304. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1305. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1306. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1307. SIDLE_SMART_WKUP),
  1308. .clockact = CLOCKACT_TEST_ICLK,
  1309. .sysc_fields = &omap_hwmod_sysc_type1,
  1310. };
  1311. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  1312. .name = "i2c",
  1313. .sysc = &omap44xx_i2c_sysc,
  1314. .rev = OMAP_I2C_IP_VERSION_2,
  1315. .reset = &omap_i2c_reset,
  1316. };
  1317. static struct omap_i2c_dev_attr i2c_dev_attr = {
  1318. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE |
  1319. OMAP_I2C_FLAG_RESET_REGS_POSTIDLE,
  1320. };
  1321. /* i2c1 */
  1322. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  1323. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  1324. { .irq = -1 }
  1325. };
  1326. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  1327. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  1328. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  1329. { .dma_req = -1 }
  1330. };
  1331. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  1332. .name = "i2c1",
  1333. .class = &omap44xx_i2c_hwmod_class,
  1334. .clkdm_name = "l4_per_clkdm",
  1335. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1336. .mpu_irqs = omap44xx_i2c1_irqs,
  1337. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  1338. .main_clk = "i2c1_fck",
  1339. .prcm = {
  1340. .omap4 = {
  1341. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  1342. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  1343. .modulemode = MODULEMODE_SWCTRL,
  1344. },
  1345. },
  1346. .dev_attr = &i2c_dev_attr,
  1347. };
  1348. /* i2c2 */
  1349. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  1350. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  1351. { .irq = -1 }
  1352. };
  1353. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  1354. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  1355. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  1356. { .dma_req = -1 }
  1357. };
  1358. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  1359. .name = "i2c2",
  1360. .class = &omap44xx_i2c_hwmod_class,
  1361. .clkdm_name = "l4_per_clkdm",
  1362. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1363. .mpu_irqs = omap44xx_i2c2_irqs,
  1364. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  1365. .main_clk = "i2c2_fck",
  1366. .prcm = {
  1367. .omap4 = {
  1368. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  1369. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  1370. .modulemode = MODULEMODE_SWCTRL,
  1371. },
  1372. },
  1373. .dev_attr = &i2c_dev_attr,
  1374. };
  1375. /* i2c3 */
  1376. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  1377. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  1378. { .irq = -1 }
  1379. };
  1380. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  1381. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  1382. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  1383. { .dma_req = -1 }
  1384. };
  1385. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  1386. .name = "i2c3",
  1387. .class = &omap44xx_i2c_hwmod_class,
  1388. .clkdm_name = "l4_per_clkdm",
  1389. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1390. .mpu_irqs = omap44xx_i2c3_irqs,
  1391. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  1392. .main_clk = "i2c3_fck",
  1393. .prcm = {
  1394. .omap4 = {
  1395. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  1396. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  1397. .modulemode = MODULEMODE_SWCTRL,
  1398. },
  1399. },
  1400. .dev_attr = &i2c_dev_attr,
  1401. };
  1402. /* i2c4 */
  1403. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  1404. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  1405. { .irq = -1 }
  1406. };
  1407. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  1408. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  1409. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  1410. { .dma_req = -1 }
  1411. };
  1412. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  1413. .name = "i2c4",
  1414. .class = &omap44xx_i2c_hwmod_class,
  1415. .clkdm_name = "l4_per_clkdm",
  1416. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1417. .mpu_irqs = omap44xx_i2c4_irqs,
  1418. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  1419. .main_clk = "i2c4_fck",
  1420. .prcm = {
  1421. .omap4 = {
  1422. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  1423. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  1424. .modulemode = MODULEMODE_SWCTRL,
  1425. },
  1426. },
  1427. .dev_attr = &i2c_dev_attr,
  1428. };
  1429. /*
  1430. * 'ipu' class
  1431. * imaging processor unit
  1432. */
  1433. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  1434. .name = "ipu",
  1435. };
  1436. /* ipu */
  1437. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  1438. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  1439. { .irq = -1 }
  1440. };
  1441. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  1442. { .name = "cpu0", .rst_shift = 0 },
  1443. { .name = "cpu1", .rst_shift = 1 },
  1444. { .name = "mmu_cache", .rst_shift = 2 },
  1445. };
  1446. static struct omap_hwmod omap44xx_ipu_hwmod = {
  1447. .name = "ipu",
  1448. .class = &omap44xx_ipu_hwmod_class,
  1449. .clkdm_name = "ducati_clkdm",
  1450. .mpu_irqs = omap44xx_ipu_irqs,
  1451. .rst_lines = omap44xx_ipu_resets,
  1452. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  1453. .main_clk = "ipu_fck",
  1454. .prcm = {
  1455. .omap4 = {
  1456. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  1457. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  1458. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  1459. .modulemode = MODULEMODE_HWCTRL,
  1460. },
  1461. },
  1462. };
  1463. /*
  1464. * 'iss' class
  1465. * external images sensor pixel data processor
  1466. */
  1467. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  1468. .rev_offs = 0x0000,
  1469. .sysc_offs = 0x0010,
  1470. /*
  1471. * ISS needs 100 OCP clk cycles delay after a softreset before
  1472. * accessing sysconfig again.
  1473. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  1474. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  1475. *
  1476. * TODO: Indicate errata when available.
  1477. */
  1478. .srst_udelay = 2,
  1479. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  1480. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1481. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1482. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1483. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1484. .sysc_fields = &omap_hwmod_sysc_type2,
  1485. };
  1486. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  1487. .name = "iss",
  1488. .sysc = &omap44xx_iss_sysc,
  1489. };
  1490. /* iss */
  1491. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  1492. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  1493. { .irq = -1 }
  1494. };
  1495. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  1496. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  1497. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  1498. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  1499. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  1500. { .dma_req = -1 }
  1501. };
  1502. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  1503. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  1504. };
  1505. static struct omap_hwmod omap44xx_iss_hwmod = {
  1506. .name = "iss",
  1507. .class = &omap44xx_iss_hwmod_class,
  1508. .clkdm_name = "iss_clkdm",
  1509. .mpu_irqs = omap44xx_iss_irqs,
  1510. .sdma_reqs = omap44xx_iss_sdma_reqs,
  1511. .main_clk = "iss_fck",
  1512. .prcm = {
  1513. .omap4 = {
  1514. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  1515. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  1516. .modulemode = MODULEMODE_SWCTRL,
  1517. },
  1518. },
  1519. .opt_clks = iss_opt_clks,
  1520. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  1521. };
  1522. /*
  1523. * 'iva' class
  1524. * multi-standard video encoder/decoder hardware accelerator
  1525. */
  1526. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  1527. .name = "iva",
  1528. };
  1529. /* iva */
  1530. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  1531. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  1532. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  1533. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  1534. { .irq = -1 }
  1535. };
  1536. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  1537. { .name = "seq0", .rst_shift = 0 },
  1538. { .name = "seq1", .rst_shift = 1 },
  1539. { .name = "logic", .rst_shift = 2 },
  1540. };
  1541. static struct omap_hwmod omap44xx_iva_hwmod = {
  1542. .name = "iva",
  1543. .class = &omap44xx_iva_hwmod_class,
  1544. .clkdm_name = "ivahd_clkdm",
  1545. .mpu_irqs = omap44xx_iva_irqs,
  1546. .rst_lines = omap44xx_iva_resets,
  1547. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  1548. .main_clk = "iva_fck",
  1549. .prcm = {
  1550. .omap4 = {
  1551. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  1552. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  1553. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  1554. .modulemode = MODULEMODE_HWCTRL,
  1555. },
  1556. },
  1557. };
  1558. /*
  1559. * 'kbd' class
  1560. * keyboard controller
  1561. */
  1562. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  1563. .rev_offs = 0x0000,
  1564. .sysc_offs = 0x0010,
  1565. .syss_offs = 0x0014,
  1566. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1567. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  1568. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1569. SYSS_HAS_RESET_STATUS),
  1570. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1571. .sysc_fields = &omap_hwmod_sysc_type1,
  1572. };
  1573. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  1574. .name = "kbd",
  1575. .sysc = &omap44xx_kbd_sysc,
  1576. };
  1577. /* kbd */
  1578. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  1579. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  1580. { .irq = -1 }
  1581. };
  1582. static struct omap_hwmod omap44xx_kbd_hwmod = {
  1583. .name = "kbd",
  1584. .class = &omap44xx_kbd_hwmod_class,
  1585. .clkdm_name = "l4_wkup_clkdm",
  1586. .mpu_irqs = omap44xx_kbd_irqs,
  1587. .main_clk = "kbd_fck",
  1588. .prcm = {
  1589. .omap4 = {
  1590. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  1591. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  1592. .modulemode = MODULEMODE_SWCTRL,
  1593. },
  1594. },
  1595. };
  1596. /*
  1597. * 'mailbox' class
  1598. * mailbox module allowing communication between the on-chip processors using a
  1599. * queued mailbox-interrupt mechanism.
  1600. */
  1601. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  1602. .rev_offs = 0x0000,
  1603. .sysc_offs = 0x0010,
  1604. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1605. SYSC_HAS_SOFTRESET),
  1606. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1607. .sysc_fields = &omap_hwmod_sysc_type2,
  1608. };
  1609. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  1610. .name = "mailbox",
  1611. .sysc = &omap44xx_mailbox_sysc,
  1612. };
  1613. /* mailbox */
  1614. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  1615. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  1616. { .irq = -1 }
  1617. };
  1618. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  1619. .name = "mailbox",
  1620. .class = &omap44xx_mailbox_hwmod_class,
  1621. .clkdm_name = "l4_cfg_clkdm",
  1622. .mpu_irqs = omap44xx_mailbox_irqs,
  1623. .prcm = {
  1624. .omap4 = {
  1625. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  1626. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  1627. },
  1628. },
  1629. };
  1630. /*
  1631. * 'mcasp' class
  1632. * multi-channel audio serial port controller
  1633. */
  1634. /* The IP is not compliant to type1 / type2 scheme */
  1635. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_mcasp = {
  1636. .sidle_shift = 0,
  1637. };
  1638. static struct omap_hwmod_class_sysconfig omap44xx_mcasp_sysc = {
  1639. .sysc_offs = 0x0004,
  1640. .sysc_flags = SYSC_HAS_SIDLEMODE,
  1641. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1642. SIDLE_SMART_WKUP),
  1643. .sysc_fields = &omap_hwmod_sysc_type_mcasp,
  1644. };
  1645. static struct omap_hwmod_class omap44xx_mcasp_hwmod_class = {
  1646. .name = "mcasp",
  1647. .sysc = &omap44xx_mcasp_sysc,
  1648. };
  1649. /* mcasp */
  1650. static struct omap_hwmod_irq_info omap44xx_mcasp_irqs[] = {
  1651. { .name = "arevt", .irq = 108 + OMAP44XX_IRQ_GIC_START },
  1652. { .name = "axevt", .irq = 109 + OMAP44XX_IRQ_GIC_START },
  1653. { .irq = -1 }
  1654. };
  1655. static struct omap_hwmod_dma_info omap44xx_mcasp_sdma_reqs[] = {
  1656. { .name = "axevt", .dma_req = 7 + OMAP44XX_DMA_REQ_START },
  1657. { .name = "arevt", .dma_req = 10 + OMAP44XX_DMA_REQ_START },
  1658. { .dma_req = -1 }
  1659. };
  1660. static struct omap_hwmod omap44xx_mcasp_hwmod = {
  1661. .name = "mcasp",
  1662. .class = &omap44xx_mcasp_hwmod_class,
  1663. .clkdm_name = "abe_clkdm",
  1664. .mpu_irqs = omap44xx_mcasp_irqs,
  1665. .sdma_reqs = omap44xx_mcasp_sdma_reqs,
  1666. .main_clk = "mcasp_fck",
  1667. .prcm = {
  1668. .omap4 = {
  1669. .clkctrl_offs = OMAP4_CM1_ABE_MCASP_CLKCTRL_OFFSET,
  1670. .context_offs = OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET,
  1671. .modulemode = MODULEMODE_SWCTRL,
  1672. },
  1673. },
  1674. };
  1675. /*
  1676. * 'mcbsp' class
  1677. * multi channel buffered serial port controller
  1678. */
  1679. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  1680. .sysc_offs = 0x008c,
  1681. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  1682. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1683. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1684. .sysc_fields = &omap_hwmod_sysc_type1,
  1685. };
  1686. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  1687. .name = "mcbsp",
  1688. .sysc = &omap44xx_mcbsp_sysc,
  1689. .rev = MCBSP_CONFIG_TYPE4,
  1690. };
  1691. /* mcbsp1 */
  1692. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  1693. { .name = "common", .irq = 17 + OMAP44XX_IRQ_GIC_START },
  1694. { .irq = -1 }
  1695. };
  1696. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  1697. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  1698. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  1699. { .dma_req = -1 }
  1700. };
  1701. static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
  1702. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1703. { .role = "prcm_fck", .clk = "mcbsp1_sync_mux_ck" },
  1704. };
  1705. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  1706. .name = "mcbsp1",
  1707. .class = &omap44xx_mcbsp_hwmod_class,
  1708. .clkdm_name = "abe_clkdm",
  1709. .mpu_irqs = omap44xx_mcbsp1_irqs,
  1710. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  1711. .main_clk = "mcbsp1_fck",
  1712. .prcm = {
  1713. .omap4 = {
  1714. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  1715. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  1716. .modulemode = MODULEMODE_SWCTRL,
  1717. },
  1718. },
  1719. .opt_clks = mcbsp1_opt_clks,
  1720. .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
  1721. };
  1722. /* mcbsp2 */
  1723. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  1724. { .name = "common", .irq = 22 + OMAP44XX_IRQ_GIC_START },
  1725. { .irq = -1 }
  1726. };
  1727. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  1728. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  1729. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  1730. { .dma_req = -1 }
  1731. };
  1732. static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
  1733. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1734. { .role = "prcm_fck", .clk = "mcbsp2_sync_mux_ck" },
  1735. };
  1736. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  1737. .name = "mcbsp2",
  1738. .class = &omap44xx_mcbsp_hwmod_class,
  1739. .clkdm_name = "abe_clkdm",
  1740. .mpu_irqs = omap44xx_mcbsp2_irqs,
  1741. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  1742. .main_clk = "mcbsp2_fck",
  1743. .prcm = {
  1744. .omap4 = {
  1745. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  1746. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  1747. .modulemode = MODULEMODE_SWCTRL,
  1748. },
  1749. },
  1750. .opt_clks = mcbsp2_opt_clks,
  1751. .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
  1752. };
  1753. /* mcbsp3 */
  1754. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  1755. { .name = "common", .irq = 23 + OMAP44XX_IRQ_GIC_START },
  1756. { .irq = -1 }
  1757. };
  1758. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  1759. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  1760. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  1761. { .dma_req = -1 }
  1762. };
  1763. static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
  1764. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1765. { .role = "prcm_fck", .clk = "mcbsp3_sync_mux_ck" },
  1766. };
  1767. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  1768. .name = "mcbsp3",
  1769. .class = &omap44xx_mcbsp_hwmod_class,
  1770. .clkdm_name = "abe_clkdm",
  1771. .mpu_irqs = omap44xx_mcbsp3_irqs,
  1772. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  1773. .main_clk = "mcbsp3_fck",
  1774. .prcm = {
  1775. .omap4 = {
  1776. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  1777. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  1778. .modulemode = MODULEMODE_SWCTRL,
  1779. },
  1780. },
  1781. .opt_clks = mcbsp3_opt_clks,
  1782. .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
  1783. };
  1784. /* mcbsp4 */
  1785. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  1786. { .name = "common", .irq = 16 + OMAP44XX_IRQ_GIC_START },
  1787. { .irq = -1 }
  1788. };
  1789. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  1790. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  1791. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  1792. { .dma_req = -1 }
  1793. };
  1794. static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
  1795. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1796. { .role = "prcm_fck", .clk = "mcbsp4_sync_mux_ck" },
  1797. };
  1798. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  1799. .name = "mcbsp4",
  1800. .class = &omap44xx_mcbsp_hwmod_class,
  1801. .clkdm_name = "l4_per_clkdm",
  1802. .mpu_irqs = omap44xx_mcbsp4_irqs,
  1803. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  1804. .main_clk = "mcbsp4_fck",
  1805. .prcm = {
  1806. .omap4 = {
  1807. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  1808. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  1809. .modulemode = MODULEMODE_SWCTRL,
  1810. },
  1811. },
  1812. .opt_clks = mcbsp4_opt_clks,
  1813. .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
  1814. };
  1815. /*
  1816. * 'mcpdm' class
  1817. * multi channel pdm controller (proprietary interface with phoenix power
  1818. * ic)
  1819. */
  1820. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  1821. .rev_offs = 0x0000,
  1822. .sysc_offs = 0x0010,
  1823. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1824. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1825. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1826. SIDLE_SMART_WKUP),
  1827. .sysc_fields = &omap_hwmod_sysc_type2,
  1828. };
  1829. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  1830. .name = "mcpdm",
  1831. .sysc = &omap44xx_mcpdm_sysc,
  1832. };
  1833. /* mcpdm */
  1834. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  1835. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  1836. { .irq = -1 }
  1837. };
  1838. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  1839. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  1840. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  1841. { .dma_req = -1 }
  1842. };
  1843. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  1844. .name = "mcpdm",
  1845. .class = &omap44xx_mcpdm_hwmod_class,
  1846. .clkdm_name = "abe_clkdm",
  1847. .mpu_irqs = omap44xx_mcpdm_irqs,
  1848. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  1849. .main_clk = "mcpdm_fck",
  1850. .prcm = {
  1851. .omap4 = {
  1852. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  1853. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  1854. .modulemode = MODULEMODE_SWCTRL,
  1855. },
  1856. },
  1857. };
  1858. /*
  1859. * 'mcspi' class
  1860. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  1861. * bus
  1862. */
  1863. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  1864. .rev_offs = 0x0000,
  1865. .sysc_offs = 0x0010,
  1866. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1867. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1868. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1869. SIDLE_SMART_WKUP),
  1870. .sysc_fields = &omap_hwmod_sysc_type2,
  1871. };
  1872. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  1873. .name = "mcspi",
  1874. .sysc = &omap44xx_mcspi_sysc,
  1875. .rev = OMAP4_MCSPI_REV,
  1876. };
  1877. /* mcspi1 */
  1878. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  1879. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  1880. { .irq = -1 }
  1881. };
  1882. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  1883. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  1884. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  1885. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  1886. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  1887. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  1888. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  1889. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  1890. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  1891. { .dma_req = -1 }
  1892. };
  1893. /* mcspi1 dev_attr */
  1894. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  1895. .num_chipselect = 4,
  1896. };
  1897. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  1898. .name = "mcspi1",
  1899. .class = &omap44xx_mcspi_hwmod_class,
  1900. .clkdm_name = "l4_per_clkdm",
  1901. .mpu_irqs = omap44xx_mcspi1_irqs,
  1902. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  1903. .main_clk = "mcspi1_fck",
  1904. .prcm = {
  1905. .omap4 = {
  1906. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  1907. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  1908. .modulemode = MODULEMODE_SWCTRL,
  1909. },
  1910. },
  1911. .dev_attr = &mcspi1_dev_attr,
  1912. };
  1913. /* mcspi2 */
  1914. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  1915. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  1916. { .irq = -1 }
  1917. };
  1918. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  1919. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  1920. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  1921. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  1922. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  1923. { .dma_req = -1 }
  1924. };
  1925. /* mcspi2 dev_attr */
  1926. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  1927. .num_chipselect = 2,
  1928. };
  1929. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  1930. .name = "mcspi2",
  1931. .class = &omap44xx_mcspi_hwmod_class,
  1932. .clkdm_name = "l4_per_clkdm",
  1933. .mpu_irqs = omap44xx_mcspi2_irqs,
  1934. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  1935. .main_clk = "mcspi2_fck",
  1936. .prcm = {
  1937. .omap4 = {
  1938. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  1939. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  1940. .modulemode = MODULEMODE_SWCTRL,
  1941. },
  1942. },
  1943. .dev_attr = &mcspi2_dev_attr,
  1944. };
  1945. /* mcspi3 */
  1946. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  1947. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  1948. { .irq = -1 }
  1949. };
  1950. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  1951. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  1952. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  1953. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  1954. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  1955. { .dma_req = -1 }
  1956. };
  1957. /* mcspi3 dev_attr */
  1958. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  1959. .num_chipselect = 2,
  1960. };
  1961. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  1962. .name = "mcspi3",
  1963. .class = &omap44xx_mcspi_hwmod_class,
  1964. .clkdm_name = "l4_per_clkdm",
  1965. .mpu_irqs = omap44xx_mcspi3_irqs,
  1966. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  1967. .main_clk = "mcspi3_fck",
  1968. .prcm = {
  1969. .omap4 = {
  1970. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  1971. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  1972. .modulemode = MODULEMODE_SWCTRL,
  1973. },
  1974. },
  1975. .dev_attr = &mcspi3_dev_attr,
  1976. };
  1977. /* mcspi4 */
  1978. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  1979. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  1980. { .irq = -1 }
  1981. };
  1982. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  1983. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  1984. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  1985. { .dma_req = -1 }
  1986. };
  1987. /* mcspi4 dev_attr */
  1988. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  1989. .num_chipselect = 1,
  1990. };
  1991. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  1992. .name = "mcspi4",
  1993. .class = &omap44xx_mcspi_hwmod_class,
  1994. .clkdm_name = "l4_per_clkdm",
  1995. .mpu_irqs = omap44xx_mcspi4_irqs,
  1996. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  1997. .main_clk = "mcspi4_fck",
  1998. .prcm = {
  1999. .omap4 = {
  2000. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  2001. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  2002. .modulemode = MODULEMODE_SWCTRL,
  2003. },
  2004. },
  2005. .dev_attr = &mcspi4_dev_attr,
  2006. };
  2007. /*
  2008. * 'mmc' class
  2009. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  2010. */
  2011. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  2012. .rev_offs = 0x0000,
  2013. .sysc_offs = 0x0010,
  2014. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  2015. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2016. SYSC_HAS_SOFTRESET),
  2017. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2018. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2019. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2020. .sysc_fields = &omap_hwmod_sysc_type2,
  2021. };
  2022. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  2023. .name = "mmc",
  2024. .sysc = &omap44xx_mmc_sysc,
  2025. };
  2026. /* mmc1 */
  2027. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  2028. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  2029. { .irq = -1 }
  2030. };
  2031. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  2032. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  2033. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  2034. { .dma_req = -1 }
  2035. };
  2036. /* mmc1 dev_attr */
  2037. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  2038. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  2039. };
  2040. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  2041. .name = "mmc1",
  2042. .class = &omap44xx_mmc_hwmod_class,
  2043. .clkdm_name = "l3_init_clkdm",
  2044. .mpu_irqs = omap44xx_mmc1_irqs,
  2045. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  2046. .main_clk = "mmc1_fck",
  2047. .prcm = {
  2048. .omap4 = {
  2049. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  2050. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  2051. .modulemode = MODULEMODE_SWCTRL,
  2052. },
  2053. },
  2054. .dev_attr = &mmc1_dev_attr,
  2055. };
  2056. /* mmc2 */
  2057. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  2058. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  2059. { .irq = -1 }
  2060. };
  2061. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  2062. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  2063. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  2064. { .dma_req = -1 }
  2065. };
  2066. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  2067. .name = "mmc2",
  2068. .class = &omap44xx_mmc_hwmod_class,
  2069. .clkdm_name = "l3_init_clkdm",
  2070. .mpu_irqs = omap44xx_mmc2_irqs,
  2071. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  2072. .main_clk = "mmc2_fck",
  2073. .prcm = {
  2074. .omap4 = {
  2075. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  2076. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  2077. .modulemode = MODULEMODE_SWCTRL,
  2078. },
  2079. },
  2080. };
  2081. /* mmc3 */
  2082. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  2083. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  2084. { .irq = -1 }
  2085. };
  2086. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  2087. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  2088. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  2089. { .dma_req = -1 }
  2090. };
  2091. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  2092. .name = "mmc3",
  2093. .class = &omap44xx_mmc_hwmod_class,
  2094. .clkdm_name = "l4_per_clkdm",
  2095. .mpu_irqs = omap44xx_mmc3_irqs,
  2096. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  2097. .main_clk = "mmc3_fck",
  2098. .prcm = {
  2099. .omap4 = {
  2100. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  2101. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  2102. .modulemode = MODULEMODE_SWCTRL,
  2103. },
  2104. },
  2105. };
  2106. /* mmc4 */
  2107. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  2108. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  2109. { .irq = -1 }
  2110. };
  2111. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  2112. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  2113. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  2114. { .dma_req = -1 }
  2115. };
  2116. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  2117. .name = "mmc4",
  2118. .class = &omap44xx_mmc_hwmod_class,
  2119. .clkdm_name = "l4_per_clkdm",
  2120. .mpu_irqs = omap44xx_mmc4_irqs,
  2121. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  2122. .main_clk = "mmc4_fck",
  2123. .prcm = {
  2124. .omap4 = {
  2125. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  2126. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  2127. .modulemode = MODULEMODE_SWCTRL,
  2128. },
  2129. },
  2130. };
  2131. /* mmc5 */
  2132. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  2133. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  2134. { .irq = -1 }
  2135. };
  2136. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  2137. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  2138. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  2139. { .dma_req = -1 }
  2140. };
  2141. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  2142. .name = "mmc5",
  2143. .class = &omap44xx_mmc_hwmod_class,
  2144. .clkdm_name = "l4_per_clkdm",
  2145. .mpu_irqs = omap44xx_mmc5_irqs,
  2146. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  2147. .main_clk = "mmc5_fck",
  2148. .prcm = {
  2149. .omap4 = {
  2150. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  2151. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  2152. .modulemode = MODULEMODE_SWCTRL,
  2153. },
  2154. },
  2155. };
  2156. /*
  2157. * 'mpu' class
  2158. * mpu sub-system
  2159. */
  2160. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  2161. .name = "mpu",
  2162. };
  2163. /* mpu */
  2164. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  2165. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  2166. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  2167. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  2168. { .irq = -1 }
  2169. };
  2170. static struct omap_hwmod omap44xx_mpu_hwmod = {
  2171. .name = "mpu",
  2172. .class = &omap44xx_mpu_hwmod_class,
  2173. .clkdm_name = "mpuss_clkdm",
  2174. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2175. .mpu_irqs = omap44xx_mpu_irqs,
  2176. .main_clk = "dpll_mpu_m2_ck",
  2177. .prcm = {
  2178. .omap4 = {
  2179. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  2180. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  2181. },
  2182. },
  2183. };
  2184. /*
  2185. * 'ocmc_ram' class
  2186. * top-level core on-chip ram
  2187. */
  2188. static struct omap_hwmod_class omap44xx_ocmc_ram_hwmod_class = {
  2189. .name = "ocmc_ram",
  2190. };
  2191. /* ocmc_ram */
  2192. static struct omap_hwmod omap44xx_ocmc_ram_hwmod = {
  2193. .name = "ocmc_ram",
  2194. .class = &omap44xx_ocmc_ram_hwmod_class,
  2195. .clkdm_name = "l3_2_clkdm",
  2196. .prcm = {
  2197. .omap4 = {
  2198. .clkctrl_offs = OMAP4_CM_L3_2_OCMC_RAM_CLKCTRL_OFFSET,
  2199. .context_offs = OMAP4_RM_L3_2_OCMC_RAM_CONTEXT_OFFSET,
  2200. },
  2201. },
  2202. };
  2203. /*
  2204. * 'ocp2scp' class
  2205. * bridge to transform ocp interface protocol to scp (serial control port)
  2206. * protocol
  2207. */
  2208. static struct omap_hwmod_class omap44xx_ocp2scp_hwmod_class = {
  2209. .name = "ocp2scp",
  2210. };
  2211. /* ocp2scp_usb_phy */
  2212. static struct omap_hwmod_opt_clk ocp2scp_usb_phy_opt_clks[] = {
  2213. { .role = "phy_48m", .clk = "ocp2scp_usb_phy_phy_48m" },
  2214. };
  2215. static struct omap_hwmod omap44xx_ocp2scp_usb_phy_hwmod = {
  2216. .name = "ocp2scp_usb_phy",
  2217. .class = &omap44xx_ocp2scp_hwmod_class,
  2218. .clkdm_name = "l3_init_clkdm",
  2219. .prcm = {
  2220. .omap4 = {
  2221. .clkctrl_offs = OMAP4_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL_OFFSET,
  2222. .context_offs = OMAP4_RM_L3INIT_USBPHYOCP2SCP_CONTEXT_OFFSET,
  2223. .modulemode = MODULEMODE_HWCTRL,
  2224. },
  2225. },
  2226. .opt_clks = ocp2scp_usb_phy_opt_clks,
  2227. .opt_clks_cnt = ARRAY_SIZE(ocp2scp_usb_phy_opt_clks),
  2228. };
  2229. /*
  2230. * 'prcm' class
  2231. * power and reset manager (part of the prcm infrastructure) + clock manager 2
  2232. * + clock manager 1 (in always on power domain) + local prm in mpu
  2233. */
  2234. static struct omap_hwmod_class omap44xx_prcm_hwmod_class = {
  2235. .name = "prcm",
  2236. };
  2237. /* prcm_mpu */
  2238. static struct omap_hwmod omap44xx_prcm_mpu_hwmod = {
  2239. .name = "prcm_mpu",
  2240. .class = &omap44xx_prcm_hwmod_class,
  2241. .clkdm_name = "l4_wkup_clkdm",
  2242. };
  2243. /* cm_core_aon */
  2244. static struct omap_hwmod omap44xx_cm_core_aon_hwmod = {
  2245. .name = "cm_core_aon",
  2246. .class = &omap44xx_prcm_hwmod_class,
  2247. };
  2248. /* cm_core */
  2249. static struct omap_hwmod omap44xx_cm_core_hwmod = {
  2250. .name = "cm_core",
  2251. .class = &omap44xx_prcm_hwmod_class,
  2252. };
  2253. /* prm */
  2254. static struct omap_hwmod_irq_info omap44xx_prm_irqs[] = {
  2255. { .irq = 11 + OMAP44XX_IRQ_GIC_START },
  2256. { .irq = -1 }
  2257. };
  2258. static struct omap_hwmod_rst_info omap44xx_prm_resets[] = {
  2259. { .name = "rst_global_warm_sw", .rst_shift = 0 },
  2260. { .name = "rst_global_cold_sw", .rst_shift = 1 },
  2261. };
  2262. static struct omap_hwmod omap44xx_prm_hwmod = {
  2263. .name = "prm",
  2264. .class = &omap44xx_prcm_hwmod_class,
  2265. .mpu_irqs = omap44xx_prm_irqs,
  2266. .rst_lines = omap44xx_prm_resets,
  2267. .rst_lines_cnt = ARRAY_SIZE(omap44xx_prm_resets),
  2268. };
  2269. /*
  2270. * 'scrm' class
  2271. * system clock and reset manager
  2272. */
  2273. static struct omap_hwmod_class omap44xx_scrm_hwmod_class = {
  2274. .name = "scrm",
  2275. };
  2276. /* scrm */
  2277. static struct omap_hwmod omap44xx_scrm_hwmod = {
  2278. .name = "scrm",
  2279. .class = &omap44xx_scrm_hwmod_class,
  2280. .clkdm_name = "l4_wkup_clkdm",
  2281. };
  2282. /*
  2283. * 'sl2if' class
  2284. * shared level 2 memory interface
  2285. */
  2286. static struct omap_hwmod_class omap44xx_sl2if_hwmod_class = {
  2287. .name = "sl2if",
  2288. };
  2289. /* sl2if */
  2290. static struct omap_hwmod omap44xx_sl2if_hwmod = {
  2291. .name = "sl2if",
  2292. .class = &omap44xx_sl2if_hwmod_class,
  2293. .clkdm_name = "ivahd_clkdm",
  2294. .prcm = {
  2295. .omap4 = {
  2296. .clkctrl_offs = OMAP4_CM_IVAHD_SL2_CLKCTRL_OFFSET,
  2297. .context_offs = OMAP4_RM_IVAHD_SL2_CONTEXT_OFFSET,
  2298. .modulemode = MODULEMODE_HWCTRL,
  2299. },
  2300. },
  2301. };
  2302. /*
  2303. * 'slimbus' class
  2304. * bidirectional, multi-drop, multi-channel two-line serial interface between
  2305. * the device and external components
  2306. */
  2307. static struct omap_hwmod_class_sysconfig omap44xx_slimbus_sysc = {
  2308. .rev_offs = 0x0000,
  2309. .sysc_offs = 0x0010,
  2310. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2311. SYSC_HAS_SOFTRESET),
  2312. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2313. SIDLE_SMART_WKUP),
  2314. .sysc_fields = &omap_hwmod_sysc_type2,
  2315. };
  2316. static struct omap_hwmod_class omap44xx_slimbus_hwmod_class = {
  2317. .name = "slimbus",
  2318. .sysc = &omap44xx_slimbus_sysc,
  2319. };
  2320. /* slimbus1 */
  2321. static struct omap_hwmod_irq_info omap44xx_slimbus1_irqs[] = {
  2322. { .irq = 97 + OMAP44XX_IRQ_GIC_START },
  2323. { .irq = -1 }
  2324. };
  2325. static struct omap_hwmod_dma_info omap44xx_slimbus1_sdma_reqs[] = {
  2326. { .name = "tx0", .dma_req = 84 + OMAP44XX_DMA_REQ_START },
  2327. { .name = "tx1", .dma_req = 85 + OMAP44XX_DMA_REQ_START },
  2328. { .name = "tx2", .dma_req = 86 + OMAP44XX_DMA_REQ_START },
  2329. { .name = "tx3", .dma_req = 87 + OMAP44XX_DMA_REQ_START },
  2330. { .name = "rx0", .dma_req = 88 + OMAP44XX_DMA_REQ_START },
  2331. { .name = "rx1", .dma_req = 89 + OMAP44XX_DMA_REQ_START },
  2332. { .name = "rx2", .dma_req = 90 + OMAP44XX_DMA_REQ_START },
  2333. { .name = "rx3", .dma_req = 91 + OMAP44XX_DMA_REQ_START },
  2334. { .dma_req = -1 }
  2335. };
  2336. static struct omap_hwmod_opt_clk slimbus1_opt_clks[] = {
  2337. { .role = "fclk_1", .clk = "slimbus1_fclk_1" },
  2338. { .role = "fclk_0", .clk = "slimbus1_fclk_0" },
  2339. { .role = "fclk_2", .clk = "slimbus1_fclk_2" },
  2340. { .role = "slimbus_clk", .clk = "slimbus1_slimbus_clk" },
  2341. };
  2342. static struct omap_hwmod omap44xx_slimbus1_hwmod = {
  2343. .name = "slimbus1",
  2344. .class = &omap44xx_slimbus_hwmod_class,
  2345. .clkdm_name = "abe_clkdm",
  2346. .mpu_irqs = omap44xx_slimbus1_irqs,
  2347. .sdma_reqs = omap44xx_slimbus1_sdma_reqs,
  2348. .prcm = {
  2349. .omap4 = {
  2350. .clkctrl_offs = OMAP4_CM1_ABE_SLIMBUS_CLKCTRL_OFFSET,
  2351. .context_offs = OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET,
  2352. .modulemode = MODULEMODE_SWCTRL,
  2353. },
  2354. },
  2355. .opt_clks = slimbus1_opt_clks,
  2356. .opt_clks_cnt = ARRAY_SIZE(slimbus1_opt_clks),
  2357. };
  2358. /* slimbus2 */
  2359. static struct omap_hwmod_irq_info omap44xx_slimbus2_irqs[] = {
  2360. { .irq = 98 + OMAP44XX_IRQ_GIC_START },
  2361. { .irq = -1 }
  2362. };
  2363. static struct omap_hwmod_dma_info omap44xx_slimbus2_sdma_reqs[] = {
  2364. { .name = "tx0", .dma_req = 92 + OMAP44XX_DMA_REQ_START },
  2365. { .name = "tx1", .dma_req = 93 + OMAP44XX_DMA_REQ_START },
  2366. { .name = "tx2", .dma_req = 94 + OMAP44XX_DMA_REQ_START },
  2367. { .name = "tx3", .dma_req = 95 + OMAP44XX_DMA_REQ_START },
  2368. { .name = "rx0", .dma_req = 96 + OMAP44XX_DMA_REQ_START },
  2369. { .name = "rx1", .dma_req = 97 + OMAP44XX_DMA_REQ_START },
  2370. { .name = "rx2", .dma_req = 98 + OMAP44XX_DMA_REQ_START },
  2371. { .name = "rx3", .dma_req = 99 + OMAP44XX_DMA_REQ_START },
  2372. { .dma_req = -1 }
  2373. };
  2374. static struct omap_hwmod_opt_clk slimbus2_opt_clks[] = {
  2375. { .role = "fclk_1", .clk = "slimbus2_fclk_1" },
  2376. { .role = "fclk_0", .clk = "slimbus2_fclk_0" },
  2377. { .role = "slimbus_clk", .clk = "slimbus2_slimbus_clk" },
  2378. };
  2379. static struct omap_hwmod omap44xx_slimbus2_hwmod = {
  2380. .name = "slimbus2",
  2381. .class = &omap44xx_slimbus_hwmod_class,
  2382. .clkdm_name = "l4_per_clkdm",
  2383. .mpu_irqs = omap44xx_slimbus2_irqs,
  2384. .sdma_reqs = omap44xx_slimbus2_sdma_reqs,
  2385. .prcm = {
  2386. .omap4 = {
  2387. .clkctrl_offs = OMAP4_CM_L4PER_SLIMBUS2_CLKCTRL_OFFSET,
  2388. .context_offs = OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET,
  2389. .modulemode = MODULEMODE_SWCTRL,
  2390. },
  2391. },
  2392. .opt_clks = slimbus2_opt_clks,
  2393. .opt_clks_cnt = ARRAY_SIZE(slimbus2_opt_clks),
  2394. };
  2395. /*
  2396. * 'smartreflex' class
  2397. * smartreflex module (monitor silicon performance and outputs a measure of
  2398. * performance error)
  2399. */
  2400. /* The IP is not compliant to type1 / type2 scheme */
  2401. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  2402. .sidle_shift = 24,
  2403. .enwkup_shift = 26,
  2404. };
  2405. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  2406. .sysc_offs = 0x0038,
  2407. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  2408. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2409. SIDLE_SMART_WKUP),
  2410. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  2411. };
  2412. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  2413. .name = "smartreflex",
  2414. .sysc = &omap44xx_smartreflex_sysc,
  2415. .rev = 2,
  2416. };
  2417. /* smartreflex_core */
  2418. static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
  2419. .sensor_voltdm_name = "core",
  2420. };
  2421. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  2422. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  2423. { .irq = -1 }
  2424. };
  2425. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  2426. .name = "smartreflex_core",
  2427. .class = &omap44xx_smartreflex_hwmod_class,
  2428. .clkdm_name = "l4_ao_clkdm",
  2429. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  2430. .main_clk = "smartreflex_core_fck",
  2431. .prcm = {
  2432. .omap4 = {
  2433. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  2434. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  2435. .modulemode = MODULEMODE_SWCTRL,
  2436. },
  2437. },
  2438. .dev_attr = &smartreflex_core_dev_attr,
  2439. };
  2440. /* smartreflex_iva */
  2441. static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
  2442. .sensor_voltdm_name = "iva",
  2443. };
  2444. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  2445. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  2446. { .irq = -1 }
  2447. };
  2448. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  2449. .name = "smartreflex_iva",
  2450. .class = &omap44xx_smartreflex_hwmod_class,
  2451. .clkdm_name = "l4_ao_clkdm",
  2452. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  2453. .main_clk = "smartreflex_iva_fck",
  2454. .prcm = {
  2455. .omap4 = {
  2456. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  2457. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  2458. .modulemode = MODULEMODE_SWCTRL,
  2459. },
  2460. },
  2461. .dev_attr = &smartreflex_iva_dev_attr,
  2462. };
  2463. /* smartreflex_mpu */
  2464. static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
  2465. .sensor_voltdm_name = "mpu",
  2466. };
  2467. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  2468. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  2469. { .irq = -1 }
  2470. };
  2471. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  2472. .name = "smartreflex_mpu",
  2473. .class = &omap44xx_smartreflex_hwmod_class,
  2474. .clkdm_name = "l4_ao_clkdm",
  2475. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  2476. .main_clk = "smartreflex_mpu_fck",
  2477. .prcm = {
  2478. .omap4 = {
  2479. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  2480. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  2481. .modulemode = MODULEMODE_SWCTRL,
  2482. },
  2483. },
  2484. .dev_attr = &smartreflex_mpu_dev_attr,
  2485. };
  2486. /*
  2487. * 'spinlock' class
  2488. * spinlock provides hardware assistance for synchronizing the processes
  2489. * running on multiple processors
  2490. */
  2491. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  2492. .rev_offs = 0x0000,
  2493. .sysc_offs = 0x0010,
  2494. .syss_offs = 0x0014,
  2495. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2496. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  2497. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2498. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2499. SIDLE_SMART_WKUP),
  2500. .sysc_fields = &omap_hwmod_sysc_type1,
  2501. };
  2502. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  2503. .name = "spinlock",
  2504. .sysc = &omap44xx_spinlock_sysc,
  2505. };
  2506. /* spinlock */
  2507. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  2508. .name = "spinlock",
  2509. .class = &omap44xx_spinlock_hwmod_class,
  2510. .clkdm_name = "l4_cfg_clkdm",
  2511. .prcm = {
  2512. .omap4 = {
  2513. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  2514. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  2515. },
  2516. },
  2517. };
  2518. /*
  2519. * 'timer' class
  2520. * general purpose timer module with accurate 1ms tick
  2521. * This class contains several variants: ['timer_1ms', 'timer']
  2522. */
  2523. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  2524. .rev_offs = 0x0000,
  2525. .sysc_offs = 0x0010,
  2526. .syss_offs = 0x0014,
  2527. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2528. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2529. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2530. SYSS_HAS_RESET_STATUS),
  2531. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2532. .sysc_fields = &omap_hwmod_sysc_type1,
  2533. };
  2534. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  2535. .name = "timer",
  2536. .sysc = &omap44xx_timer_1ms_sysc,
  2537. };
  2538. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  2539. .rev_offs = 0x0000,
  2540. .sysc_offs = 0x0010,
  2541. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2542. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2543. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2544. SIDLE_SMART_WKUP),
  2545. .sysc_fields = &omap_hwmod_sysc_type2,
  2546. };
  2547. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  2548. .name = "timer",
  2549. .sysc = &omap44xx_timer_sysc,
  2550. };
  2551. /* always-on timers dev attribute */
  2552. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  2553. .timer_capability = OMAP_TIMER_ALWON,
  2554. };
  2555. /* pwm timers dev attribute */
  2556. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  2557. .timer_capability = OMAP_TIMER_HAS_PWM,
  2558. };
  2559. /* timer1 */
  2560. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  2561. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  2562. { .irq = -1 }
  2563. };
  2564. static struct omap_hwmod omap44xx_timer1_hwmod = {
  2565. .name = "timer1",
  2566. .class = &omap44xx_timer_1ms_hwmod_class,
  2567. .clkdm_name = "l4_wkup_clkdm",
  2568. .mpu_irqs = omap44xx_timer1_irqs,
  2569. .main_clk = "timer1_fck",
  2570. .prcm = {
  2571. .omap4 = {
  2572. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  2573. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  2574. .modulemode = MODULEMODE_SWCTRL,
  2575. },
  2576. },
  2577. .dev_attr = &capability_alwon_dev_attr,
  2578. };
  2579. /* timer2 */
  2580. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  2581. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  2582. { .irq = -1 }
  2583. };
  2584. static struct omap_hwmod omap44xx_timer2_hwmod = {
  2585. .name = "timer2",
  2586. .class = &omap44xx_timer_1ms_hwmod_class,
  2587. .clkdm_name = "l4_per_clkdm",
  2588. .mpu_irqs = omap44xx_timer2_irqs,
  2589. .main_clk = "timer2_fck",
  2590. .prcm = {
  2591. .omap4 = {
  2592. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  2593. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  2594. .modulemode = MODULEMODE_SWCTRL,
  2595. },
  2596. },
  2597. };
  2598. /* timer3 */
  2599. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  2600. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  2601. { .irq = -1 }
  2602. };
  2603. static struct omap_hwmod omap44xx_timer3_hwmod = {
  2604. .name = "timer3",
  2605. .class = &omap44xx_timer_hwmod_class,
  2606. .clkdm_name = "l4_per_clkdm",
  2607. .mpu_irqs = omap44xx_timer3_irqs,
  2608. .main_clk = "timer3_fck",
  2609. .prcm = {
  2610. .omap4 = {
  2611. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  2612. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  2613. .modulemode = MODULEMODE_SWCTRL,
  2614. },
  2615. },
  2616. };
  2617. /* timer4 */
  2618. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  2619. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  2620. { .irq = -1 }
  2621. };
  2622. static struct omap_hwmod omap44xx_timer4_hwmod = {
  2623. .name = "timer4",
  2624. .class = &omap44xx_timer_hwmod_class,
  2625. .clkdm_name = "l4_per_clkdm",
  2626. .mpu_irqs = omap44xx_timer4_irqs,
  2627. .main_clk = "timer4_fck",
  2628. .prcm = {
  2629. .omap4 = {
  2630. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  2631. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  2632. .modulemode = MODULEMODE_SWCTRL,
  2633. },
  2634. },
  2635. };
  2636. /* timer5 */
  2637. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  2638. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  2639. { .irq = -1 }
  2640. };
  2641. static struct omap_hwmod omap44xx_timer5_hwmod = {
  2642. .name = "timer5",
  2643. .class = &omap44xx_timer_hwmod_class,
  2644. .clkdm_name = "abe_clkdm",
  2645. .mpu_irqs = omap44xx_timer5_irqs,
  2646. .main_clk = "timer5_fck",
  2647. .prcm = {
  2648. .omap4 = {
  2649. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  2650. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  2651. .modulemode = MODULEMODE_SWCTRL,
  2652. },
  2653. },
  2654. };
  2655. /* timer6 */
  2656. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  2657. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  2658. { .irq = -1 }
  2659. };
  2660. static struct omap_hwmod omap44xx_timer6_hwmod = {
  2661. .name = "timer6",
  2662. .class = &omap44xx_timer_hwmod_class,
  2663. .clkdm_name = "abe_clkdm",
  2664. .mpu_irqs = omap44xx_timer6_irqs,
  2665. .main_clk = "timer6_fck",
  2666. .prcm = {
  2667. .omap4 = {
  2668. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  2669. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  2670. .modulemode = MODULEMODE_SWCTRL,
  2671. },
  2672. },
  2673. };
  2674. /* timer7 */
  2675. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  2676. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  2677. { .irq = -1 }
  2678. };
  2679. static struct omap_hwmod omap44xx_timer7_hwmod = {
  2680. .name = "timer7",
  2681. .class = &omap44xx_timer_hwmod_class,
  2682. .clkdm_name = "abe_clkdm",
  2683. .mpu_irqs = omap44xx_timer7_irqs,
  2684. .main_clk = "timer7_fck",
  2685. .prcm = {
  2686. .omap4 = {
  2687. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  2688. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  2689. .modulemode = MODULEMODE_SWCTRL,
  2690. },
  2691. },
  2692. };
  2693. /* timer8 */
  2694. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  2695. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  2696. { .irq = -1 }
  2697. };
  2698. static struct omap_hwmod omap44xx_timer8_hwmod = {
  2699. .name = "timer8",
  2700. .class = &omap44xx_timer_hwmod_class,
  2701. .clkdm_name = "abe_clkdm",
  2702. .mpu_irqs = omap44xx_timer8_irqs,
  2703. .main_clk = "timer8_fck",
  2704. .prcm = {
  2705. .omap4 = {
  2706. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  2707. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  2708. .modulemode = MODULEMODE_SWCTRL,
  2709. },
  2710. },
  2711. .dev_attr = &capability_pwm_dev_attr,
  2712. };
  2713. /* timer9 */
  2714. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  2715. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  2716. { .irq = -1 }
  2717. };
  2718. static struct omap_hwmod omap44xx_timer9_hwmod = {
  2719. .name = "timer9",
  2720. .class = &omap44xx_timer_hwmod_class,
  2721. .clkdm_name = "l4_per_clkdm",
  2722. .mpu_irqs = omap44xx_timer9_irqs,
  2723. .main_clk = "timer9_fck",
  2724. .prcm = {
  2725. .omap4 = {
  2726. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  2727. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  2728. .modulemode = MODULEMODE_SWCTRL,
  2729. },
  2730. },
  2731. .dev_attr = &capability_pwm_dev_attr,
  2732. };
  2733. /* timer10 */
  2734. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  2735. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  2736. { .irq = -1 }
  2737. };
  2738. static struct omap_hwmod omap44xx_timer10_hwmod = {
  2739. .name = "timer10",
  2740. .class = &omap44xx_timer_1ms_hwmod_class,
  2741. .clkdm_name = "l4_per_clkdm",
  2742. .mpu_irqs = omap44xx_timer10_irqs,
  2743. .main_clk = "timer10_fck",
  2744. .prcm = {
  2745. .omap4 = {
  2746. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  2747. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  2748. .modulemode = MODULEMODE_SWCTRL,
  2749. },
  2750. },
  2751. .dev_attr = &capability_pwm_dev_attr,
  2752. };
  2753. /* timer11 */
  2754. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  2755. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  2756. { .irq = -1 }
  2757. };
  2758. static struct omap_hwmod omap44xx_timer11_hwmod = {
  2759. .name = "timer11",
  2760. .class = &omap44xx_timer_hwmod_class,
  2761. .clkdm_name = "l4_per_clkdm",
  2762. .mpu_irqs = omap44xx_timer11_irqs,
  2763. .main_clk = "timer11_fck",
  2764. .prcm = {
  2765. .omap4 = {
  2766. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  2767. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  2768. .modulemode = MODULEMODE_SWCTRL,
  2769. },
  2770. },
  2771. .dev_attr = &capability_pwm_dev_attr,
  2772. };
  2773. /*
  2774. * 'uart' class
  2775. * universal asynchronous receiver/transmitter (uart)
  2776. */
  2777. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  2778. .rev_offs = 0x0050,
  2779. .sysc_offs = 0x0054,
  2780. .syss_offs = 0x0058,
  2781. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  2782. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2783. SYSS_HAS_RESET_STATUS),
  2784. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2785. SIDLE_SMART_WKUP),
  2786. .sysc_fields = &omap_hwmod_sysc_type1,
  2787. };
  2788. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  2789. .name = "uart",
  2790. .sysc = &omap44xx_uart_sysc,
  2791. };
  2792. /* uart1 */
  2793. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  2794. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  2795. { .irq = -1 }
  2796. };
  2797. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  2798. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  2799. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  2800. { .dma_req = -1 }
  2801. };
  2802. static struct omap_hwmod omap44xx_uart1_hwmod = {
  2803. .name = "uart1",
  2804. .class = &omap44xx_uart_hwmod_class,
  2805. .clkdm_name = "l4_per_clkdm",
  2806. .mpu_irqs = omap44xx_uart1_irqs,
  2807. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  2808. .main_clk = "uart1_fck",
  2809. .prcm = {
  2810. .omap4 = {
  2811. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  2812. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  2813. .modulemode = MODULEMODE_SWCTRL,
  2814. },
  2815. },
  2816. };
  2817. /* uart2 */
  2818. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  2819. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  2820. { .irq = -1 }
  2821. };
  2822. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  2823. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  2824. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  2825. { .dma_req = -1 }
  2826. };
  2827. static struct omap_hwmod omap44xx_uart2_hwmod = {
  2828. .name = "uart2",
  2829. .class = &omap44xx_uart_hwmod_class,
  2830. .clkdm_name = "l4_per_clkdm",
  2831. .mpu_irqs = omap44xx_uart2_irqs,
  2832. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  2833. .main_clk = "uart2_fck",
  2834. .prcm = {
  2835. .omap4 = {
  2836. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  2837. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  2838. .modulemode = MODULEMODE_SWCTRL,
  2839. },
  2840. },
  2841. };
  2842. /* uart3 */
  2843. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  2844. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  2845. { .irq = -1 }
  2846. };
  2847. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  2848. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  2849. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  2850. { .dma_req = -1 }
  2851. };
  2852. static struct omap_hwmod omap44xx_uart3_hwmod = {
  2853. .name = "uart3",
  2854. .class = &omap44xx_uart_hwmod_class,
  2855. .clkdm_name = "l4_per_clkdm",
  2856. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2857. .mpu_irqs = omap44xx_uart3_irqs,
  2858. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  2859. .main_clk = "uart3_fck",
  2860. .prcm = {
  2861. .omap4 = {
  2862. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  2863. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  2864. .modulemode = MODULEMODE_SWCTRL,
  2865. },
  2866. },
  2867. };
  2868. /* uart4 */
  2869. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  2870. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  2871. { .irq = -1 }
  2872. };
  2873. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  2874. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  2875. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  2876. { .dma_req = -1 }
  2877. };
  2878. static struct omap_hwmod omap44xx_uart4_hwmod = {
  2879. .name = "uart4",
  2880. .class = &omap44xx_uart_hwmod_class,
  2881. .clkdm_name = "l4_per_clkdm",
  2882. .mpu_irqs = omap44xx_uart4_irqs,
  2883. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  2884. .main_clk = "uart4_fck",
  2885. .prcm = {
  2886. .omap4 = {
  2887. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  2888. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  2889. .modulemode = MODULEMODE_SWCTRL,
  2890. },
  2891. },
  2892. };
  2893. /*
  2894. * 'usb_host_fs' class
  2895. * full-speed usb host controller
  2896. */
  2897. /* The IP is not compliant to type1 / type2 scheme */
  2898. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_usb_host_fs = {
  2899. .midle_shift = 4,
  2900. .sidle_shift = 2,
  2901. .srst_shift = 1,
  2902. };
  2903. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_fs_sysc = {
  2904. .rev_offs = 0x0000,
  2905. .sysc_offs = 0x0210,
  2906. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  2907. SYSC_HAS_SOFTRESET),
  2908. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2909. SIDLE_SMART_WKUP),
  2910. .sysc_fields = &omap_hwmod_sysc_type_usb_host_fs,
  2911. };
  2912. static struct omap_hwmod_class omap44xx_usb_host_fs_hwmod_class = {
  2913. .name = "usb_host_fs",
  2914. .sysc = &omap44xx_usb_host_fs_sysc,
  2915. };
  2916. /* usb_host_fs */
  2917. static struct omap_hwmod_irq_info omap44xx_usb_host_fs_irqs[] = {
  2918. { .name = "std", .irq = 89 + OMAP44XX_IRQ_GIC_START },
  2919. { .name = "smi", .irq = 90 + OMAP44XX_IRQ_GIC_START },
  2920. { .irq = -1 }
  2921. };
  2922. static struct omap_hwmod omap44xx_usb_host_fs_hwmod = {
  2923. .name = "usb_host_fs",
  2924. .class = &omap44xx_usb_host_fs_hwmod_class,
  2925. .clkdm_name = "l3_init_clkdm",
  2926. .mpu_irqs = omap44xx_usb_host_fs_irqs,
  2927. .main_clk = "usb_host_fs_fck",
  2928. .prcm = {
  2929. .omap4 = {
  2930. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_FS_CLKCTRL_OFFSET,
  2931. .context_offs = OMAP4_RM_L3INIT_USB_HOST_FS_CONTEXT_OFFSET,
  2932. .modulemode = MODULEMODE_SWCTRL,
  2933. },
  2934. },
  2935. };
  2936. /*
  2937. * 'usb_host_hs' class
  2938. * high-speed multi-port usb host controller
  2939. */
  2940. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  2941. .rev_offs = 0x0000,
  2942. .sysc_offs = 0x0010,
  2943. .syss_offs = 0x0014,
  2944. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  2945. SYSC_HAS_SOFTRESET),
  2946. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2947. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2948. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2949. .sysc_fields = &omap_hwmod_sysc_type2,
  2950. };
  2951. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  2952. .name = "usb_host_hs",
  2953. .sysc = &omap44xx_usb_host_hs_sysc,
  2954. };
  2955. /* usb_host_hs */
  2956. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  2957. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  2958. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  2959. { .irq = -1 }
  2960. };
  2961. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  2962. .name = "usb_host_hs",
  2963. .class = &omap44xx_usb_host_hs_hwmod_class,
  2964. .clkdm_name = "l3_init_clkdm",
  2965. .main_clk = "usb_host_hs_fck",
  2966. .prcm = {
  2967. .omap4 = {
  2968. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  2969. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  2970. .modulemode = MODULEMODE_SWCTRL,
  2971. },
  2972. },
  2973. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  2974. /*
  2975. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  2976. * id: i660
  2977. *
  2978. * Description:
  2979. * In the following configuration :
  2980. * - USBHOST module is set to smart-idle mode
  2981. * - PRCM asserts idle_req to the USBHOST module ( This typically
  2982. * happens when the system is going to a low power mode : all ports
  2983. * have been suspended, the master part of the USBHOST module has
  2984. * entered the standby state, and SW has cut the functional clocks)
  2985. * - an USBHOST interrupt occurs before the module is able to answer
  2986. * idle_ack, typically a remote wakeup IRQ.
  2987. * Then the USB HOST module will enter a deadlock situation where it
  2988. * is no more accessible nor functional.
  2989. *
  2990. * Workaround:
  2991. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  2992. */
  2993. /*
  2994. * Errata: USB host EHCI may stall when entering smart-standby mode
  2995. * Id: i571
  2996. *
  2997. * Description:
  2998. * When the USBHOST module is set to smart-standby mode, and when it is
  2999. * ready to enter the standby state (i.e. all ports are suspended and
  3000. * all attached devices are in suspend mode), then it can wrongly assert
  3001. * the Mstandby signal too early while there are still some residual OCP
  3002. * transactions ongoing. If this condition occurs, the internal state
  3003. * machine may go to an undefined state and the USB link may be stuck
  3004. * upon the next resume.
  3005. *
  3006. * Workaround:
  3007. * Don't use smart standby; use only force standby,
  3008. * hence HWMOD_SWSUP_MSTANDBY
  3009. */
  3010. /*
  3011. * During system boot; If the hwmod framework resets the module
  3012. * the module will have smart idle settings; which can lead to deadlock
  3013. * (above Errata Id:i660); so, dont reset the module during boot;
  3014. * Use HWMOD_INIT_NO_RESET.
  3015. */
  3016. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  3017. HWMOD_INIT_NO_RESET,
  3018. };
  3019. /*
  3020. * 'usb_otg_hs' class
  3021. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  3022. */
  3023. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  3024. .rev_offs = 0x0400,
  3025. .sysc_offs = 0x0404,
  3026. .syss_offs = 0x0408,
  3027. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  3028. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3029. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3030. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3031. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3032. MSTANDBY_SMART),
  3033. .sysc_fields = &omap_hwmod_sysc_type1,
  3034. };
  3035. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  3036. .name = "usb_otg_hs",
  3037. .sysc = &omap44xx_usb_otg_hs_sysc,
  3038. };
  3039. /* usb_otg_hs */
  3040. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  3041. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  3042. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  3043. { .irq = -1 }
  3044. };
  3045. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  3046. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  3047. };
  3048. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  3049. .name = "usb_otg_hs",
  3050. .class = &omap44xx_usb_otg_hs_hwmod_class,
  3051. .clkdm_name = "l3_init_clkdm",
  3052. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  3053. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  3054. .main_clk = "usb_otg_hs_ick",
  3055. .prcm = {
  3056. .omap4 = {
  3057. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  3058. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  3059. .modulemode = MODULEMODE_HWCTRL,
  3060. },
  3061. },
  3062. .opt_clks = usb_otg_hs_opt_clks,
  3063. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  3064. };
  3065. /*
  3066. * 'usb_tll_hs' class
  3067. * usb_tll_hs module is the adapter on the usb_host_hs ports
  3068. */
  3069. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  3070. .rev_offs = 0x0000,
  3071. .sysc_offs = 0x0010,
  3072. .syss_offs = 0x0014,
  3073. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  3074. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  3075. SYSC_HAS_AUTOIDLE),
  3076. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  3077. .sysc_fields = &omap_hwmod_sysc_type1,
  3078. };
  3079. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  3080. .name = "usb_tll_hs",
  3081. .sysc = &omap44xx_usb_tll_hs_sysc,
  3082. };
  3083. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  3084. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  3085. { .irq = -1 }
  3086. };
  3087. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  3088. .name = "usb_tll_hs",
  3089. .class = &omap44xx_usb_tll_hs_hwmod_class,
  3090. .clkdm_name = "l3_init_clkdm",
  3091. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  3092. .main_clk = "usb_tll_hs_ick",
  3093. .prcm = {
  3094. .omap4 = {
  3095. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  3096. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  3097. .modulemode = MODULEMODE_HWCTRL,
  3098. },
  3099. },
  3100. };
  3101. /*
  3102. * 'wd_timer' class
  3103. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  3104. * overflow condition
  3105. */
  3106. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  3107. .rev_offs = 0x0000,
  3108. .sysc_offs = 0x0010,
  3109. .syss_offs = 0x0014,
  3110. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  3111. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3112. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3113. SIDLE_SMART_WKUP),
  3114. .sysc_fields = &omap_hwmod_sysc_type1,
  3115. };
  3116. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  3117. .name = "wd_timer",
  3118. .sysc = &omap44xx_wd_timer_sysc,
  3119. .pre_shutdown = &omap2_wd_timer_disable,
  3120. .reset = &omap2_wd_timer_reset,
  3121. };
  3122. /* wd_timer2 */
  3123. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  3124. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  3125. { .irq = -1 }
  3126. };
  3127. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  3128. .name = "wd_timer2",
  3129. .class = &omap44xx_wd_timer_hwmod_class,
  3130. .clkdm_name = "l4_wkup_clkdm",
  3131. .mpu_irqs = omap44xx_wd_timer2_irqs,
  3132. .main_clk = "wd_timer2_fck",
  3133. .prcm = {
  3134. .omap4 = {
  3135. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  3136. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  3137. .modulemode = MODULEMODE_SWCTRL,
  3138. },
  3139. },
  3140. };
  3141. /* wd_timer3 */
  3142. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  3143. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  3144. { .irq = -1 }
  3145. };
  3146. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  3147. .name = "wd_timer3",
  3148. .class = &omap44xx_wd_timer_hwmod_class,
  3149. .clkdm_name = "abe_clkdm",
  3150. .mpu_irqs = omap44xx_wd_timer3_irqs,
  3151. .main_clk = "wd_timer3_fck",
  3152. .prcm = {
  3153. .omap4 = {
  3154. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  3155. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  3156. .modulemode = MODULEMODE_SWCTRL,
  3157. },
  3158. },
  3159. };
  3160. /*
  3161. * interfaces
  3162. */
  3163. static struct omap_hwmod_addr_space omap44xx_c2c_target_fw_addrs[] = {
  3164. {
  3165. .pa_start = 0x4a204000,
  3166. .pa_end = 0x4a2040ff,
  3167. .flags = ADDR_TYPE_RT
  3168. },
  3169. { }
  3170. };
  3171. /* c2c -> c2c_target_fw */
  3172. static struct omap_hwmod_ocp_if omap44xx_c2c__c2c_target_fw = {
  3173. .master = &omap44xx_c2c_hwmod,
  3174. .slave = &omap44xx_c2c_target_fw_hwmod,
  3175. .clk = "div_core_ck",
  3176. .addr = omap44xx_c2c_target_fw_addrs,
  3177. .user = OCP_USER_MPU,
  3178. };
  3179. /* l4_cfg -> c2c_target_fw */
  3180. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__c2c_target_fw = {
  3181. .master = &omap44xx_l4_cfg_hwmod,
  3182. .slave = &omap44xx_c2c_target_fw_hwmod,
  3183. .clk = "l4_div_ck",
  3184. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3185. };
  3186. /* l3_main_1 -> dmm */
  3187. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  3188. .master = &omap44xx_l3_main_1_hwmod,
  3189. .slave = &omap44xx_dmm_hwmod,
  3190. .clk = "l3_div_ck",
  3191. .user = OCP_USER_SDMA,
  3192. };
  3193. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  3194. {
  3195. .pa_start = 0x4e000000,
  3196. .pa_end = 0x4e0007ff,
  3197. .flags = ADDR_TYPE_RT
  3198. },
  3199. { }
  3200. };
  3201. /* mpu -> dmm */
  3202. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  3203. .master = &omap44xx_mpu_hwmod,
  3204. .slave = &omap44xx_dmm_hwmod,
  3205. .clk = "l3_div_ck",
  3206. .addr = omap44xx_dmm_addrs,
  3207. .user = OCP_USER_MPU,
  3208. };
  3209. /* c2c -> emif_fw */
  3210. static struct omap_hwmod_ocp_if omap44xx_c2c__emif_fw = {
  3211. .master = &omap44xx_c2c_hwmod,
  3212. .slave = &omap44xx_emif_fw_hwmod,
  3213. .clk = "div_core_ck",
  3214. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3215. };
  3216. /* dmm -> emif_fw */
  3217. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  3218. .master = &omap44xx_dmm_hwmod,
  3219. .slave = &omap44xx_emif_fw_hwmod,
  3220. .clk = "l3_div_ck",
  3221. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3222. };
  3223. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  3224. {
  3225. .pa_start = 0x4a20c000,
  3226. .pa_end = 0x4a20c0ff,
  3227. .flags = ADDR_TYPE_RT
  3228. },
  3229. { }
  3230. };
  3231. /* l4_cfg -> emif_fw */
  3232. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  3233. .master = &omap44xx_l4_cfg_hwmod,
  3234. .slave = &omap44xx_emif_fw_hwmod,
  3235. .clk = "l4_div_ck",
  3236. .addr = omap44xx_emif_fw_addrs,
  3237. .user = OCP_USER_MPU,
  3238. };
  3239. /* iva -> l3_instr */
  3240. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  3241. .master = &omap44xx_iva_hwmod,
  3242. .slave = &omap44xx_l3_instr_hwmod,
  3243. .clk = "l3_div_ck",
  3244. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3245. };
  3246. /* l3_main_3 -> l3_instr */
  3247. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  3248. .master = &omap44xx_l3_main_3_hwmod,
  3249. .slave = &omap44xx_l3_instr_hwmod,
  3250. .clk = "l3_div_ck",
  3251. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3252. };
  3253. /* ocp_wp_noc -> l3_instr */
  3254. static struct omap_hwmod_ocp_if omap44xx_ocp_wp_noc__l3_instr = {
  3255. .master = &omap44xx_ocp_wp_noc_hwmod,
  3256. .slave = &omap44xx_l3_instr_hwmod,
  3257. .clk = "l3_div_ck",
  3258. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3259. };
  3260. /* dsp -> l3_main_1 */
  3261. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  3262. .master = &omap44xx_dsp_hwmod,
  3263. .slave = &omap44xx_l3_main_1_hwmod,
  3264. .clk = "l3_div_ck",
  3265. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3266. };
  3267. /* dss -> l3_main_1 */
  3268. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  3269. .master = &omap44xx_dss_hwmod,
  3270. .slave = &omap44xx_l3_main_1_hwmod,
  3271. .clk = "l3_div_ck",
  3272. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3273. };
  3274. /* l3_main_2 -> l3_main_1 */
  3275. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  3276. .master = &omap44xx_l3_main_2_hwmod,
  3277. .slave = &omap44xx_l3_main_1_hwmod,
  3278. .clk = "l3_div_ck",
  3279. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3280. };
  3281. /* l4_cfg -> l3_main_1 */
  3282. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  3283. .master = &omap44xx_l4_cfg_hwmod,
  3284. .slave = &omap44xx_l3_main_1_hwmod,
  3285. .clk = "l4_div_ck",
  3286. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3287. };
  3288. /* mmc1 -> l3_main_1 */
  3289. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  3290. .master = &omap44xx_mmc1_hwmod,
  3291. .slave = &omap44xx_l3_main_1_hwmod,
  3292. .clk = "l3_div_ck",
  3293. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3294. };
  3295. /* mmc2 -> l3_main_1 */
  3296. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  3297. .master = &omap44xx_mmc2_hwmod,
  3298. .slave = &omap44xx_l3_main_1_hwmod,
  3299. .clk = "l3_div_ck",
  3300. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3301. };
  3302. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  3303. {
  3304. .pa_start = 0x44000000,
  3305. .pa_end = 0x44000fff,
  3306. .flags = ADDR_TYPE_RT
  3307. },
  3308. { }
  3309. };
  3310. /* mpu -> l3_main_1 */
  3311. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  3312. .master = &omap44xx_mpu_hwmod,
  3313. .slave = &omap44xx_l3_main_1_hwmod,
  3314. .clk = "l3_div_ck",
  3315. .addr = omap44xx_l3_main_1_addrs,
  3316. .user = OCP_USER_MPU,
  3317. };
  3318. /* c2c_target_fw -> l3_main_2 */
  3319. static struct omap_hwmod_ocp_if omap44xx_c2c_target_fw__l3_main_2 = {
  3320. .master = &omap44xx_c2c_target_fw_hwmod,
  3321. .slave = &omap44xx_l3_main_2_hwmod,
  3322. .clk = "l3_div_ck",
  3323. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3324. };
  3325. /* debugss -> l3_main_2 */
  3326. static struct omap_hwmod_ocp_if omap44xx_debugss__l3_main_2 = {
  3327. .master = &omap44xx_debugss_hwmod,
  3328. .slave = &omap44xx_l3_main_2_hwmod,
  3329. .clk = "dbgclk_mux_ck",
  3330. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3331. };
  3332. /* dma_system -> l3_main_2 */
  3333. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  3334. .master = &omap44xx_dma_system_hwmod,
  3335. .slave = &omap44xx_l3_main_2_hwmod,
  3336. .clk = "l3_div_ck",
  3337. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3338. };
  3339. /* fdif -> l3_main_2 */
  3340. static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
  3341. .master = &omap44xx_fdif_hwmod,
  3342. .slave = &omap44xx_l3_main_2_hwmod,
  3343. .clk = "l3_div_ck",
  3344. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3345. };
  3346. /* gpu -> l3_main_2 */
  3347. static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2 = {
  3348. .master = &omap44xx_gpu_hwmod,
  3349. .slave = &omap44xx_l3_main_2_hwmod,
  3350. .clk = "l3_div_ck",
  3351. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3352. };
  3353. /* hsi -> l3_main_2 */
  3354. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  3355. .master = &omap44xx_hsi_hwmod,
  3356. .slave = &omap44xx_l3_main_2_hwmod,
  3357. .clk = "l3_div_ck",
  3358. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3359. };
  3360. /* ipu -> l3_main_2 */
  3361. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  3362. .master = &omap44xx_ipu_hwmod,
  3363. .slave = &omap44xx_l3_main_2_hwmod,
  3364. .clk = "l3_div_ck",
  3365. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3366. };
  3367. /* iss -> l3_main_2 */
  3368. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  3369. .master = &omap44xx_iss_hwmod,
  3370. .slave = &omap44xx_l3_main_2_hwmod,
  3371. .clk = "l3_div_ck",
  3372. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3373. };
  3374. /* iva -> l3_main_2 */
  3375. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  3376. .master = &omap44xx_iva_hwmod,
  3377. .slave = &omap44xx_l3_main_2_hwmod,
  3378. .clk = "l3_div_ck",
  3379. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3380. };
  3381. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  3382. {
  3383. .pa_start = 0x44800000,
  3384. .pa_end = 0x44801fff,
  3385. .flags = ADDR_TYPE_RT
  3386. },
  3387. { }
  3388. };
  3389. /* l3_main_1 -> l3_main_2 */
  3390. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  3391. .master = &omap44xx_l3_main_1_hwmod,
  3392. .slave = &omap44xx_l3_main_2_hwmod,
  3393. .clk = "l3_div_ck",
  3394. .addr = omap44xx_l3_main_2_addrs,
  3395. .user = OCP_USER_MPU,
  3396. };
  3397. /* l4_cfg -> l3_main_2 */
  3398. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  3399. .master = &omap44xx_l4_cfg_hwmod,
  3400. .slave = &omap44xx_l3_main_2_hwmod,
  3401. .clk = "l4_div_ck",
  3402. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3403. };
  3404. /* usb_host_fs -> l3_main_2 */
  3405. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_usb_host_fs__l3_main_2 = {
  3406. .master = &omap44xx_usb_host_fs_hwmod,
  3407. .slave = &omap44xx_l3_main_2_hwmod,
  3408. .clk = "l3_div_ck",
  3409. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3410. };
  3411. /* usb_host_hs -> l3_main_2 */
  3412. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  3413. .master = &omap44xx_usb_host_hs_hwmod,
  3414. .slave = &omap44xx_l3_main_2_hwmod,
  3415. .clk = "l3_div_ck",
  3416. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3417. };
  3418. /* usb_otg_hs -> l3_main_2 */
  3419. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  3420. .master = &omap44xx_usb_otg_hs_hwmod,
  3421. .slave = &omap44xx_l3_main_2_hwmod,
  3422. .clk = "l3_div_ck",
  3423. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3424. };
  3425. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  3426. {
  3427. .pa_start = 0x45000000,
  3428. .pa_end = 0x45000fff,
  3429. .flags = ADDR_TYPE_RT
  3430. },
  3431. { }
  3432. };
  3433. /* l3_main_1 -> l3_main_3 */
  3434. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  3435. .master = &omap44xx_l3_main_1_hwmod,
  3436. .slave = &omap44xx_l3_main_3_hwmod,
  3437. .clk = "l3_div_ck",
  3438. .addr = omap44xx_l3_main_3_addrs,
  3439. .user = OCP_USER_MPU,
  3440. };
  3441. /* l3_main_2 -> l3_main_3 */
  3442. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  3443. .master = &omap44xx_l3_main_2_hwmod,
  3444. .slave = &omap44xx_l3_main_3_hwmod,
  3445. .clk = "l3_div_ck",
  3446. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3447. };
  3448. /* l4_cfg -> l3_main_3 */
  3449. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  3450. .master = &omap44xx_l4_cfg_hwmod,
  3451. .slave = &omap44xx_l3_main_3_hwmod,
  3452. .clk = "l4_div_ck",
  3453. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3454. };
  3455. /* aess -> l4_abe */
  3456. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_aess__l4_abe = {
  3457. .master = &omap44xx_aess_hwmod,
  3458. .slave = &omap44xx_l4_abe_hwmod,
  3459. .clk = "ocp_abe_iclk",
  3460. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3461. };
  3462. /* dsp -> l4_abe */
  3463. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  3464. .master = &omap44xx_dsp_hwmod,
  3465. .slave = &omap44xx_l4_abe_hwmod,
  3466. .clk = "ocp_abe_iclk",
  3467. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3468. };
  3469. /* l3_main_1 -> l4_abe */
  3470. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  3471. .master = &omap44xx_l3_main_1_hwmod,
  3472. .slave = &omap44xx_l4_abe_hwmod,
  3473. .clk = "l3_div_ck",
  3474. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3475. };
  3476. /* mpu -> l4_abe */
  3477. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  3478. .master = &omap44xx_mpu_hwmod,
  3479. .slave = &omap44xx_l4_abe_hwmod,
  3480. .clk = "ocp_abe_iclk",
  3481. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3482. };
  3483. /* l3_main_1 -> l4_cfg */
  3484. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  3485. .master = &omap44xx_l3_main_1_hwmod,
  3486. .slave = &omap44xx_l4_cfg_hwmod,
  3487. .clk = "l3_div_ck",
  3488. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3489. };
  3490. /* l3_main_2 -> l4_per */
  3491. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  3492. .master = &omap44xx_l3_main_2_hwmod,
  3493. .slave = &omap44xx_l4_per_hwmod,
  3494. .clk = "l3_div_ck",
  3495. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3496. };
  3497. /* l4_cfg -> l4_wkup */
  3498. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  3499. .master = &omap44xx_l4_cfg_hwmod,
  3500. .slave = &omap44xx_l4_wkup_hwmod,
  3501. .clk = "l4_div_ck",
  3502. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3503. };
  3504. /* mpu -> mpu_private */
  3505. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  3506. .master = &omap44xx_mpu_hwmod,
  3507. .slave = &omap44xx_mpu_private_hwmod,
  3508. .clk = "l3_div_ck",
  3509. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3510. };
  3511. static struct omap_hwmod_addr_space omap44xx_ocp_wp_noc_addrs[] = {
  3512. {
  3513. .pa_start = 0x4a102000,
  3514. .pa_end = 0x4a10207f,
  3515. .flags = ADDR_TYPE_RT
  3516. },
  3517. { }
  3518. };
  3519. /* l4_cfg -> ocp_wp_noc */
  3520. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp_wp_noc = {
  3521. .master = &omap44xx_l4_cfg_hwmod,
  3522. .slave = &omap44xx_ocp_wp_noc_hwmod,
  3523. .clk = "l4_div_ck",
  3524. .addr = omap44xx_ocp_wp_noc_addrs,
  3525. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3526. };
  3527. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  3528. {
  3529. .pa_start = 0x401f1000,
  3530. .pa_end = 0x401f13ff,
  3531. .flags = ADDR_TYPE_RT
  3532. },
  3533. { }
  3534. };
  3535. /* l4_abe -> aess */
  3536. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess = {
  3537. .master = &omap44xx_l4_abe_hwmod,
  3538. .slave = &omap44xx_aess_hwmod,
  3539. .clk = "ocp_abe_iclk",
  3540. .addr = omap44xx_aess_addrs,
  3541. .user = OCP_USER_MPU,
  3542. };
  3543. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  3544. {
  3545. .pa_start = 0x490f1000,
  3546. .pa_end = 0x490f13ff,
  3547. .flags = ADDR_TYPE_RT
  3548. },
  3549. { }
  3550. };
  3551. /* l4_abe -> aess (dma) */
  3552. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess_dma = {
  3553. .master = &omap44xx_l4_abe_hwmod,
  3554. .slave = &omap44xx_aess_hwmod,
  3555. .clk = "ocp_abe_iclk",
  3556. .addr = omap44xx_aess_dma_addrs,
  3557. .user = OCP_USER_SDMA,
  3558. };
  3559. /* l3_main_2 -> c2c */
  3560. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__c2c = {
  3561. .master = &omap44xx_l3_main_2_hwmod,
  3562. .slave = &omap44xx_c2c_hwmod,
  3563. .clk = "l3_div_ck",
  3564. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3565. };
  3566. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  3567. {
  3568. .pa_start = 0x4a304000,
  3569. .pa_end = 0x4a30401f,
  3570. .flags = ADDR_TYPE_RT
  3571. },
  3572. { }
  3573. };
  3574. /* l4_wkup -> counter_32k */
  3575. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  3576. .master = &omap44xx_l4_wkup_hwmod,
  3577. .slave = &omap44xx_counter_32k_hwmod,
  3578. .clk = "l4_wkup_clk_mux_ck",
  3579. .addr = omap44xx_counter_32k_addrs,
  3580. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3581. };
  3582. static struct omap_hwmod_addr_space omap44xx_ctrl_module_core_addrs[] = {
  3583. {
  3584. .pa_start = 0x4a002000,
  3585. .pa_end = 0x4a0027ff,
  3586. .flags = ADDR_TYPE_RT
  3587. },
  3588. { }
  3589. };
  3590. /* l4_cfg -> ctrl_module_core */
  3591. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_core = {
  3592. .master = &omap44xx_l4_cfg_hwmod,
  3593. .slave = &omap44xx_ctrl_module_core_hwmod,
  3594. .clk = "l4_div_ck",
  3595. .addr = omap44xx_ctrl_module_core_addrs,
  3596. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3597. };
  3598. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_core_addrs[] = {
  3599. {
  3600. .pa_start = 0x4a100000,
  3601. .pa_end = 0x4a1007ff,
  3602. .flags = ADDR_TYPE_RT
  3603. },
  3604. { }
  3605. };
  3606. /* l4_cfg -> ctrl_module_pad_core */
  3607. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_pad_core = {
  3608. .master = &omap44xx_l4_cfg_hwmod,
  3609. .slave = &omap44xx_ctrl_module_pad_core_hwmod,
  3610. .clk = "l4_div_ck",
  3611. .addr = omap44xx_ctrl_module_pad_core_addrs,
  3612. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3613. };
  3614. static struct omap_hwmod_addr_space omap44xx_ctrl_module_wkup_addrs[] = {
  3615. {
  3616. .pa_start = 0x4a30c000,
  3617. .pa_end = 0x4a30c7ff,
  3618. .flags = ADDR_TYPE_RT
  3619. },
  3620. { }
  3621. };
  3622. /* l4_wkup -> ctrl_module_wkup */
  3623. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_wkup = {
  3624. .master = &omap44xx_l4_wkup_hwmod,
  3625. .slave = &omap44xx_ctrl_module_wkup_hwmod,
  3626. .clk = "l4_wkup_clk_mux_ck",
  3627. .addr = omap44xx_ctrl_module_wkup_addrs,
  3628. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3629. };
  3630. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_wkup_addrs[] = {
  3631. {
  3632. .pa_start = 0x4a31e000,
  3633. .pa_end = 0x4a31e7ff,
  3634. .flags = ADDR_TYPE_RT
  3635. },
  3636. { }
  3637. };
  3638. /* l4_wkup -> ctrl_module_pad_wkup */
  3639. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_pad_wkup = {
  3640. .master = &omap44xx_l4_wkup_hwmod,
  3641. .slave = &omap44xx_ctrl_module_pad_wkup_hwmod,
  3642. .clk = "l4_wkup_clk_mux_ck",
  3643. .addr = omap44xx_ctrl_module_pad_wkup_addrs,
  3644. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3645. };
  3646. static struct omap_hwmod_addr_space omap44xx_debugss_addrs[] = {
  3647. {
  3648. .pa_start = 0x54160000,
  3649. .pa_end = 0x54167fff,
  3650. .flags = ADDR_TYPE_RT
  3651. },
  3652. { }
  3653. };
  3654. /* l3_instr -> debugss */
  3655. static struct omap_hwmod_ocp_if omap44xx_l3_instr__debugss = {
  3656. .master = &omap44xx_l3_instr_hwmod,
  3657. .slave = &omap44xx_debugss_hwmod,
  3658. .clk = "l3_div_ck",
  3659. .addr = omap44xx_debugss_addrs,
  3660. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3661. };
  3662. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  3663. {
  3664. .pa_start = 0x4a056000,
  3665. .pa_end = 0x4a056fff,
  3666. .flags = ADDR_TYPE_RT
  3667. },
  3668. { }
  3669. };
  3670. /* l4_cfg -> dma_system */
  3671. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  3672. .master = &omap44xx_l4_cfg_hwmod,
  3673. .slave = &omap44xx_dma_system_hwmod,
  3674. .clk = "l4_div_ck",
  3675. .addr = omap44xx_dma_system_addrs,
  3676. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3677. };
  3678. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  3679. {
  3680. .name = "mpu",
  3681. .pa_start = 0x4012e000,
  3682. .pa_end = 0x4012e07f,
  3683. .flags = ADDR_TYPE_RT
  3684. },
  3685. { }
  3686. };
  3687. /* l4_abe -> dmic */
  3688. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  3689. .master = &omap44xx_l4_abe_hwmod,
  3690. .slave = &omap44xx_dmic_hwmod,
  3691. .clk = "ocp_abe_iclk",
  3692. .addr = omap44xx_dmic_addrs,
  3693. .user = OCP_USER_MPU,
  3694. };
  3695. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  3696. {
  3697. .name = "dma",
  3698. .pa_start = 0x4902e000,
  3699. .pa_end = 0x4902e07f,
  3700. .flags = ADDR_TYPE_RT
  3701. },
  3702. { }
  3703. };
  3704. /* l4_abe -> dmic (dma) */
  3705. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  3706. .master = &omap44xx_l4_abe_hwmod,
  3707. .slave = &omap44xx_dmic_hwmod,
  3708. .clk = "ocp_abe_iclk",
  3709. .addr = omap44xx_dmic_dma_addrs,
  3710. .user = OCP_USER_SDMA,
  3711. };
  3712. /* dsp -> iva */
  3713. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  3714. .master = &omap44xx_dsp_hwmod,
  3715. .slave = &omap44xx_iva_hwmod,
  3716. .clk = "dpll_iva_m5x2_ck",
  3717. .user = OCP_USER_DSP,
  3718. };
  3719. /* dsp -> sl2if */
  3720. static struct omap_hwmod_ocp_if omap44xx_dsp__sl2if = {
  3721. .master = &omap44xx_dsp_hwmod,
  3722. .slave = &omap44xx_sl2if_hwmod,
  3723. .clk = "dpll_iva_m5x2_ck",
  3724. .user = OCP_USER_DSP,
  3725. };
  3726. /* l4_cfg -> dsp */
  3727. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  3728. .master = &omap44xx_l4_cfg_hwmod,
  3729. .slave = &omap44xx_dsp_hwmod,
  3730. .clk = "l4_div_ck",
  3731. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3732. };
  3733. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  3734. {
  3735. .pa_start = 0x58000000,
  3736. .pa_end = 0x5800007f,
  3737. .flags = ADDR_TYPE_RT
  3738. },
  3739. { }
  3740. };
  3741. /* l3_main_2 -> dss */
  3742. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  3743. .master = &omap44xx_l3_main_2_hwmod,
  3744. .slave = &omap44xx_dss_hwmod,
  3745. .clk = "dss_fck",
  3746. .addr = omap44xx_dss_dma_addrs,
  3747. .user = OCP_USER_SDMA,
  3748. };
  3749. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  3750. {
  3751. .pa_start = 0x48040000,
  3752. .pa_end = 0x4804007f,
  3753. .flags = ADDR_TYPE_RT
  3754. },
  3755. { }
  3756. };
  3757. /* l4_per -> dss */
  3758. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  3759. .master = &omap44xx_l4_per_hwmod,
  3760. .slave = &omap44xx_dss_hwmod,
  3761. .clk = "l4_div_ck",
  3762. .addr = omap44xx_dss_addrs,
  3763. .user = OCP_USER_MPU,
  3764. };
  3765. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  3766. {
  3767. .pa_start = 0x58001000,
  3768. .pa_end = 0x58001fff,
  3769. .flags = ADDR_TYPE_RT
  3770. },
  3771. { }
  3772. };
  3773. /* l3_main_2 -> dss_dispc */
  3774. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  3775. .master = &omap44xx_l3_main_2_hwmod,
  3776. .slave = &omap44xx_dss_dispc_hwmod,
  3777. .clk = "dss_fck",
  3778. .addr = omap44xx_dss_dispc_dma_addrs,
  3779. .user = OCP_USER_SDMA,
  3780. };
  3781. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  3782. {
  3783. .pa_start = 0x48041000,
  3784. .pa_end = 0x48041fff,
  3785. .flags = ADDR_TYPE_RT
  3786. },
  3787. { }
  3788. };
  3789. /* l4_per -> dss_dispc */
  3790. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  3791. .master = &omap44xx_l4_per_hwmod,
  3792. .slave = &omap44xx_dss_dispc_hwmod,
  3793. .clk = "l4_div_ck",
  3794. .addr = omap44xx_dss_dispc_addrs,
  3795. .user = OCP_USER_MPU,
  3796. };
  3797. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  3798. {
  3799. .pa_start = 0x58004000,
  3800. .pa_end = 0x580041ff,
  3801. .flags = ADDR_TYPE_RT
  3802. },
  3803. { }
  3804. };
  3805. /* l3_main_2 -> dss_dsi1 */
  3806. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  3807. .master = &omap44xx_l3_main_2_hwmod,
  3808. .slave = &omap44xx_dss_dsi1_hwmod,
  3809. .clk = "dss_fck",
  3810. .addr = omap44xx_dss_dsi1_dma_addrs,
  3811. .user = OCP_USER_SDMA,
  3812. };
  3813. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  3814. {
  3815. .pa_start = 0x48044000,
  3816. .pa_end = 0x480441ff,
  3817. .flags = ADDR_TYPE_RT
  3818. },
  3819. { }
  3820. };
  3821. /* l4_per -> dss_dsi1 */
  3822. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  3823. .master = &omap44xx_l4_per_hwmod,
  3824. .slave = &omap44xx_dss_dsi1_hwmod,
  3825. .clk = "l4_div_ck",
  3826. .addr = omap44xx_dss_dsi1_addrs,
  3827. .user = OCP_USER_MPU,
  3828. };
  3829. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  3830. {
  3831. .pa_start = 0x58005000,
  3832. .pa_end = 0x580051ff,
  3833. .flags = ADDR_TYPE_RT
  3834. },
  3835. { }
  3836. };
  3837. /* l3_main_2 -> dss_dsi2 */
  3838. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  3839. .master = &omap44xx_l3_main_2_hwmod,
  3840. .slave = &omap44xx_dss_dsi2_hwmod,
  3841. .clk = "dss_fck",
  3842. .addr = omap44xx_dss_dsi2_dma_addrs,
  3843. .user = OCP_USER_SDMA,
  3844. };
  3845. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  3846. {
  3847. .pa_start = 0x48045000,
  3848. .pa_end = 0x480451ff,
  3849. .flags = ADDR_TYPE_RT
  3850. },
  3851. { }
  3852. };
  3853. /* l4_per -> dss_dsi2 */
  3854. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  3855. .master = &omap44xx_l4_per_hwmod,
  3856. .slave = &omap44xx_dss_dsi2_hwmod,
  3857. .clk = "l4_div_ck",
  3858. .addr = omap44xx_dss_dsi2_addrs,
  3859. .user = OCP_USER_MPU,
  3860. };
  3861. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  3862. {
  3863. .pa_start = 0x58006000,
  3864. .pa_end = 0x58006fff,
  3865. .flags = ADDR_TYPE_RT
  3866. },
  3867. { }
  3868. };
  3869. /* l3_main_2 -> dss_hdmi */
  3870. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  3871. .master = &omap44xx_l3_main_2_hwmod,
  3872. .slave = &omap44xx_dss_hdmi_hwmod,
  3873. .clk = "dss_fck",
  3874. .addr = omap44xx_dss_hdmi_dma_addrs,
  3875. .user = OCP_USER_SDMA,
  3876. };
  3877. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  3878. {
  3879. .pa_start = 0x48046000,
  3880. .pa_end = 0x48046fff,
  3881. .flags = ADDR_TYPE_RT
  3882. },
  3883. { }
  3884. };
  3885. /* l4_per -> dss_hdmi */
  3886. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  3887. .master = &omap44xx_l4_per_hwmod,
  3888. .slave = &omap44xx_dss_hdmi_hwmod,
  3889. .clk = "l4_div_ck",
  3890. .addr = omap44xx_dss_hdmi_addrs,
  3891. .user = OCP_USER_MPU,
  3892. };
  3893. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  3894. {
  3895. .pa_start = 0x58002000,
  3896. .pa_end = 0x580020ff,
  3897. .flags = ADDR_TYPE_RT
  3898. },
  3899. { }
  3900. };
  3901. /* l3_main_2 -> dss_rfbi */
  3902. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  3903. .master = &omap44xx_l3_main_2_hwmod,
  3904. .slave = &omap44xx_dss_rfbi_hwmod,
  3905. .clk = "dss_fck",
  3906. .addr = omap44xx_dss_rfbi_dma_addrs,
  3907. .user = OCP_USER_SDMA,
  3908. };
  3909. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  3910. {
  3911. .pa_start = 0x48042000,
  3912. .pa_end = 0x480420ff,
  3913. .flags = ADDR_TYPE_RT
  3914. },
  3915. { }
  3916. };
  3917. /* l4_per -> dss_rfbi */
  3918. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  3919. .master = &omap44xx_l4_per_hwmod,
  3920. .slave = &omap44xx_dss_rfbi_hwmod,
  3921. .clk = "l4_div_ck",
  3922. .addr = omap44xx_dss_rfbi_addrs,
  3923. .user = OCP_USER_MPU,
  3924. };
  3925. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  3926. {
  3927. .pa_start = 0x58003000,
  3928. .pa_end = 0x580030ff,
  3929. .flags = ADDR_TYPE_RT
  3930. },
  3931. { }
  3932. };
  3933. /* l3_main_2 -> dss_venc */
  3934. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  3935. .master = &omap44xx_l3_main_2_hwmod,
  3936. .slave = &omap44xx_dss_venc_hwmod,
  3937. .clk = "dss_fck",
  3938. .addr = omap44xx_dss_venc_dma_addrs,
  3939. .user = OCP_USER_SDMA,
  3940. };
  3941. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  3942. {
  3943. .pa_start = 0x48043000,
  3944. .pa_end = 0x480430ff,
  3945. .flags = ADDR_TYPE_RT
  3946. },
  3947. { }
  3948. };
  3949. /* l4_per -> dss_venc */
  3950. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  3951. .master = &omap44xx_l4_per_hwmod,
  3952. .slave = &omap44xx_dss_venc_hwmod,
  3953. .clk = "l4_div_ck",
  3954. .addr = omap44xx_dss_venc_addrs,
  3955. .user = OCP_USER_MPU,
  3956. };
  3957. static struct omap_hwmod_addr_space omap44xx_elm_addrs[] = {
  3958. {
  3959. .pa_start = 0x48078000,
  3960. .pa_end = 0x48078fff,
  3961. .flags = ADDR_TYPE_RT
  3962. },
  3963. { }
  3964. };
  3965. /* l4_per -> elm */
  3966. static struct omap_hwmod_ocp_if omap44xx_l4_per__elm = {
  3967. .master = &omap44xx_l4_per_hwmod,
  3968. .slave = &omap44xx_elm_hwmod,
  3969. .clk = "l4_div_ck",
  3970. .addr = omap44xx_elm_addrs,
  3971. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3972. };
  3973. static struct omap_hwmod_addr_space omap44xx_emif1_addrs[] = {
  3974. {
  3975. .pa_start = 0x4c000000,
  3976. .pa_end = 0x4c0000ff,
  3977. .flags = ADDR_TYPE_RT
  3978. },
  3979. { }
  3980. };
  3981. /* emif_fw -> emif1 */
  3982. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif1 = {
  3983. .master = &omap44xx_emif_fw_hwmod,
  3984. .slave = &omap44xx_emif1_hwmod,
  3985. .clk = "l3_div_ck",
  3986. .addr = omap44xx_emif1_addrs,
  3987. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3988. };
  3989. static struct omap_hwmod_addr_space omap44xx_emif2_addrs[] = {
  3990. {
  3991. .pa_start = 0x4d000000,
  3992. .pa_end = 0x4d0000ff,
  3993. .flags = ADDR_TYPE_RT
  3994. },
  3995. { }
  3996. };
  3997. /* emif_fw -> emif2 */
  3998. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif2 = {
  3999. .master = &omap44xx_emif_fw_hwmod,
  4000. .slave = &omap44xx_emif2_hwmod,
  4001. .clk = "l3_div_ck",
  4002. .addr = omap44xx_emif2_addrs,
  4003. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4004. };
  4005. static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
  4006. {
  4007. .pa_start = 0x4a10a000,
  4008. .pa_end = 0x4a10a1ff,
  4009. .flags = ADDR_TYPE_RT
  4010. },
  4011. { }
  4012. };
  4013. /* l4_cfg -> fdif */
  4014. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
  4015. .master = &omap44xx_l4_cfg_hwmod,
  4016. .slave = &omap44xx_fdif_hwmod,
  4017. .clk = "l4_div_ck",
  4018. .addr = omap44xx_fdif_addrs,
  4019. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4020. };
  4021. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  4022. {
  4023. .pa_start = 0x4a310000,
  4024. .pa_end = 0x4a3101ff,
  4025. .flags = ADDR_TYPE_RT
  4026. },
  4027. { }
  4028. };
  4029. /* l4_wkup -> gpio1 */
  4030. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  4031. .master = &omap44xx_l4_wkup_hwmod,
  4032. .slave = &omap44xx_gpio1_hwmod,
  4033. .clk = "l4_wkup_clk_mux_ck",
  4034. .addr = omap44xx_gpio1_addrs,
  4035. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4036. };
  4037. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  4038. {
  4039. .pa_start = 0x48055000,
  4040. .pa_end = 0x480551ff,
  4041. .flags = ADDR_TYPE_RT
  4042. },
  4043. { }
  4044. };
  4045. /* l4_per -> gpio2 */
  4046. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  4047. .master = &omap44xx_l4_per_hwmod,
  4048. .slave = &omap44xx_gpio2_hwmod,
  4049. .clk = "l4_div_ck",
  4050. .addr = omap44xx_gpio2_addrs,
  4051. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4052. };
  4053. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  4054. {
  4055. .pa_start = 0x48057000,
  4056. .pa_end = 0x480571ff,
  4057. .flags = ADDR_TYPE_RT
  4058. },
  4059. { }
  4060. };
  4061. /* l4_per -> gpio3 */
  4062. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  4063. .master = &omap44xx_l4_per_hwmod,
  4064. .slave = &omap44xx_gpio3_hwmod,
  4065. .clk = "l4_div_ck",
  4066. .addr = omap44xx_gpio3_addrs,
  4067. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4068. };
  4069. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  4070. {
  4071. .pa_start = 0x48059000,
  4072. .pa_end = 0x480591ff,
  4073. .flags = ADDR_TYPE_RT
  4074. },
  4075. { }
  4076. };
  4077. /* l4_per -> gpio4 */
  4078. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  4079. .master = &omap44xx_l4_per_hwmod,
  4080. .slave = &omap44xx_gpio4_hwmod,
  4081. .clk = "l4_div_ck",
  4082. .addr = omap44xx_gpio4_addrs,
  4083. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4084. };
  4085. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  4086. {
  4087. .pa_start = 0x4805b000,
  4088. .pa_end = 0x4805b1ff,
  4089. .flags = ADDR_TYPE_RT
  4090. },
  4091. { }
  4092. };
  4093. /* l4_per -> gpio5 */
  4094. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  4095. .master = &omap44xx_l4_per_hwmod,
  4096. .slave = &omap44xx_gpio5_hwmod,
  4097. .clk = "l4_div_ck",
  4098. .addr = omap44xx_gpio5_addrs,
  4099. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4100. };
  4101. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  4102. {
  4103. .pa_start = 0x4805d000,
  4104. .pa_end = 0x4805d1ff,
  4105. .flags = ADDR_TYPE_RT
  4106. },
  4107. { }
  4108. };
  4109. /* l4_per -> gpio6 */
  4110. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  4111. .master = &omap44xx_l4_per_hwmod,
  4112. .slave = &omap44xx_gpio6_hwmod,
  4113. .clk = "l4_div_ck",
  4114. .addr = omap44xx_gpio6_addrs,
  4115. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4116. };
  4117. static struct omap_hwmod_addr_space omap44xx_gpmc_addrs[] = {
  4118. {
  4119. .pa_start = 0x50000000,
  4120. .pa_end = 0x500003ff,
  4121. .flags = ADDR_TYPE_RT
  4122. },
  4123. { }
  4124. };
  4125. /* l3_main_2 -> gpmc */
  4126. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {
  4127. .master = &omap44xx_l3_main_2_hwmod,
  4128. .slave = &omap44xx_gpmc_hwmod,
  4129. .clk = "l3_div_ck",
  4130. .addr = omap44xx_gpmc_addrs,
  4131. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4132. };
  4133. static struct omap_hwmod_addr_space omap44xx_gpu_addrs[] = {
  4134. {
  4135. .pa_start = 0x56000000,
  4136. .pa_end = 0x5600ffff,
  4137. .flags = ADDR_TYPE_RT
  4138. },
  4139. { }
  4140. };
  4141. /* l3_main_2 -> gpu */
  4142. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = {
  4143. .master = &omap44xx_l3_main_2_hwmod,
  4144. .slave = &omap44xx_gpu_hwmod,
  4145. .clk = "l3_div_ck",
  4146. .addr = omap44xx_gpu_addrs,
  4147. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4148. };
  4149. static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
  4150. {
  4151. .pa_start = 0x480b2000,
  4152. .pa_end = 0x480b201f,
  4153. .flags = ADDR_TYPE_RT
  4154. },
  4155. { }
  4156. };
  4157. /* l4_per -> hdq1w */
  4158. static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = {
  4159. .master = &omap44xx_l4_per_hwmod,
  4160. .slave = &omap44xx_hdq1w_hwmod,
  4161. .clk = "l4_div_ck",
  4162. .addr = omap44xx_hdq1w_addrs,
  4163. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4164. };
  4165. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  4166. {
  4167. .pa_start = 0x4a058000,
  4168. .pa_end = 0x4a05bfff,
  4169. .flags = ADDR_TYPE_RT
  4170. },
  4171. { }
  4172. };
  4173. /* l4_cfg -> hsi */
  4174. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  4175. .master = &omap44xx_l4_cfg_hwmod,
  4176. .slave = &omap44xx_hsi_hwmod,
  4177. .clk = "l4_div_ck",
  4178. .addr = omap44xx_hsi_addrs,
  4179. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4180. };
  4181. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  4182. {
  4183. .pa_start = 0x48070000,
  4184. .pa_end = 0x480700ff,
  4185. .flags = ADDR_TYPE_RT
  4186. },
  4187. { }
  4188. };
  4189. /* l4_per -> i2c1 */
  4190. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  4191. .master = &omap44xx_l4_per_hwmod,
  4192. .slave = &omap44xx_i2c1_hwmod,
  4193. .clk = "l4_div_ck",
  4194. .addr = omap44xx_i2c1_addrs,
  4195. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4196. };
  4197. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  4198. {
  4199. .pa_start = 0x48072000,
  4200. .pa_end = 0x480720ff,
  4201. .flags = ADDR_TYPE_RT
  4202. },
  4203. { }
  4204. };
  4205. /* l4_per -> i2c2 */
  4206. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  4207. .master = &omap44xx_l4_per_hwmod,
  4208. .slave = &omap44xx_i2c2_hwmod,
  4209. .clk = "l4_div_ck",
  4210. .addr = omap44xx_i2c2_addrs,
  4211. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4212. };
  4213. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  4214. {
  4215. .pa_start = 0x48060000,
  4216. .pa_end = 0x480600ff,
  4217. .flags = ADDR_TYPE_RT
  4218. },
  4219. { }
  4220. };
  4221. /* l4_per -> i2c3 */
  4222. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  4223. .master = &omap44xx_l4_per_hwmod,
  4224. .slave = &omap44xx_i2c3_hwmod,
  4225. .clk = "l4_div_ck",
  4226. .addr = omap44xx_i2c3_addrs,
  4227. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4228. };
  4229. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  4230. {
  4231. .pa_start = 0x48350000,
  4232. .pa_end = 0x483500ff,
  4233. .flags = ADDR_TYPE_RT
  4234. },
  4235. { }
  4236. };
  4237. /* l4_per -> i2c4 */
  4238. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  4239. .master = &omap44xx_l4_per_hwmod,
  4240. .slave = &omap44xx_i2c4_hwmod,
  4241. .clk = "l4_div_ck",
  4242. .addr = omap44xx_i2c4_addrs,
  4243. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4244. };
  4245. /* l3_main_2 -> ipu */
  4246. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  4247. .master = &omap44xx_l3_main_2_hwmod,
  4248. .slave = &omap44xx_ipu_hwmod,
  4249. .clk = "l3_div_ck",
  4250. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4251. };
  4252. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  4253. {
  4254. .pa_start = 0x52000000,
  4255. .pa_end = 0x520000ff,
  4256. .flags = ADDR_TYPE_RT
  4257. },
  4258. { }
  4259. };
  4260. /* l3_main_2 -> iss */
  4261. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  4262. .master = &omap44xx_l3_main_2_hwmod,
  4263. .slave = &omap44xx_iss_hwmod,
  4264. .clk = "l3_div_ck",
  4265. .addr = omap44xx_iss_addrs,
  4266. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4267. };
  4268. /* iva -> sl2if */
  4269. static struct omap_hwmod_ocp_if omap44xx_iva__sl2if = {
  4270. .master = &omap44xx_iva_hwmod,
  4271. .slave = &omap44xx_sl2if_hwmod,
  4272. .clk = "dpll_iva_m5x2_ck",
  4273. .user = OCP_USER_IVA,
  4274. };
  4275. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  4276. {
  4277. .pa_start = 0x5a000000,
  4278. .pa_end = 0x5a07ffff,
  4279. .flags = ADDR_TYPE_RT
  4280. },
  4281. { }
  4282. };
  4283. /* l3_main_2 -> iva */
  4284. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  4285. .master = &omap44xx_l3_main_2_hwmod,
  4286. .slave = &omap44xx_iva_hwmod,
  4287. .clk = "l3_div_ck",
  4288. .addr = omap44xx_iva_addrs,
  4289. .user = OCP_USER_MPU,
  4290. };
  4291. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  4292. {
  4293. .pa_start = 0x4a31c000,
  4294. .pa_end = 0x4a31c07f,
  4295. .flags = ADDR_TYPE_RT
  4296. },
  4297. { }
  4298. };
  4299. /* l4_wkup -> kbd */
  4300. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  4301. .master = &omap44xx_l4_wkup_hwmod,
  4302. .slave = &omap44xx_kbd_hwmod,
  4303. .clk = "l4_wkup_clk_mux_ck",
  4304. .addr = omap44xx_kbd_addrs,
  4305. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4306. };
  4307. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  4308. {
  4309. .pa_start = 0x4a0f4000,
  4310. .pa_end = 0x4a0f41ff,
  4311. .flags = ADDR_TYPE_RT
  4312. },
  4313. { }
  4314. };
  4315. /* l4_cfg -> mailbox */
  4316. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  4317. .master = &omap44xx_l4_cfg_hwmod,
  4318. .slave = &omap44xx_mailbox_hwmod,
  4319. .clk = "l4_div_ck",
  4320. .addr = omap44xx_mailbox_addrs,
  4321. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4322. };
  4323. static struct omap_hwmod_addr_space omap44xx_mcasp_addrs[] = {
  4324. {
  4325. .pa_start = 0x40128000,
  4326. .pa_end = 0x401283ff,
  4327. .flags = ADDR_TYPE_RT
  4328. },
  4329. { }
  4330. };
  4331. /* l4_abe -> mcasp */
  4332. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp = {
  4333. .master = &omap44xx_l4_abe_hwmod,
  4334. .slave = &omap44xx_mcasp_hwmod,
  4335. .clk = "ocp_abe_iclk",
  4336. .addr = omap44xx_mcasp_addrs,
  4337. .user = OCP_USER_MPU,
  4338. };
  4339. static struct omap_hwmod_addr_space omap44xx_mcasp_dma_addrs[] = {
  4340. {
  4341. .pa_start = 0x49028000,
  4342. .pa_end = 0x490283ff,
  4343. .flags = ADDR_TYPE_RT
  4344. },
  4345. { }
  4346. };
  4347. /* l4_abe -> mcasp (dma) */
  4348. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp_dma = {
  4349. .master = &omap44xx_l4_abe_hwmod,
  4350. .slave = &omap44xx_mcasp_hwmod,
  4351. .clk = "ocp_abe_iclk",
  4352. .addr = omap44xx_mcasp_dma_addrs,
  4353. .user = OCP_USER_SDMA,
  4354. };
  4355. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  4356. {
  4357. .name = "mpu",
  4358. .pa_start = 0x40122000,
  4359. .pa_end = 0x401220ff,
  4360. .flags = ADDR_TYPE_RT
  4361. },
  4362. { }
  4363. };
  4364. /* l4_abe -> mcbsp1 */
  4365. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  4366. .master = &omap44xx_l4_abe_hwmod,
  4367. .slave = &omap44xx_mcbsp1_hwmod,
  4368. .clk = "ocp_abe_iclk",
  4369. .addr = omap44xx_mcbsp1_addrs,
  4370. .user = OCP_USER_MPU,
  4371. };
  4372. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  4373. {
  4374. .name = "dma",
  4375. .pa_start = 0x49022000,
  4376. .pa_end = 0x490220ff,
  4377. .flags = ADDR_TYPE_RT
  4378. },
  4379. { }
  4380. };
  4381. /* l4_abe -> mcbsp1 (dma) */
  4382. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  4383. .master = &omap44xx_l4_abe_hwmod,
  4384. .slave = &omap44xx_mcbsp1_hwmod,
  4385. .clk = "ocp_abe_iclk",
  4386. .addr = omap44xx_mcbsp1_dma_addrs,
  4387. .user = OCP_USER_SDMA,
  4388. };
  4389. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  4390. {
  4391. .name = "mpu",
  4392. .pa_start = 0x40124000,
  4393. .pa_end = 0x401240ff,
  4394. .flags = ADDR_TYPE_RT
  4395. },
  4396. { }
  4397. };
  4398. /* l4_abe -> mcbsp2 */
  4399. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  4400. .master = &omap44xx_l4_abe_hwmod,
  4401. .slave = &omap44xx_mcbsp2_hwmod,
  4402. .clk = "ocp_abe_iclk",
  4403. .addr = omap44xx_mcbsp2_addrs,
  4404. .user = OCP_USER_MPU,
  4405. };
  4406. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  4407. {
  4408. .name = "dma",
  4409. .pa_start = 0x49024000,
  4410. .pa_end = 0x490240ff,
  4411. .flags = ADDR_TYPE_RT
  4412. },
  4413. { }
  4414. };
  4415. /* l4_abe -> mcbsp2 (dma) */
  4416. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  4417. .master = &omap44xx_l4_abe_hwmod,
  4418. .slave = &omap44xx_mcbsp2_hwmod,
  4419. .clk = "ocp_abe_iclk",
  4420. .addr = omap44xx_mcbsp2_dma_addrs,
  4421. .user = OCP_USER_SDMA,
  4422. };
  4423. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  4424. {
  4425. .name = "mpu",
  4426. .pa_start = 0x40126000,
  4427. .pa_end = 0x401260ff,
  4428. .flags = ADDR_TYPE_RT
  4429. },
  4430. { }
  4431. };
  4432. /* l4_abe -> mcbsp3 */
  4433. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  4434. .master = &omap44xx_l4_abe_hwmod,
  4435. .slave = &omap44xx_mcbsp3_hwmod,
  4436. .clk = "ocp_abe_iclk",
  4437. .addr = omap44xx_mcbsp3_addrs,
  4438. .user = OCP_USER_MPU,
  4439. };
  4440. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  4441. {
  4442. .name = "dma",
  4443. .pa_start = 0x49026000,
  4444. .pa_end = 0x490260ff,
  4445. .flags = ADDR_TYPE_RT
  4446. },
  4447. { }
  4448. };
  4449. /* l4_abe -> mcbsp3 (dma) */
  4450. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  4451. .master = &omap44xx_l4_abe_hwmod,
  4452. .slave = &omap44xx_mcbsp3_hwmod,
  4453. .clk = "ocp_abe_iclk",
  4454. .addr = omap44xx_mcbsp3_dma_addrs,
  4455. .user = OCP_USER_SDMA,
  4456. };
  4457. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  4458. {
  4459. .pa_start = 0x48096000,
  4460. .pa_end = 0x480960ff,
  4461. .flags = ADDR_TYPE_RT
  4462. },
  4463. { }
  4464. };
  4465. /* l4_per -> mcbsp4 */
  4466. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  4467. .master = &omap44xx_l4_per_hwmod,
  4468. .slave = &omap44xx_mcbsp4_hwmod,
  4469. .clk = "l4_div_ck",
  4470. .addr = omap44xx_mcbsp4_addrs,
  4471. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4472. };
  4473. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  4474. {
  4475. .pa_start = 0x40132000,
  4476. .pa_end = 0x4013207f,
  4477. .flags = ADDR_TYPE_RT
  4478. },
  4479. { }
  4480. };
  4481. /* l4_abe -> mcpdm */
  4482. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  4483. .master = &omap44xx_l4_abe_hwmod,
  4484. .slave = &omap44xx_mcpdm_hwmod,
  4485. .clk = "ocp_abe_iclk",
  4486. .addr = omap44xx_mcpdm_addrs,
  4487. .user = OCP_USER_MPU,
  4488. };
  4489. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  4490. {
  4491. .pa_start = 0x49032000,
  4492. .pa_end = 0x4903207f,
  4493. .flags = ADDR_TYPE_RT
  4494. },
  4495. { }
  4496. };
  4497. /* l4_abe -> mcpdm (dma) */
  4498. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  4499. .master = &omap44xx_l4_abe_hwmod,
  4500. .slave = &omap44xx_mcpdm_hwmod,
  4501. .clk = "ocp_abe_iclk",
  4502. .addr = omap44xx_mcpdm_dma_addrs,
  4503. .user = OCP_USER_SDMA,
  4504. };
  4505. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  4506. {
  4507. .pa_start = 0x48098000,
  4508. .pa_end = 0x480981ff,
  4509. .flags = ADDR_TYPE_RT
  4510. },
  4511. { }
  4512. };
  4513. /* l4_per -> mcspi1 */
  4514. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  4515. .master = &omap44xx_l4_per_hwmod,
  4516. .slave = &omap44xx_mcspi1_hwmod,
  4517. .clk = "l4_div_ck",
  4518. .addr = omap44xx_mcspi1_addrs,
  4519. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4520. };
  4521. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  4522. {
  4523. .pa_start = 0x4809a000,
  4524. .pa_end = 0x4809a1ff,
  4525. .flags = ADDR_TYPE_RT
  4526. },
  4527. { }
  4528. };
  4529. /* l4_per -> mcspi2 */
  4530. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  4531. .master = &omap44xx_l4_per_hwmod,
  4532. .slave = &omap44xx_mcspi2_hwmod,
  4533. .clk = "l4_div_ck",
  4534. .addr = omap44xx_mcspi2_addrs,
  4535. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4536. };
  4537. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  4538. {
  4539. .pa_start = 0x480b8000,
  4540. .pa_end = 0x480b81ff,
  4541. .flags = ADDR_TYPE_RT
  4542. },
  4543. { }
  4544. };
  4545. /* l4_per -> mcspi3 */
  4546. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  4547. .master = &omap44xx_l4_per_hwmod,
  4548. .slave = &omap44xx_mcspi3_hwmod,
  4549. .clk = "l4_div_ck",
  4550. .addr = omap44xx_mcspi3_addrs,
  4551. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4552. };
  4553. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  4554. {
  4555. .pa_start = 0x480ba000,
  4556. .pa_end = 0x480ba1ff,
  4557. .flags = ADDR_TYPE_RT
  4558. },
  4559. { }
  4560. };
  4561. /* l4_per -> mcspi4 */
  4562. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  4563. .master = &omap44xx_l4_per_hwmod,
  4564. .slave = &omap44xx_mcspi4_hwmod,
  4565. .clk = "l4_div_ck",
  4566. .addr = omap44xx_mcspi4_addrs,
  4567. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4568. };
  4569. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  4570. {
  4571. .pa_start = 0x4809c000,
  4572. .pa_end = 0x4809c3ff,
  4573. .flags = ADDR_TYPE_RT
  4574. },
  4575. { }
  4576. };
  4577. /* l4_per -> mmc1 */
  4578. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  4579. .master = &omap44xx_l4_per_hwmod,
  4580. .slave = &omap44xx_mmc1_hwmod,
  4581. .clk = "l4_div_ck",
  4582. .addr = omap44xx_mmc1_addrs,
  4583. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4584. };
  4585. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  4586. {
  4587. .pa_start = 0x480b4000,
  4588. .pa_end = 0x480b43ff,
  4589. .flags = ADDR_TYPE_RT
  4590. },
  4591. { }
  4592. };
  4593. /* l4_per -> mmc2 */
  4594. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  4595. .master = &omap44xx_l4_per_hwmod,
  4596. .slave = &omap44xx_mmc2_hwmod,
  4597. .clk = "l4_div_ck",
  4598. .addr = omap44xx_mmc2_addrs,
  4599. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4600. };
  4601. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  4602. {
  4603. .pa_start = 0x480ad000,
  4604. .pa_end = 0x480ad3ff,
  4605. .flags = ADDR_TYPE_RT
  4606. },
  4607. { }
  4608. };
  4609. /* l4_per -> mmc3 */
  4610. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  4611. .master = &omap44xx_l4_per_hwmod,
  4612. .slave = &omap44xx_mmc3_hwmod,
  4613. .clk = "l4_div_ck",
  4614. .addr = omap44xx_mmc3_addrs,
  4615. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4616. };
  4617. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  4618. {
  4619. .pa_start = 0x480d1000,
  4620. .pa_end = 0x480d13ff,
  4621. .flags = ADDR_TYPE_RT
  4622. },
  4623. { }
  4624. };
  4625. /* l4_per -> mmc4 */
  4626. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  4627. .master = &omap44xx_l4_per_hwmod,
  4628. .slave = &omap44xx_mmc4_hwmod,
  4629. .clk = "l4_div_ck",
  4630. .addr = omap44xx_mmc4_addrs,
  4631. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4632. };
  4633. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  4634. {
  4635. .pa_start = 0x480d5000,
  4636. .pa_end = 0x480d53ff,
  4637. .flags = ADDR_TYPE_RT
  4638. },
  4639. { }
  4640. };
  4641. /* l4_per -> mmc5 */
  4642. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  4643. .master = &omap44xx_l4_per_hwmod,
  4644. .slave = &omap44xx_mmc5_hwmod,
  4645. .clk = "l4_div_ck",
  4646. .addr = omap44xx_mmc5_addrs,
  4647. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4648. };
  4649. /* l3_main_2 -> ocmc_ram */
  4650. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ocmc_ram = {
  4651. .master = &omap44xx_l3_main_2_hwmod,
  4652. .slave = &omap44xx_ocmc_ram_hwmod,
  4653. .clk = "l3_div_ck",
  4654. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4655. };
  4656. /* l4_cfg -> ocp2scp_usb_phy */
  4657. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp2scp_usb_phy = {
  4658. .master = &omap44xx_l4_cfg_hwmod,
  4659. .slave = &omap44xx_ocp2scp_usb_phy_hwmod,
  4660. .clk = "l4_div_ck",
  4661. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4662. };
  4663. static struct omap_hwmod_addr_space omap44xx_prcm_mpu_addrs[] = {
  4664. {
  4665. .pa_start = 0x48243000,
  4666. .pa_end = 0x48243fff,
  4667. .flags = ADDR_TYPE_RT
  4668. },
  4669. { }
  4670. };
  4671. /* mpu_private -> prcm_mpu */
  4672. static struct omap_hwmod_ocp_if omap44xx_mpu_private__prcm_mpu = {
  4673. .master = &omap44xx_mpu_private_hwmod,
  4674. .slave = &omap44xx_prcm_mpu_hwmod,
  4675. .clk = "l3_div_ck",
  4676. .addr = omap44xx_prcm_mpu_addrs,
  4677. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4678. };
  4679. static struct omap_hwmod_addr_space omap44xx_cm_core_aon_addrs[] = {
  4680. {
  4681. .pa_start = 0x4a004000,
  4682. .pa_end = 0x4a004fff,
  4683. .flags = ADDR_TYPE_RT
  4684. },
  4685. { }
  4686. };
  4687. /* l4_wkup -> cm_core_aon */
  4688. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__cm_core_aon = {
  4689. .master = &omap44xx_l4_wkup_hwmod,
  4690. .slave = &omap44xx_cm_core_aon_hwmod,
  4691. .clk = "l4_wkup_clk_mux_ck",
  4692. .addr = omap44xx_cm_core_aon_addrs,
  4693. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4694. };
  4695. static struct omap_hwmod_addr_space omap44xx_cm_core_addrs[] = {
  4696. {
  4697. .pa_start = 0x4a008000,
  4698. .pa_end = 0x4a009fff,
  4699. .flags = ADDR_TYPE_RT
  4700. },
  4701. { }
  4702. };
  4703. /* l4_cfg -> cm_core */
  4704. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__cm_core = {
  4705. .master = &omap44xx_l4_cfg_hwmod,
  4706. .slave = &omap44xx_cm_core_hwmod,
  4707. .clk = "l4_div_ck",
  4708. .addr = omap44xx_cm_core_addrs,
  4709. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4710. };
  4711. static struct omap_hwmod_addr_space omap44xx_prm_addrs[] = {
  4712. {
  4713. .pa_start = 0x4a306000,
  4714. .pa_end = 0x4a307fff,
  4715. .flags = ADDR_TYPE_RT
  4716. },
  4717. { }
  4718. };
  4719. /* l4_wkup -> prm */
  4720. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__prm = {
  4721. .master = &omap44xx_l4_wkup_hwmod,
  4722. .slave = &omap44xx_prm_hwmod,
  4723. .clk = "l4_wkup_clk_mux_ck",
  4724. .addr = omap44xx_prm_addrs,
  4725. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4726. };
  4727. static struct omap_hwmod_addr_space omap44xx_scrm_addrs[] = {
  4728. {
  4729. .pa_start = 0x4a30a000,
  4730. .pa_end = 0x4a30a7ff,
  4731. .flags = ADDR_TYPE_RT
  4732. },
  4733. { }
  4734. };
  4735. /* l4_wkup -> scrm */
  4736. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__scrm = {
  4737. .master = &omap44xx_l4_wkup_hwmod,
  4738. .slave = &omap44xx_scrm_hwmod,
  4739. .clk = "l4_wkup_clk_mux_ck",
  4740. .addr = omap44xx_scrm_addrs,
  4741. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4742. };
  4743. /* l3_main_2 -> sl2if */
  4744. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__sl2if = {
  4745. .master = &omap44xx_l3_main_2_hwmod,
  4746. .slave = &omap44xx_sl2if_hwmod,
  4747. .clk = "l3_div_ck",
  4748. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4749. };
  4750. static struct omap_hwmod_addr_space omap44xx_slimbus1_addrs[] = {
  4751. {
  4752. .pa_start = 0x4012c000,
  4753. .pa_end = 0x4012c3ff,
  4754. .flags = ADDR_TYPE_RT
  4755. },
  4756. { }
  4757. };
  4758. /* l4_abe -> slimbus1 */
  4759. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1 = {
  4760. .master = &omap44xx_l4_abe_hwmod,
  4761. .slave = &omap44xx_slimbus1_hwmod,
  4762. .clk = "ocp_abe_iclk",
  4763. .addr = omap44xx_slimbus1_addrs,
  4764. .user = OCP_USER_MPU,
  4765. };
  4766. static struct omap_hwmod_addr_space omap44xx_slimbus1_dma_addrs[] = {
  4767. {
  4768. .pa_start = 0x4902c000,
  4769. .pa_end = 0x4902c3ff,
  4770. .flags = ADDR_TYPE_RT
  4771. },
  4772. { }
  4773. };
  4774. /* l4_abe -> slimbus1 (dma) */
  4775. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1_dma = {
  4776. .master = &omap44xx_l4_abe_hwmod,
  4777. .slave = &omap44xx_slimbus1_hwmod,
  4778. .clk = "ocp_abe_iclk",
  4779. .addr = omap44xx_slimbus1_dma_addrs,
  4780. .user = OCP_USER_SDMA,
  4781. };
  4782. static struct omap_hwmod_addr_space omap44xx_slimbus2_addrs[] = {
  4783. {
  4784. .pa_start = 0x48076000,
  4785. .pa_end = 0x480763ff,
  4786. .flags = ADDR_TYPE_RT
  4787. },
  4788. { }
  4789. };
  4790. /* l4_per -> slimbus2 */
  4791. static struct omap_hwmod_ocp_if omap44xx_l4_per__slimbus2 = {
  4792. .master = &omap44xx_l4_per_hwmod,
  4793. .slave = &omap44xx_slimbus2_hwmod,
  4794. .clk = "l4_div_ck",
  4795. .addr = omap44xx_slimbus2_addrs,
  4796. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4797. };
  4798. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  4799. {
  4800. .pa_start = 0x4a0dd000,
  4801. .pa_end = 0x4a0dd03f,
  4802. .flags = ADDR_TYPE_RT
  4803. },
  4804. { }
  4805. };
  4806. /* l4_cfg -> smartreflex_core */
  4807. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  4808. .master = &omap44xx_l4_cfg_hwmod,
  4809. .slave = &omap44xx_smartreflex_core_hwmod,
  4810. .clk = "l4_div_ck",
  4811. .addr = omap44xx_smartreflex_core_addrs,
  4812. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4813. };
  4814. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  4815. {
  4816. .pa_start = 0x4a0db000,
  4817. .pa_end = 0x4a0db03f,
  4818. .flags = ADDR_TYPE_RT
  4819. },
  4820. { }
  4821. };
  4822. /* l4_cfg -> smartreflex_iva */
  4823. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  4824. .master = &omap44xx_l4_cfg_hwmod,
  4825. .slave = &omap44xx_smartreflex_iva_hwmod,
  4826. .clk = "l4_div_ck",
  4827. .addr = omap44xx_smartreflex_iva_addrs,
  4828. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4829. };
  4830. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  4831. {
  4832. .pa_start = 0x4a0d9000,
  4833. .pa_end = 0x4a0d903f,
  4834. .flags = ADDR_TYPE_RT
  4835. },
  4836. { }
  4837. };
  4838. /* l4_cfg -> smartreflex_mpu */
  4839. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  4840. .master = &omap44xx_l4_cfg_hwmod,
  4841. .slave = &omap44xx_smartreflex_mpu_hwmod,
  4842. .clk = "l4_div_ck",
  4843. .addr = omap44xx_smartreflex_mpu_addrs,
  4844. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4845. };
  4846. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  4847. {
  4848. .pa_start = 0x4a0f6000,
  4849. .pa_end = 0x4a0f6fff,
  4850. .flags = ADDR_TYPE_RT
  4851. },
  4852. { }
  4853. };
  4854. /* l4_cfg -> spinlock */
  4855. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  4856. .master = &omap44xx_l4_cfg_hwmod,
  4857. .slave = &omap44xx_spinlock_hwmod,
  4858. .clk = "l4_div_ck",
  4859. .addr = omap44xx_spinlock_addrs,
  4860. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4861. };
  4862. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  4863. {
  4864. .pa_start = 0x4a318000,
  4865. .pa_end = 0x4a31807f,
  4866. .flags = ADDR_TYPE_RT
  4867. },
  4868. { }
  4869. };
  4870. /* l4_wkup -> timer1 */
  4871. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  4872. .master = &omap44xx_l4_wkup_hwmod,
  4873. .slave = &omap44xx_timer1_hwmod,
  4874. .clk = "l4_wkup_clk_mux_ck",
  4875. .addr = omap44xx_timer1_addrs,
  4876. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4877. };
  4878. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  4879. {
  4880. .pa_start = 0x48032000,
  4881. .pa_end = 0x4803207f,
  4882. .flags = ADDR_TYPE_RT
  4883. },
  4884. { }
  4885. };
  4886. /* l4_per -> timer2 */
  4887. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  4888. .master = &omap44xx_l4_per_hwmod,
  4889. .slave = &omap44xx_timer2_hwmod,
  4890. .clk = "l4_div_ck",
  4891. .addr = omap44xx_timer2_addrs,
  4892. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4893. };
  4894. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  4895. {
  4896. .pa_start = 0x48034000,
  4897. .pa_end = 0x4803407f,
  4898. .flags = ADDR_TYPE_RT
  4899. },
  4900. { }
  4901. };
  4902. /* l4_per -> timer3 */
  4903. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  4904. .master = &omap44xx_l4_per_hwmod,
  4905. .slave = &omap44xx_timer3_hwmod,
  4906. .clk = "l4_div_ck",
  4907. .addr = omap44xx_timer3_addrs,
  4908. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4909. };
  4910. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  4911. {
  4912. .pa_start = 0x48036000,
  4913. .pa_end = 0x4803607f,
  4914. .flags = ADDR_TYPE_RT
  4915. },
  4916. { }
  4917. };
  4918. /* l4_per -> timer4 */
  4919. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  4920. .master = &omap44xx_l4_per_hwmod,
  4921. .slave = &omap44xx_timer4_hwmod,
  4922. .clk = "l4_div_ck",
  4923. .addr = omap44xx_timer4_addrs,
  4924. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4925. };
  4926. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  4927. {
  4928. .pa_start = 0x40138000,
  4929. .pa_end = 0x4013807f,
  4930. .flags = ADDR_TYPE_RT
  4931. },
  4932. { }
  4933. };
  4934. /* l4_abe -> timer5 */
  4935. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  4936. .master = &omap44xx_l4_abe_hwmod,
  4937. .slave = &omap44xx_timer5_hwmod,
  4938. .clk = "ocp_abe_iclk",
  4939. .addr = omap44xx_timer5_addrs,
  4940. .user = OCP_USER_MPU,
  4941. };
  4942. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  4943. {
  4944. .pa_start = 0x49038000,
  4945. .pa_end = 0x4903807f,
  4946. .flags = ADDR_TYPE_RT
  4947. },
  4948. { }
  4949. };
  4950. /* l4_abe -> timer5 (dma) */
  4951. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  4952. .master = &omap44xx_l4_abe_hwmod,
  4953. .slave = &omap44xx_timer5_hwmod,
  4954. .clk = "ocp_abe_iclk",
  4955. .addr = omap44xx_timer5_dma_addrs,
  4956. .user = OCP_USER_SDMA,
  4957. };
  4958. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  4959. {
  4960. .pa_start = 0x4013a000,
  4961. .pa_end = 0x4013a07f,
  4962. .flags = ADDR_TYPE_RT
  4963. },
  4964. { }
  4965. };
  4966. /* l4_abe -> timer6 */
  4967. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  4968. .master = &omap44xx_l4_abe_hwmod,
  4969. .slave = &omap44xx_timer6_hwmod,
  4970. .clk = "ocp_abe_iclk",
  4971. .addr = omap44xx_timer6_addrs,
  4972. .user = OCP_USER_MPU,
  4973. };
  4974. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  4975. {
  4976. .pa_start = 0x4903a000,
  4977. .pa_end = 0x4903a07f,
  4978. .flags = ADDR_TYPE_RT
  4979. },
  4980. { }
  4981. };
  4982. /* l4_abe -> timer6 (dma) */
  4983. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  4984. .master = &omap44xx_l4_abe_hwmod,
  4985. .slave = &omap44xx_timer6_hwmod,
  4986. .clk = "ocp_abe_iclk",
  4987. .addr = omap44xx_timer6_dma_addrs,
  4988. .user = OCP_USER_SDMA,
  4989. };
  4990. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  4991. {
  4992. .pa_start = 0x4013c000,
  4993. .pa_end = 0x4013c07f,
  4994. .flags = ADDR_TYPE_RT
  4995. },
  4996. { }
  4997. };
  4998. /* l4_abe -> timer7 */
  4999. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  5000. .master = &omap44xx_l4_abe_hwmod,
  5001. .slave = &omap44xx_timer7_hwmod,
  5002. .clk = "ocp_abe_iclk",
  5003. .addr = omap44xx_timer7_addrs,
  5004. .user = OCP_USER_MPU,
  5005. };
  5006. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  5007. {
  5008. .pa_start = 0x4903c000,
  5009. .pa_end = 0x4903c07f,
  5010. .flags = ADDR_TYPE_RT
  5011. },
  5012. { }
  5013. };
  5014. /* l4_abe -> timer7 (dma) */
  5015. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  5016. .master = &omap44xx_l4_abe_hwmod,
  5017. .slave = &omap44xx_timer7_hwmod,
  5018. .clk = "ocp_abe_iclk",
  5019. .addr = omap44xx_timer7_dma_addrs,
  5020. .user = OCP_USER_SDMA,
  5021. };
  5022. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  5023. {
  5024. .pa_start = 0x4013e000,
  5025. .pa_end = 0x4013e07f,
  5026. .flags = ADDR_TYPE_RT
  5027. },
  5028. { }
  5029. };
  5030. /* l4_abe -> timer8 */
  5031. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  5032. .master = &omap44xx_l4_abe_hwmod,
  5033. .slave = &omap44xx_timer8_hwmod,
  5034. .clk = "ocp_abe_iclk",
  5035. .addr = omap44xx_timer8_addrs,
  5036. .user = OCP_USER_MPU,
  5037. };
  5038. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  5039. {
  5040. .pa_start = 0x4903e000,
  5041. .pa_end = 0x4903e07f,
  5042. .flags = ADDR_TYPE_RT
  5043. },
  5044. { }
  5045. };
  5046. /* l4_abe -> timer8 (dma) */
  5047. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  5048. .master = &omap44xx_l4_abe_hwmod,
  5049. .slave = &omap44xx_timer8_hwmod,
  5050. .clk = "ocp_abe_iclk",
  5051. .addr = omap44xx_timer8_dma_addrs,
  5052. .user = OCP_USER_SDMA,
  5053. };
  5054. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  5055. {
  5056. .pa_start = 0x4803e000,
  5057. .pa_end = 0x4803e07f,
  5058. .flags = ADDR_TYPE_RT
  5059. },
  5060. { }
  5061. };
  5062. /* l4_per -> timer9 */
  5063. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  5064. .master = &omap44xx_l4_per_hwmod,
  5065. .slave = &omap44xx_timer9_hwmod,
  5066. .clk = "l4_div_ck",
  5067. .addr = omap44xx_timer9_addrs,
  5068. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5069. };
  5070. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  5071. {
  5072. .pa_start = 0x48086000,
  5073. .pa_end = 0x4808607f,
  5074. .flags = ADDR_TYPE_RT
  5075. },
  5076. { }
  5077. };
  5078. /* l4_per -> timer10 */
  5079. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  5080. .master = &omap44xx_l4_per_hwmod,
  5081. .slave = &omap44xx_timer10_hwmod,
  5082. .clk = "l4_div_ck",
  5083. .addr = omap44xx_timer10_addrs,
  5084. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5085. };
  5086. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  5087. {
  5088. .pa_start = 0x48088000,
  5089. .pa_end = 0x4808807f,
  5090. .flags = ADDR_TYPE_RT
  5091. },
  5092. { }
  5093. };
  5094. /* l4_per -> timer11 */
  5095. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  5096. .master = &omap44xx_l4_per_hwmod,
  5097. .slave = &omap44xx_timer11_hwmod,
  5098. .clk = "l4_div_ck",
  5099. .addr = omap44xx_timer11_addrs,
  5100. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5101. };
  5102. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  5103. {
  5104. .pa_start = 0x4806a000,
  5105. .pa_end = 0x4806a0ff,
  5106. .flags = ADDR_TYPE_RT
  5107. },
  5108. { }
  5109. };
  5110. /* l4_per -> uart1 */
  5111. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  5112. .master = &omap44xx_l4_per_hwmod,
  5113. .slave = &omap44xx_uart1_hwmod,
  5114. .clk = "l4_div_ck",
  5115. .addr = omap44xx_uart1_addrs,
  5116. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5117. };
  5118. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  5119. {
  5120. .pa_start = 0x4806c000,
  5121. .pa_end = 0x4806c0ff,
  5122. .flags = ADDR_TYPE_RT
  5123. },
  5124. { }
  5125. };
  5126. /* l4_per -> uart2 */
  5127. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  5128. .master = &omap44xx_l4_per_hwmod,
  5129. .slave = &omap44xx_uart2_hwmod,
  5130. .clk = "l4_div_ck",
  5131. .addr = omap44xx_uart2_addrs,
  5132. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5133. };
  5134. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  5135. {
  5136. .pa_start = 0x48020000,
  5137. .pa_end = 0x480200ff,
  5138. .flags = ADDR_TYPE_RT
  5139. },
  5140. { }
  5141. };
  5142. /* l4_per -> uart3 */
  5143. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  5144. .master = &omap44xx_l4_per_hwmod,
  5145. .slave = &omap44xx_uart3_hwmod,
  5146. .clk = "l4_div_ck",
  5147. .addr = omap44xx_uart3_addrs,
  5148. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5149. };
  5150. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  5151. {
  5152. .pa_start = 0x4806e000,
  5153. .pa_end = 0x4806e0ff,
  5154. .flags = ADDR_TYPE_RT
  5155. },
  5156. { }
  5157. };
  5158. /* l4_per -> uart4 */
  5159. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  5160. .master = &omap44xx_l4_per_hwmod,
  5161. .slave = &omap44xx_uart4_hwmod,
  5162. .clk = "l4_div_ck",
  5163. .addr = omap44xx_uart4_addrs,
  5164. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5165. };
  5166. static struct omap_hwmod_addr_space omap44xx_usb_host_fs_addrs[] = {
  5167. {
  5168. .pa_start = 0x4a0a9000,
  5169. .pa_end = 0x4a0a93ff,
  5170. .flags = ADDR_TYPE_RT
  5171. },
  5172. { }
  5173. };
  5174. /* l4_cfg -> usb_host_fs */
  5175. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_cfg__usb_host_fs = {
  5176. .master = &omap44xx_l4_cfg_hwmod,
  5177. .slave = &omap44xx_usb_host_fs_hwmod,
  5178. .clk = "l4_div_ck",
  5179. .addr = omap44xx_usb_host_fs_addrs,
  5180. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5181. };
  5182. static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
  5183. {
  5184. .name = "uhh",
  5185. .pa_start = 0x4a064000,
  5186. .pa_end = 0x4a0647ff,
  5187. .flags = ADDR_TYPE_RT
  5188. },
  5189. {
  5190. .name = "ohci",
  5191. .pa_start = 0x4a064800,
  5192. .pa_end = 0x4a064bff,
  5193. },
  5194. {
  5195. .name = "ehci",
  5196. .pa_start = 0x4a064c00,
  5197. .pa_end = 0x4a064fff,
  5198. },
  5199. {}
  5200. };
  5201. /* l4_cfg -> usb_host_hs */
  5202. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
  5203. .master = &omap44xx_l4_cfg_hwmod,
  5204. .slave = &omap44xx_usb_host_hs_hwmod,
  5205. .clk = "l4_div_ck",
  5206. .addr = omap44xx_usb_host_hs_addrs,
  5207. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5208. };
  5209. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  5210. {
  5211. .pa_start = 0x4a0ab000,
  5212. .pa_end = 0x4a0ab003,
  5213. .flags = ADDR_TYPE_RT
  5214. },
  5215. { }
  5216. };
  5217. /* l4_cfg -> usb_otg_hs */
  5218. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  5219. .master = &omap44xx_l4_cfg_hwmod,
  5220. .slave = &omap44xx_usb_otg_hs_hwmod,
  5221. .clk = "l4_div_ck",
  5222. .addr = omap44xx_usb_otg_hs_addrs,
  5223. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5224. };
  5225. static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
  5226. {
  5227. .name = "tll",
  5228. .pa_start = 0x4a062000,
  5229. .pa_end = 0x4a063fff,
  5230. .flags = ADDR_TYPE_RT
  5231. },
  5232. {}
  5233. };
  5234. /* l4_cfg -> usb_tll_hs */
  5235. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
  5236. .master = &omap44xx_l4_cfg_hwmod,
  5237. .slave = &omap44xx_usb_tll_hs_hwmod,
  5238. .clk = "l4_div_ck",
  5239. .addr = omap44xx_usb_tll_hs_addrs,
  5240. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5241. };
  5242. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  5243. {
  5244. .pa_start = 0x4a314000,
  5245. .pa_end = 0x4a31407f,
  5246. .flags = ADDR_TYPE_RT
  5247. },
  5248. { }
  5249. };
  5250. /* l4_wkup -> wd_timer2 */
  5251. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  5252. .master = &omap44xx_l4_wkup_hwmod,
  5253. .slave = &omap44xx_wd_timer2_hwmod,
  5254. .clk = "l4_wkup_clk_mux_ck",
  5255. .addr = omap44xx_wd_timer2_addrs,
  5256. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5257. };
  5258. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  5259. {
  5260. .pa_start = 0x40130000,
  5261. .pa_end = 0x4013007f,
  5262. .flags = ADDR_TYPE_RT
  5263. },
  5264. { }
  5265. };
  5266. /* l4_abe -> wd_timer3 */
  5267. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  5268. .master = &omap44xx_l4_abe_hwmod,
  5269. .slave = &omap44xx_wd_timer3_hwmod,
  5270. .clk = "ocp_abe_iclk",
  5271. .addr = omap44xx_wd_timer3_addrs,
  5272. .user = OCP_USER_MPU,
  5273. };
  5274. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  5275. {
  5276. .pa_start = 0x49030000,
  5277. .pa_end = 0x4903007f,
  5278. .flags = ADDR_TYPE_RT
  5279. },
  5280. { }
  5281. };
  5282. /* l4_abe -> wd_timer3 (dma) */
  5283. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  5284. .master = &omap44xx_l4_abe_hwmod,
  5285. .slave = &omap44xx_wd_timer3_hwmod,
  5286. .clk = "ocp_abe_iclk",
  5287. .addr = omap44xx_wd_timer3_dma_addrs,
  5288. .user = OCP_USER_SDMA,
  5289. };
  5290. static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = {
  5291. &omap44xx_c2c__c2c_target_fw,
  5292. &omap44xx_l4_cfg__c2c_target_fw,
  5293. &omap44xx_l3_main_1__dmm,
  5294. &omap44xx_mpu__dmm,
  5295. &omap44xx_c2c__emif_fw,
  5296. &omap44xx_dmm__emif_fw,
  5297. &omap44xx_l4_cfg__emif_fw,
  5298. &omap44xx_iva__l3_instr,
  5299. &omap44xx_l3_main_3__l3_instr,
  5300. &omap44xx_ocp_wp_noc__l3_instr,
  5301. &omap44xx_dsp__l3_main_1,
  5302. &omap44xx_dss__l3_main_1,
  5303. &omap44xx_l3_main_2__l3_main_1,
  5304. &omap44xx_l4_cfg__l3_main_1,
  5305. &omap44xx_mmc1__l3_main_1,
  5306. &omap44xx_mmc2__l3_main_1,
  5307. &omap44xx_mpu__l3_main_1,
  5308. &omap44xx_c2c_target_fw__l3_main_2,
  5309. &omap44xx_debugss__l3_main_2,
  5310. &omap44xx_dma_system__l3_main_2,
  5311. &omap44xx_fdif__l3_main_2,
  5312. &omap44xx_gpu__l3_main_2,
  5313. &omap44xx_hsi__l3_main_2,
  5314. &omap44xx_ipu__l3_main_2,
  5315. &omap44xx_iss__l3_main_2,
  5316. &omap44xx_iva__l3_main_2,
  5317. &omap44xx_l3_main_1__l3_main_2,
  5318. &omap44xx_l4_cfg__l3_main_2,
  5319. /* &omap44xx_usb_host_fs__l3_main_2, */
  5320. &omap44xx_usb_host_hs__l3_main_2,
  5321. &omap44xx_usb_otg_hs__l3_main_2,
  5322. &omap44xx_l3_main_1__l3_main_3,
  5323. &omap44xx_l3_main_2__l3_main_3,
  5324. &omap44xx_l4_cfg__l3_main_3,
  5325. /* &omap44xx_aess__l4_abe, */
  5326. &omap44xx_dsp__l4_abe,
  5327. &omap44xx_l3_main_1__l4_abe,
  5328. &omap44xx_mpu__l4_abe,
  5329. &omap44xx_l3_main_1__l4_cfg,
  5330. &omap44xx_l3_main_2__l4_per,
  5331. &omap44xx_l4_cfg__l4_wkup,
  5332. &omap44xx_mpu__mpu_private,
  5333. &omap44xx_l4_cfg__ocp_wp_noc,
  5334. /* &omap44xx_l4_abe__aess, */
  5335. /* &omap44xx_l4_abe__aess_dma, */
  5336. &omap44xx_l3_main_2__c2c,
  5337. &omap44xx_l4_wkup__counter_32k,
  5338. &omap44xx_l4_cfg__ctrl_module_core,
  5339. &omap44xx_l4_cfg__ctrl_module_pad_core,
  5340. &omap44xx_l4_wkup__ctrl_module_wkup,
  5341. &omap44xx_l4_wkup__ctrl_module_pad_wkup,
  5342. &omap44xx_l3_instr__debugss,
  5343. &omap44xx_l4_cfg__dma_system,
  5344. &omap44xx_l4_abe__dmic,
  5345. &omap44xx_l4_abe__dmic_dma,
  5346. &omap44xx_dsp__iva,
  5347. &omap44xx_dsp__sl2if,
  5348. &omap44xx_l4_cfg__dsp,
  5349. &omap44xx_l3_main_2__dss,
  5350. &omap44xx_l4_per__dss,
  5351. &omap44xx_l3_main_2__dss_dispc,
  5352. &omap44xx_l4_per__dss_dispc,
  5353. &omap44xx_l3_main_2__dss_dsi1,
  5354. &omap44xx_l4_per__dss_dsi1,
  5355. &omap44xx_l3_main_2__dss_dsi2,
  5356. &omap44xx_l4_per__dss_dsi2,
  5357. &omap44xx_l3_main_2__dss_hdmi,
  5358. &omap44xx_l4_per__dss_hdmi,
  5359. &omap44xx_l3_main_2__dss_rfbi,
  5360. &omap44xx_l4_per__dss_rfbi,
  5361. &omap44xx_l3_main_2__dss_venc,
  5362. &omap44xx_l4_per__dss_venc,
  5363. &omap44xx_l4_per__elm,
  5364. &omap44xx_emif_fw__emif1,
  5365. &omap44xx_emif_fw__emif2,
  5366. &omap44xx_l4_cfg__fdif,
  5367. &omap44xx_l4_wkup__gpio1,
  5368. &omap44xx_l4_per__gpio2,
  5369. &omap44xx_l4_per__gpio3,
  5370. &omap44xx_l4_per__gpio4,
  5371. &omap44xx_l4_per__gpio5,
  5372. &omap44xx_l4_per__gpio6,
  5373. &omap44xx_l3_main_2__gpmc,
  5374. &omap44xx_l3_main_2__gpu,
  5375. &omap44xx_l4_per__hdq1w,
  5376. &omap44xx_l4_cfg__hsi,
  5377. &omap44xx_l4_per__i2c1,
  5378. &omap44xx_l4_per__i2c2,
  5379. &omap44xx_l4_per__i2c3,
  5380. &omap44xx_l4_per__i2c4,
  5381. &omap44xx_l3_main_2__ipu,
  5382. &omap44xx_l3_main_2__iss,
  5383. &omap44xx_iva__sl2if,
  5384. &omap44xx_l3_main_2__iva,
  5385. &omap44xx_l4_wkup__kbd,
  5386. &omap44xx_l4_cfg__mailbox,
  5387. &omap44xx_l4_abe__mcasp,
  5388. &omap44xx_l4_abe__mcasp_dma,
  5389. &omap44xx_l4_abe__mcbsp1,
  5390. &omap44xx_l4_abe__mcbsp1_dma,
  5391. &omap44xx_l4_abe__mcbsp2,
  5392. &omap44xx_l4_abe__mcbsp2_dma,
  5393. &omap44xx_l4_abe__mcbsp3,
  5394. &omap44xx_l4_abe__mcbsp3_dma,
  5395. &omap44xx_l4_per__mcbsp4,
  5396. &omap44xx_l4_abe__mcpdm,
  5397. &omap44xx_l4_abe__mcpdm_dma,
  5398. &omap44xx_l4_per__mcspi1,
  5399. &omap44xx_l4_per__mcspi2,
  5400. &omap44xx_l4_per__mcspi3,
  5401. &omap44xx_l4_per__mcspi4,
  5402. &omap44xx_l4_per__mmc1,
  5403. &omap44xx_l4_per__mmc2,
  5404. &omap44xx_l4_per__mmc3,
  5405. &omap44xx_l4_per__mmc4,
  5406. &omap44xx_l4_per__mmc5,
  5407. &omap44xx_l3_main_2__ocmc_ram,
  5408. &omap44xx_l4_cfg__ocp2scp_usb_phy,
  5409. &omap44xx_mpu_private__prcm_mpu,
  5410. &omap44xx_l4_wkup__cm_core_aon,
  5411. &omap44xx_l4_cfg__cm_core,
  5412. &omap44xx_l4_wkup__prm,
  5413. &omap44xx_l4_wkup__scrm,
  5414. &omap44xx_l3_main_2__sl2if,
  5415. &omap44xx_l4_abe__slimbus1,
  5416. &omap44xx_l4_abe__slimbus1_dma,
  5417. &omap44xx_l4_per__slimbus2,
  5418. &omap44xx_l4_cfg__smartreflex_core,
  5419. &omap44xx_l4_cfg__smartreflex_iva,
  5420. &omap44xx_l4_cfg__smartreflex_mpu,
  5421. &omap44xx_l4_cfg__spinlock,
  5422. &omap44xx_l4_wkup__timer1,
  5423. &omap44xx_l4_per__timer2,
  5424. &omap44xx_l4_per__timer3,
  5425. &omap44xx_l4_per__timer4,
  5426. &omap44xx_l4_abe__timer5,
  5427. &omap44xx_l4_abe__timer5_dma,
  5428. &omap44xx_l4_abe__timer6,
  5429. &omap44xx_l4_abe__timer6_dma,
  5430. &omap44xx_l4_abe__timer7,
  5431. &omap44xx_l4_abe__timer7_dma,
  5432. &omap44xx_l4_abe__timer8,
  5433. &omap44xx_l4_abe__timer8_dma,
  5434. &omap44xx_l4_per__timer9,
  5435. &omap44xx_l4_per__timer10,
  5436. &omap44xx_l4_per__timer11,
  5437. &omap44xx_l4_per__uart1,
  5438. &omap44xx_l4_per__uart2,
  5439. &omap44xx_l4_per__uart3,
  5440. &omap44xx_l4_per__uart4,
  5441. /* &omap44xx_l4_cfg__usb_host_fs, */
  5442. &omap44xx_l4_cfg__usb_host_hs,
  5443. &omap44xx_l4_cfg__usb_otg_hs,
  5444. &omap44xx_l4_cfg__usb_tll_hs,
  5445. &omap44xx_l4_wkup__wd_timer2,
  5446. &omap44xx_l4_abe__wd_timer3,
  5447. &omap44xx_l4_abe__wd_timer3_dma,
  5448. NULL,
  5449. };
  5450. int __init omap44xx_hwmod_init(void)
  5451. {
  5452. omap_hwmod_init();
  5453. return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs);
  5454. }