omap_hwmod_2420_data.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599
  1. /*
  2. * omap_hwmod_2420_data.c - hardware modules present on the OMAP2420 chips
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2012 Texas Instruments, Inc.
  6. * Paul Walmsley
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * XXX handle crossbar/shared link difference for L3?
  13. * XXX these should be marked initdata for multi-OMAP kernels
  14. */
  15. #include <plat/omap_hwmod.h>
  16. #include <mach/irqs.h>
  17. #include <plat/cpu.h>
  18. #include <plat/dma.h>
  19. #include <plat/serial.h>
  20. #include <plat/i2c.h>
  21. #include <plat/gpio.h>
  22. #include <plat/mcspi.h>
  23. #include <plat/dmtimer.h>
  24. #include <plat/l3_2xxx.h>
  25. #include <plat/l4_2xxx.h>
  26. #include <plat/mmc.h>
  27. #include "omap_hwmod_common_data.h"
  28. #include "cm-regbits-24xx.h"
  29. #include "prm-regbits-24xx.h"
  30. #include "wd_timer.h"
  31. /*
  32. * OMAP2420 hardware module integration data
  33. *
  34. * All of the data in this section should be autogeneratable from the
  35. * TI hardware database or other technical documentation. Data that
  36. * is driver-specific or driver-kernel integration-specific belongs
  37. * elsewhere.
  38. */
  39. /*
  40. * IP blocks
  41. */
  42. /* IVA1 (IVA1) */
  43. static struct omap_hwmod_class iva1_hwmod_class = {
  44. .name = "iva1",
  45. };
  46. static struct omap_hwmod_rst_info omap2420_iva_resets[] = {
  47. { .name = "iva", .rst_shift = 8 },
  48. };
  49. static struct omap_hwmod omap2420_iva_hwmod = {
  50. .name = "iva",
  51. .class = &iva1_hwmod_class,
  52. .clkdm_name = "iva1_clkdm",
  53. .rst_lines = omap2420_iva_resets,
  54. .rst_lines_cnt = ARRAY_SIZE(omap2420_iva_resets),
  55. .main_clk = "iva1_ifck",
  56. };
  57. /* DSP */
  58. static struct omap_hwmod_class dsp_hwmod_class = {
  59. .name = "dsp",
  60. };
  61. static struct omap_hwmod_rst_info omap2420_dsp_resets[] = {
  62. { .name = "logic", .rst_shift = 0 },
  63. { .name = "mmu", .rst_shift = 1 },
  64. };
  65. static struct omap_hwmod omap2420_dsp_hwmod = {
  66. .name = "dsp",
  67. .class = &dsp_hwmod_class,
  68. .clkdm_name = "dsp_clkdm",
  69. .rst_lines = omap2420_dsp_resets,
  70. .rst_lines_cnt = ARRAY_SIZE(omap2420_dsp_resets),
  71. .main_clk = "dsp_fck",
  72. };
  73. /* I2C common */
  74. static struct omap_hwmod_class_sysconfig i2c_sysc = {
  75. .rev_offs = 0x00,
  76. .sysc_offs = 0x20,
  77. .syss_offs = 0x10,
  78. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  79. .sysc_fields = &omap_hwmod_sysc_type1,
  80. };
  81. static struct omap_hwmod_class i2c_class = {
  82. .name = "i2c",
  83. .sysc = &i2c_sysc,
  84. .rev = OMAP_I2C_IP_VERSION_1,
  85. .reset = &omap_i2c_reset,
  86. };
  87. static struct omap_i2c_dev_attr i2c_dev_attr = {
  88. .flags = OMAP_I2C_FLAG_NO_FIFO |
  89. OMAP_I2C_FLAG_SIMPLE_CLOCK |
  90. OMAP_I2C_FLAG_16BIT_DATA_REG |
  91. OMAP_I2C_FLAG_BUS_SHIFT_2,
  92. };
  93. /* I2C1 */
  94. static struct omap_hwmod omap2420_i2c1_hwmod = {
  95. .name = "i2c1",
  96. .mpu_irqs = omap2_i2c1_mpu_irqs,
  97. .sdma_reqs = omap2_i2c1_sdma_reqs,
  98. .main_clk = "i2c1_fck",
  99. .prcm = {
  100. .omap2 = {
  101. .module_offs = CORE_MOD,
  102. .prcm_reg_id = 1,
  103. .module_bit = OMAP2420_EN_I2C1_SHIFT,
  104. .idlest_reg_id = 1,
  105. .idlest_idle_bit = OMAP2420_ST_I2C1_SHIFT,
  106. },
  107. },
  108. .class = &i2c_class,
  109. .dev_attr = &i2c_dev_attr,
  110. .flags = HWMOD_16BIT_REG,
  111. };
  112. /* I2C2 */
  113. static struct omap_hwmod omap2420_i2c2_hwmod = {
  114. .name = "i2c2",
  115. .mpu_irqs = omap2_i2c2_mpu_irqs,
  116. .sdma_reqs = omap2_i2c2_sdma_reqs,
  117. .main_clk = "i2c2_fck",
  118. .prcm = {
  119. .omap2 = {
  120. .module_offs = CORE_MOD,
  121. .prcm_reg_id = 1,
  122. .module_bit = OMAP2420_EN_I2C2_SHIFT,
  123. .idlest_reg_id = 1,
  124. .idlest_idle_bit = OMAP2420_ST_I2C2_SHIFT,
  125. },
  126. },
  127. .class = &i2c_class,
  128. .dev_attr = &i2c_dev_attr,
  129. .flags = HWMOD_16BIT_REG,
  130. };
  131. /* dma attributes */
  132. static struct omap_dma_dev_attr dma_dev_attr = {
  133. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  134. IS_CSSA_32 | IS_CDSA_32,
  135. .lch_count = 32,
  136. };
  137. static struct omap_hwmod omap2420_dma_system_hwmod = {
  138. .name = "dma",
  139. .class = &omap2xxx_dma_hwmod_class,
  140. .mpu_irqs = omap2_dma_system_irqs,
  141. .main_clk = "core_l3_ck",
  142. .dev_attr = &dma_dev_attr,
  143. .flags = HWMOD_NO_IDLEST,
  144. };
  145. /* mailbox */
  146. static struct omap_hwmod_irq_info omap2420_mailbox_irqs[] = {
  147. { .name = "dsp", .irq = 26 },
  148. { .name = "iva", .irq = 34 },
  149. { .irq = -1 }
  150. };
  151. static struct omap_hwmod omap2420_mailbox_hwmod = {
  152. .name = "mailbox",
  153. .class = &omap2xxx_mailbox_hwmod_class,
  154. .mpu_irqs = omap2420_mailbox_irqs,
  155. .main_clk = "mailboxes_ick",
  156. .prcm = {
  157. .omap2 = {
  158. .prcm_reg_id = 1,
  159. .module_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  160. .module_offs = CORE_MOD,
  161. .idlest_reg_id = 1,
  162. .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
  163. },
  164. },
  165. };
  166. /*
  167. * 'mcbsp' class
  168. * multi channel buffered serial port controller
  169. */
  170. static struct omap_hwmod_class omap2420_mcbsp_hwmod_class = {
  171. .name = "mcbsp",
  172. };
  173. static struct omap_hwmod_opt_clk mcbsp_opt_clks[] = {
  174. { .role = "pad_fck", .clk = "mcbsp_clks" },
  175. { .role = "prcm_fck", .clk = "func_96m_ck" },
  176. };
  177. /* mcbsp1 */
  178. static struct omap_hwmod_irq_info omap2420_mcbsp1_irqs[] = {
  179. { .name = "tx", .irq = 59 },
  180. { .name = "rx", .irq = 60 },
  181. { .irq = -1 }
  182. };
  183. static struct omap_hwmod omap2420_mcbsp1_hwmod = {
  184. .name = "mcbsp1",
  185. .class = &omap2420_mcbsp_hwmod_class,
  186. .mpu_irqs = omap2420_mcbsp1_irqs,
  187. .sdma_reqs = omap2_mcbsp1_sdma_reqs,
  188. .main_clk = "mcbsp1_fck",
  189. .prcm = {
  190. .omap2 = {
  191. .prcm_reg_id = 1,
  192. .module_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  193. .module_offs = CORE_MOD,
  194. .idlest_reg_id = 1,
  195. .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
  196. },
  197. },
  198. .opt_clks = mcbsp_opt_clks,
  199. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  200. };
  201. /* mcbsp2 */
  202. static struct omap_hwmod_irq_info omap2420_mcbsp2_irqs[] = {
  203. { .name = "tx", .irq = 62 },
  204. { .name = "rx", .irq = 63 },
  205. { .irq = -1 }
  206. };
  207. static struct omap_hwmod omap2420_mcbsp2_hwmod = {
  208. .name = "mcbsp2",
  209. .class = &omap2420_mcbsp_hwmod_class,
  210. .mpu_irqs = omap2420_mcbsp2_irqs,
  211. .sdma_reqs = omap2_mcbsp2_sdma_reqs,
  212. .main_clk = "mcbsp2_fck",
  213. .prcm = {
  214. .omap2 = {
  215. .prcm_reg_id = 1,
  216. .module_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  217. .module_offs = CORE_MOD,
  218. .idlest_reg_id = 1,
  219. .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
  220. },
  221. },
  222. .opt_clks = mcbsp_opt_clks,
  223. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  224. };
  225. static struct omap_hwmod_class_sysconfig omap2420_msdi_sysc = {
  226. .rev_offs = 0x3c,
  227. .sysc_offs = 0x64,
  228. .syss_offs = 0x68,
  229. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  230. .sysc_fields = &omap_hwmod_sysc_type1,
  231. };
  232. static struct omap_hwmod_class omap2420_msdi_hwmod_class = {
  233. .name = "msdi",
  234. .sysc = &omap2420_msdi_sysc,
  235. .reset = &omap_msdi_reset,
  236. };
  237. /* msdi1 */
  238. static struct omap_hwmod_irq_info omap2420_msdi1_irqs[] = {
  239. { .irq = 83 },
  240. { .irq = -1 }
  241. };
  242. static struct omap_hwmod_dma_info omap2420_msdi1_sdma_reqs[] = {
  243. { .name = "tx", .dma_req = 61 }, /* OMAP24XX_DMA_MMC1_TX */
  244. { .name = "rx", .dma_req = 62 }, /* OMAP24XX_DMA_MMC1_RX */
  245. { .dma_req = -1 }
  246. };
  247. static struct omap_hwmod omap2420_msdi1_hwmod = {
  248. .name = "msdi1",
  249. .class = &omap2420_msdi_hwmod_class,
  250. .mpu_irqs = omap2420_msdi1_irqs,
  251. .sdma_reqs = omap2420_msdi1_sdma_reqs,
  252. .main_clk = "mmc_fck",
  253. .prcm = {
  254. .omap2 = {
  255. .prcm_reg_id = 1,
  256. .module_bit = OMAP2420_EN_MMC_SHIFT,
  257. .module_offs = CORE_MOD,
  258. .idlest_reg_id = 1,
  259. .idlest_idle_bit = OMAP2420_ST_MMC_SHIFT,
  260. },
  261. },
  262. .flags = HWMOD_16BIT_REG,
  263. };
  264. /* HDQ1W/1-wire */
  265. static struct omap_hwmod omap2420_hdq1w_hwmod = {
  266. .name = "hdq1w",
  267. .mpu_irqs = omap2_hdq1w_mpu_irqs,
  268. .main_clk = "hdq_fck",
  269. .prcm = {
  270. .omap2 = {
  271. .module_offs = CORE_MOD,
  272. .prcm_reg_id = 1,
  273. .module_bit = OMAP24XX_EN_HDQ_SHIFT,
  274. .idlest_reg_id = 1,
  275. .idlest_idle_bit = OMAP24XX_ST_HDQ_SHIFT,
  276. },
  277. },
  278. .class = &omap2_hdq1w_class,
  279. };
  280. /*
  281. * interfaces
  282. */
  283. /* L4 CORE -> I2C1 interface */
  284. static struct omap_hwmod_ocp_if omap2420_l4_core__i2c1 = {
  285. .master = &omap2xxx_l4_core_hwmod,
  286. .slave = &omap2420_i2c1_hwmod,
  287. .clk = "i2c1_ick",
  288. .addr = omap2_i2c1_addr_space,
  289. .user = OCP_USER_MPU | OCP_USER_SDMA,
  290. };
  291. /* L4 CORE -> I2C2 interface */
  292. static struct omap_hwmod_ocp_if omap2420_l4_core__i2c2 = {
  293. .master = &omap2xxx_l4_core_hwmod,
  294. .slave = &omap2420_i2c2_hwmod,
  295. .clk = "i2c2_ick",
  296. .addr = omap2_i2c2_addr_space,
  297. .user = OCP_USER_MPU | OCP_USER_SDMA,
  298. };
  299. /* IVA <- L3 interface */
  300. static struct omap_hwmod_ocp_if omap2420_l3__iva = {
  301. .master = &omap2xxx_l3_main_hwmod,
  302. .slave = &omap2420_iva_hwmod,
  303. .clk = "core_l3_ck",
  304. .user = OCP_USER_MPU | OCP_USER_SDMA,
  305. };
  306. /* DSP <- L3 interface */
  307. static struct omap_hwmod_ocp_if omap2420_l3__dsp = {
  308. .master = &omap2xxx_l3_main_hwmod,
  309. .slave = &omap2420_dsp_hwmod,
  310. .clk = "dsp_ick",
  311. .user = OCP_USER_MPU | OCP_USER_SDMA,
  312. };
  313. static struct omap_hwmod_addr_space omap2420_timer1_addrs[] = {
  314. {
  315. .pa_start = 0x48028000,
  316. .pa_end = 0x48028000 + SZ_1K - 1,
  317. .flags = ADDR_TYPE_RT
  318. },
  319. { }
  320. };
  321. /* l4_wkup -> timer1 */
  322. static struct omap_hwmod_ocp_if omap2420_l4_wkup__timer1 = {
  323. .master = &omap2xxx_l4_wkup_hwmod,
  324. .slave = &omap2xxx_timer1_hwmod,
  325. .clk = "gpt1_ick",
  326. .addr = omap2420_timer1_addrs,
  327. .user = OCP_USER_MPU | OCP_USER_SDMA,
  328. };
  329. /* l4_wkup -> wd_timer2 */
  330. static struct omap_hwmod_addr_space omap2420_wd_timer2_addrs[] = {
  331. {
  332. .pa_start = 0x48022000,
  333. .pa_end = 0x4802207f,
  334. .flags = ADDR_TYPE_RT
  335. },
  336. { }
  337. };
  338. static struct omap_hwmod_ocp_if omap2420_l4_wkup__wd_timer2 = {
  339. .master = &omap2xxx_l4_wkup_hwmod,
  340. .slave = &omap2xxx_wd_timer2_hwmod,
  341. .clk = "mpu_wdt_ick",
  342. .addr = omap2420_wd_timer2_addrs,
  343. .user = OCP_USER_MPU | OCP_USER_SDMA,
  344. };
  345. /* l4_wkup -> gpio1 */
  346. static struct omap_hwmod_addr_space omap2420_gpio1_addr_space[] = {
  347. {
  348. .pa_start = 0x48018000,
  349. .pa_end = 0x480181ff,
  350. .flags = ADDR_TYPE_RT
  351. },
  352. { }
  353. };
  354. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio1 = {
  355. .master = &omap2xxx_l4_wkup_hwmod,
  356. .slave = &omap2xxx_gpio1_hwmod,
  357. .clk = "gpios_ick",
  358. .addr = omap2420_gpio1_addr_space,
  359. .user = OCP_USER_MPU | OCP_USER_SDMA,
  360. };
  361. /* l4_wkup -> gpio2 */
  362. static struct omap_hwmod_addr_space omap2420_gpio2_addr_space[] = {
  363. {
  364. .pa_start = 0x4801a000,
  365. .pa_end = 0x4801a1ff,
  366. .flags = ADDR_TYPE_RT
  367. },
  368. { }
  369. };
  370. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio2 = {
  371. .master = &omap2xxx_l4_wkup_hwmod,
  372. .slave = &omap2xxx_gpio2_hwmod,
  373. .clk = "gpios_ick",
  374. .addr = omap2420_gpio2_addr_space,
  375. .user = OCP_USER_MPU | OCP_USER_SDMA,
  376. };
  377. /* l4_wkup -> gpio3 */
  378. static struct omap_hwmod_addr_space omap2420_gpio3_addr_space[] = {
  379. {
  380. .pa_start = 0x4801c000,
  381. .pa_end = 0x4801c1ff,
  382. .flags = ADDR_TYPE_RT
  383. },
  384. { }
  385. };
  386. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio3 = {
  387. .master = &omap2xxx_l4_wkup_hwmod,
  388. .slave = &omap2xxx_gpio3_hwmod,
  389. .clk = "gpios_ick",
  390. .addr = omap2420_gpio3_addr_space,
  391. .user = OCP_USER_MPU | OCP_USER_SDMA,
  392. };
  393. /* l4_wkup -> gpio4 */
  394. static struct omap_hwmod_addr_space omap2420_gpio4_addr_space[] = {
  395. {
  396. .pa_start = 0x4801e000,
  397. .pa_end = 0x4801e1ff,
  398. .flags = ADDR_TYPE_RT
  399. },
  400. { }
  401. };
  402. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio4 = {
  403. .master = &omap2xxx_l4_wkup_hwmod,
  404. .slave = &omap2xxx_gpio4_hwmod,
  405. .clk = "gpios_ick",
  406. .addr = omap2420_gpio4_addr_space,
  407. .user = OCP_USER_MPU | OCP_USER_SDMA,
  408. };
  409. /* dma_system -> L3 */
  410. static struct omap_hwmod_ocp_if omap2420_dma_system__l3 = {
  411. .master = &omap2420_dma_system_hwmod,
  412. .slave = &omap2xxx_l3_main_hwmod,
  413. .clk = "core_l3_ck",
  414. .user = OCP_USER_MPU | OCP_USER_SDMA,
  415. };
  416. /* l4_core -> dma_system */
  417. static struct omap_hwmod_ocp_if omap2420_l4_core__dma_system = {
  418. .master = &omap2xxx_l4_core_hwmod,
  419. .slave = &omap2420_dma_system_hwmod,
  420. .clk = "sdma_ick",
  421. .addr = omap2_dma_system_addrs,
  422. .user = OCP_USER_MPU | OCP_USER_SDMA,
  423. };
  424. /* l4_core -> mailbox */
  425. static struct omap_hwmod_ocp_if omap2420_l4_core__mailbox = {
  426. .master = &omap2xxx_l4_core_hwmod,
  427. .slave = &omap2420_mailbox_hwmod,
  428. .addr = omap2_mailbox_addrs,
  429. .user = OCP_USER_MPU | OCP_USER_SDMA,
  430. };
  431. /* l4_core -> mcbsp1 */
  432. static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp1 = {
  433. .master = &omap2xxx_l4_core_hwmod,
  434. .slave = &omap2420_mcbsp1_hwmod,
  435. .clk = "mcbsp1_ick",
  436. .addr = omap2_mcbsp1_addrs,
  437. .user = OCP_USER_MPU | OCP_USER_SDMA,
  438. };
  439. /* l4_core -> mcbsp2 */
  440. static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp2 = {
  441. .master = &omap2xxx_l4_core_hwmod,
  442. .slave = &omap2420_mcbsp2_hwmod,
  443. .clk = "mcbsp2_ick",
  444. .addr = omap2xxx_mcbsp2_addrs,
  445. .user = OCP_USER_MPU | OCP_USER_SDMA,
  446. };
  447. static struct omap_hwmod_addr_space omap2420_msdi1_addrs[] = {
  448. {
  449. .pa_start = 0x4809c000,
  450. .pa_end = 0x4809c000 + SZ_128 - 1,
  451. .flags = ADDR_TYPE_RT,
  452. },
  453. { }
  454. };
  455. /* l4_core -> msdi1 */
  456. static struct omap_hwmod_ocp_if omap2420_l4_core__msdi1 = {
  457. .master = &omap2xxx_l4_core_hwmod,
  458. .slave = &omap2420_msdi1_hwmod,
  459. .clk = "mmc_ick",
  460. .addr = omap2420_msdi1_addrs,
  461. .user = OCP_USER_MPU | OCP_USER_SDMA,
  462. };
  463. /* l4_core -> hdq1w interface */
  464. static struct omap_hwmod_ocp_if omap2420_l4_core__hdq1w = {
  465. .master = &omap2xxx_l4_core_hwmod,
  466. .slave = &omap2420_hdq1w_hwmod,
  467. .clk = "hdq_ick",
  468. .addr = omap2_hdq1w_addr_space,
  469. .user = OCP_USER_MPU | OCP_USER_SDMA,
  470. .flags = OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
  471. };
  472. /* l4_wkup -> 32ksync_counter */
  473. static struct omap_hwmod_addr_space omap2420_counter_32k_addrs[] = {
  474. {
  475. .pa_start = 0x48004000,
  476. .pa_end = 0x4800401f,
  477. .flags = ADDR_TYPE_RT
  478. },
  479. { }
  480. };
  481. static struct omap_hwmod_ocp_if omap2420_l4_wkup__counter_32k = {
  482. .master = &omap2xxx_l4_wkup_hwmod,
  483. .slave = &omap2xxx_counter_32k_hwmod,
  484. .clk = "sync_32k_ick",
  485. .addr = omap2420_counter_32k_addrs,
  486. .user = OCP_USER_MPU | OCP_USER_SDMA,
  487. };
  488. static struct omap_hwmod_ocp_if *omap2420_hwmod_ocp_ifs[] __initdata = {
  489. &omap2xxx_l3_main__l4_core,
  490. &omap2xxx_mpu__l3_main,
  491. &omap2xxx_dss__l3,
  492. &omap2xxx_l4_core__mcspi1,
  493. &omap2xxx_l4_core__mcspi2,
  494. &omap2xxx_l4_core__l4_wkup,
  495. &omap2_l4_core__uart1,
  496. &omap2_l4_core__uart2,
  497. &omap2_l4_core__uart3,
  498. &omap2420_l4_core__i2c1,
  499. &omap2420_l4_core__i2c2,
  500. &omap2420_l3__iva,
  501. &omap2420_l3__dsp,
  502. &omap2420_l4_wkup__timer1,
  503. &omap2xxx_l4_core__timer2,
  504. &omap2xxx_l4_core__timer3,
  505. &omap2xxx_l4_core__timer4,
  506. &omap2xxx_l4_core__timer5,
  507. &omap2xxx_l4_core__timer6,
  508. &omap2xxx_l4_core__timer7,
  509. &omap2xxx_l4_core__timer8,
  510. &omap2xxx_l4_core__timer9,
  511. &omap2xxx_l4_core__timer10,
  512. &omap2xxx_l4_core__timer11,
  513. &omap2xxx_l4_core__timer12,
  514. &omap2420_l4_wkup__wd_timer2,
  515. &omap2xxx_l4_core__dss,
  516. &omap2xxx_l4_core__dss_dispc,
  517. &omap2xxx_l4_core__dss_rfbi,
  518. &omap2xxx_l4_core__dss_venc,
  519. &omap2420_l4_wkup__gpio1,
  520. &omap2420_l4_wkup__gpio2,
  521. &omap2420_l4_wkup__gpio3,
  522. &omap2420_l4_wkup__gpio4,
  523. &omap2420_dma_system__l3,
  524. &omap2420_l4_core__dma_system,
  525. &omap2420_l4_core__mailbox,
  526. &omap2420_l4_core__mcbsp1,
  527. &omap2420_l4_core__mcbsp2,
  528. &omap2420_l4_core__msdi1,
  529. &omap2420_l4_core__hdq1w,
  530. &omap2420_l4_wkup__counter_32k,
  531. NULL,
  532. };
  533. int __init omap2420_hwmod_init(void)
  534. {
  535. omap_hwmod_init();
  536. return omap_hwmod_register_links(omap2420_hwmod_ocp_ifs);
  537. }