omap4-common.c 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281
  1. /*
  2. * OMAP4 specific common source file.
  3. *
  4. * Copyright (C) 2010 Texas Instruments, Inc.
  5. * Author:
  6. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  7. *
  8. *
  9. * This program is free software,you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/init.h>
  15. #include <linux/io.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/memblock.h>
  18. #include <asm/hardware/gic.h>
  19. #include <asm/hardware/cache-l2x0.h>
  20. #include <asm/mach/map.h>
  21. #include <asm/memblock.h>
  22. #include <linux/of_irq.h>
  23. #include <linux/of_platform.h>
  24. #include <plat/irqs.h>
  25. #include <plat/sram.h>
  26. #include <plat/omap-secure.h>
  27. #include <plat/mmc.h>
  28. #include <mach/hardware.h>
  29. #include <mach/omap-wakeupgen.h>
  30. #include "common.h"
  31. #include "hsmmc.h"
  32. #include "omap4-sar-layout.h"
  33. #include <linux/export.h>
  34. #ifdef CONFIG_CACHE_L2X0
  35. static void __iomem *l2cache_base;
  36. #endif
  37. static void __iomem *sar_ram_base;
  38. #ifdef CONFIG_OMAP4_ERRATA_I688
  39. /* Used to implement memory barrier on DRAM path */
  40. #define OMAP4_DRAM_BARRIER_VA 0xfe600000
  41. void __iomem *dram_sync, *sram_sync;
  42. static phys_addr_t paddr;
  43. static u32 size;
  44. void omap_bus_sync(void)
  45. {
  46. if (dram_sync && sram_sync) {
  47. writel_relaxed(readl_relaxed(dram_sync), dram_sync);
  48. writel_relaxed(readl_relaxed(sram_sync), sram_sync);
  49. isb();
  50. }
  51. }
  52. EXPORT_SYMBOL(omap_bus_sync);
  53. /* Steal one page physical memory for barrier implementation */
  54. int __init omap_barrier_reserve_memblock(void)
  55. {
  56. size = ALIGN(PAGE_SIZE, SZ_1M);
  57. paddr = arm_memblock_steal(size, SZ_1M);
  58. return 0;
  59. }
  60. void __init omap_barriers_init(void)
  61. {
  62. struct map_desc dram_io_desc[1];
  63. dram_io_desc[0].virtual = OMAP4_DRAM_BARRIER_VA;
  64. dram_io_desc[0].pfn = __phys_to_pfn(paddr);
  65. dram_io_desc[0].length = size;
  66. dram_io_desc[0].type = MT_MEMORY_SO;
  67. iotable_init(dram_io_desc, ARRAY_SIZE(dram_io_desc));
  68. dram_sync = (void __iomem *) dram_io_desc[0].virtual;
  69. sram_sync = (void __iomem *) OMAP4_SRAM_VA;
  70. pr_info("OMAP4: Map 0x%08llx to 0x%08lx for dram barrier\n",
  71. (long long) paddr, dram_io_desc[0].virtual);
  72. }
  73. #else
  74. void __init omap_barriers_init(void)
  75. {}
  76. #endif
  77. void __init gic_init_irq(void)
  78. {
  79. void __iomem *omap_irq_base;
  80. void __iomem *gic_dist_base_addr;
  81. /* Static mapping, never released */
  82. gic_dist_base_addr = ioremap(OMAP44XX_GIC_DIST_BASE, SZ_4K);
  83. BUG_ON(!gic_dist_base_addr);
  84. /* Static mapping, never released */
  85. omap_irq_base = ioremap(OMAP44XX_GIC_CPU_BASE, SZ_512);
  86. BUG_ON(!omap_irq_base);
  87. omap_wakeupgen_init();
  88. gic_init(0, 29, gic_dist_base_addr, omap_irq_base);
  89. }
  90. #ifdef CONFIG_CACHE_L2X0
  91. void __iomem *omap4_get_l2cache_base(void)
  92. {
  93. return l2cache_base;
  94. }
  95. static void omap4_l2x0_disable(void)
  96. {
  97. /* Disable PL310 L2 Cache controller */
  98. omap_smc1(0x102, 0x0);
  99. }
  100. static void omap4_l2x0_set_debug(unsigned long val)
  101. {
  102. /* Program PL310 L2 Cache controller debug register */
  103. omap_smc1(0x100, val);
  104. }
  105. static int __init omap_l2_cache_init(void)
  106. {
  107. u32 aux_ctrl = 0;
  108. /*
  109. * To avoid code running on other OMAPs in
  110. * multi-omap builds
  111. */
  112. if (!cpu_is_omap44xx())
  113. return -ENODEV;
  114. /* Static mapping, never released */
  115. l2cache_base = ioremap(OMAP44XX_L2CACHE_BASE, SZ_4K);
  116. if (WARN_ON(!l2cache_base))
  117. return -ENOMEM;
  118. /*
  119. * 16-way associativity, parity disabled
  120. * Way size - 32KB (es1.0)
  121. * Way size - 64KB (es2.0 +)
  122. */
  123. aux_ctrl = ((1 << L2X0_AUX_CTRL_ASSOCIATIVITY_SHIFT) |
  124. (0x1 << 25) |
  125. (0x1 << L2X0_AUX_CTRL_NS_LOCKDOWN_SHIFT) |
  126. (0x1 << L2X0_AUX_CTRL_NS_INT_CTRL_SHIFT));
  127. if (omap_rev() == OMAP4430_REV_ES1_0) {
  128. aux_ctrl |= 0x2 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT;
  129. } else {
  130. aux_ctrl |= ((0x3 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT) |
  131. (1 << L2X0_AUX_CTRL_SHARE_OVERRIDE_SHIFT) |
  132. (1 << L2X0_AUX_CTRL_DATA_PREFETCH_SHIFT) |
  133. (1 << L2X0_AUX_CTRL_INSTR_PREFETCH_SHIFT) |
  134. (1 << L2X0_AUX_CTRL_EARLY_BRESP_SHIFT));
  135. }
  136. if (omap_rev() != OMAP4430_REV_ES1_0)
  137. omap_smc1(0x109, aux_ctrl);
  138. /* Enable PL310 L2 Cache controller */
  139. omap_smc1(0x102, 0x1);
  140. l2x0_init(l2cache_base, aux_ctrl, L2X0_AUX_CTRL_MASK);
  141. /*
  142. * Override default outer_cache.disable with a OMAP4
  143. * specific one
  144. */
  145. outer_cache.disable = omap4_l2x0_disable;
  146. outer_cache.set_debug = omap4_l2x0_set_debug;
  147. return 0;
  148. }
  149. early_initcall(omap_l2_cache_init);
  150. #endif
  151. void __iomem *omap4_get_sar_ram_base(void)
  152. {
  153. return sar_ram_base;
  154. }
  155. /*
  156. * SAR RAM used to save and restore the HW
  157. * context in low power modes
  158. */
  159. static int __init omap4_sar_ram_init(void)
  160. {
  161. /*
  162. * To avoid code running on other OMAPs in
  163. * multi-omap builds
  164. */
  165. if (!cpu_is_omap44xx())
  166. return -ENOMEM;
  167. /* Static mapping, never released */
  168. sar_ram_base = ioremap(OMAP44XX_SAR_RAM_BASE, SZ_16K);
  169. if (WARN_ON(!sar_ram_base))
  170. return -ENOMEM;
  171. return 0;
  172. }
  173. early_initcall(omap4_sar_ram_init);
  174. static struct of_device_id irq_match[] __initdata = {
  175. { .compatible = "arm,cortex-a9-gic", .data = gic_of_init, },
  176. { .compatible = "arm,cortex-a15-gic", .data = gic_of_init, },
  177. { }
  178. };
  179. void __init omap_gic_of_init(void)
  180. {
  181. omap_wakeupgen_init();
  182. of_irq_init(irq_match);
  183. }
  184. #if defined(CONFIG_MMC_OMAP_HS) || defined(CONFIG_MMC_OMAP_HS_MODULE)
  185. static int omap4_twl6030_hsmmc_late_init(struct device *dev)
  186. {
  187. int irq = 0;
  188. struct platform_device *pdev = container_of(dev,
  189. struct platform_device, dev);
  190. struct omap_mmc_platform_data *pdata = dev->platform_data;
  191. /* Setting MMC1 Card detect Irq */
  192. if (pdev->id == 0) {
  193. irq = twl6030_mmc_card_detect_config();
  194. if (irq < 0) {
  195. dev_err(dev, "%s: Error card detect config(%d)\n",
  196. __func__, irq);
  197. return irq;
  198. }
  199. pdata->slots[0].card_detect_irq = irq;
  200. pdata->slots[0].card_detect = twl6030_mmc_card_detect;
  201. }
  202. return 0;
  203. }
  204. static __init void omap4_twl6030_hsmmc_set_late_init(struct device *dev)
  205. {
  206. struct omap_mmc_platform_data *pdata;
  207. /* dev can be null if CONFIG_MMC_OMAP_HS is not set */
  208. if (!dev) {
  209. pr_err("Failed %s\n", __func__);
  210. return;
  211. }
  212. pdata = dev->platform_data;
  213. pdata->init = omap4_twl6030_hsmmc_late_init;
  214. }
  215. int __init omap4_twl6030_hsmmc_init(struct omap2_hsmmc_info *controllers)
  216. {
  217. struct omap2_hsmmc_info *c;
  218. omap_hsmmc_init(controllers);
  219. for (c = controllers; c->mmc; c++) {
  220. /* pdev can be null if CONFIG_MMC_OMAP_HS is not set */
  221. if (!c->pdev)
  222. continue;
  223. omap4_twl6030_hsmmc_set_late_init(&c->pdev->dev);
  224. }
  225. return 0;
  226. }
  227. #else
  228. int __init omap4_twl6030_hsmmc_init(struct omap2_hsmmc_info *controllers)
  229. {
  230. return 0;
  231. }
  232. #endif