omap-smp.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209
  1. /*
  2. * OMAP4 SMP source file. It contains platform specific fucntions
  3. * needed for the linux smp kernel.
  4. *
  5. * Copyright (C) 2009 Texas Instruments, Inc.
  6. *
  7. * Author:
  8. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * Platform file needed for the OMAP4 SMP. This file is based on arm
  11. * realview smp platform.
  12. * * Copyright (c) 2002 ARM Limited.
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/device.h>
  20. #include <linux/smp.h>
  21. #include <linux/io.h>
  22. #include <asm/cacheflush.h>
  23. #include <asm/hardware/gic.h>
  24. #include <asm/smp_scu.h>
  25. #include <mach/hardware.h>
  26. #include <mach/omap-secure.h>
  27. #include <mach/omap-wakeupgen.h>
  28. #include <asm/cputype.h>
  29. #include "iomap.h"
  30. #include "common.h"
  31. #include "clockdomain.h"
  32. #define CPU_MASK 0xff0ffff0
  33. #define CPU_CORTEX_A9 0x410FC090
  34. #define CPU_CORTEX_A15 0x410FC0F0
  35. #define OMAP5_CORE_COUNT 0x2
  36. /* SCU base address */
  37. static void __iomem *scu_base;
  38. static DEFINE_SPINLOCK(boot_lock);
  39. void __iomem *omap4_get_scu_base(void)
  40. {
  41. return scu_base;
  42. }
  43. void __cpuinit platform_secondary_init(unsigned int cpu)
  44. {
  45. /*
  46. * Configure ACTRL and enable NS SMP bit access on CPU1 on HS device.
  47. * OMAP44XX EMU/HS devices - CPU0 SMP bit access is enabled in PPA
  48. * init and for CPU1, a secure PPA API provided. CPU0 must be ON
  49. * while executing NS_SMP API on CPU1 and PPA version must be 1.4.0+.
  50. * OMAP443X GP devices- SMP bit isn't accessible.
  51. * OMAP446X GP devices - SMP bit access is enabled on both CPUs.
  52. */
  53. if (cpu_is_omap443x() && (omap_type() != OMAP2_DEVICE_TYPE_GP))
  54. omap_secure_dispatcher(OMAP4_PPA_CPU_ACTRL_SMP_INDEX,
  55. 4, 0, 0, 0, 0, 0);
  56. /*
  57. * If any interrupts are already enabled for the primary
  58. * core (e.g. timer irq), then they will not have been enabled
  59. * for us: do so
  60. */
  61. gic_secondary_init(0);
  62. /*
  63. * Synchronise with the boot thread.
  64. */
  65. spin_lock(&boot_lock);
  66. spin_unlock(&boot_lock);
  67. }
  68. int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
  69. {
  70. static struct clockdomain *cpu1_clkdm;
  71. static bool booted;
  72. void __iomem *base = omap_get_wakeupgen_base();
  73. /*
  74. * Set synchronisation state between this boot processor
  75. * and the secondary one
  76. */
  77. spin_lock(&boot_lock);
  78. /*
  79. * Update the AuxCoreBoot0 with boot state for secondary core.
  80. * omap_secondary_startup() routine will hold the secondary core till
  81. * the AuxCoreBoot1 register is updated with cpu state
  82. * A barrier is added to ensure that write buffer is drained
  83. */
  84. if (omap_secure_apis_support())
  85. omap_modify_auxcoreboot0(0x200, 0xfffffdff);
  86. else
  87. __raw_writel(0x20, base + OMAP_AUX_CORE_BOOT_0);
  88. flush_cache_all();
  89. smp_wmb();
  90. if (!cpu1_clkdm)
  91. cpu1_clkdm = clkdm_lookup("mpu1_clkdm");
  92. /*
  93. * The SGI(Software Generated Interrupts) are not wakeup capable
  94. * from low power states. This is known limitation on OMAP4 and
  95. * needs to be worked around by using software forced clockdomain
  96. * wake-up. To wakeup CPU1, CPU0 forces the CPU1 clockdomain to
  97. * software force wakeup. The clockdomain is then put back to
  98. * hardware supervised mode.
  99. * More details can be found in OMAP4430 TRM - Version J
  100. * Section :
  101. * 4.3.4.2 Power States of CPU0 and CPU1
  102. */
  103. if (booted) {
  104. clkdm_wakeup(cpu1_clkdm);
  105. clkdm_allow_idle(cpu1_clkdm);
  106. } else {
  107. dsb_sev();
  108. booted = true;
  109. }
  110. gic_raise_softirq(cpumask_of(cpu), 0);
  111. /*
  112. * Now the secondary core is starting up let it run its
  113. * calibrations, then wait for it to finish
  114. */
  115. spin_unlock(&boot_lock);
  116. return 0;
  117. }
  118. static void __init wakeup_secondary(void)
  119. {
  120. void __iomem *base = omap_get_wakeupgen_base();
  121. /*
  122. * Write the address of secondary startup routine into the
  123. * AuxCoreBoot1 where ROM code will jump and start executing
  124. * on secondary core once out of WFE
  125. * A barrier is added to ensure that write buffer is drained
  126. */
  127. if (omap_secure_apis_support())
  128. omap_auxcoreboot_addr(virt_to_phys(omap_secondary_startup));
  129. else
  130. __raw_writel(virt_to_phys(omap5_secondary_startup),
  131. base + OMAP_AUX_CORE_BOOT_1);
  132. smp_wmb();
  133. /*
  134. * Send a 'sev' to wake the secondary core from WFE.
  135. * Drain the outstanding writes to memory
  136. */
  137. dsb_sev();
  138. mb();
  139. }
  140. /*
  141. * Initialise the CPU possible map early - this describes the CPUs
  142. * which may be present or become present in the system.
  143. */
  144. void __init smp_init_cpus(void)
  145. {
  146. unsigned int i = 0, ncores = 1, cpu_id;
  147. /* Use ARM cpuid check here, as SoC detection will not work so early */
  148. cpu_id = read_cpuid(CPUID_ID) & CPU_MASK;
  149. if (cpu_id == CPU_CORTEX_A9) {
  150. /*
  151. * Currently we can't call ioremap here because
  152. * SoC detection won't work until after init_early.
  153. */
  154. scu_base = OMAP2_L4_IO_ADDRESS(OMAP44XX_SCU_BASE);
  155. BUG_ON(!scu_base);
  156. ncores = scu_get_core_count(scu_base);
  157. } else if (cpu_id == CPU_CORTEX_A15) {
  158. ncores = OMAP5_CORE_COUNT;
  159. }
  160. /* sanity check */
  161. if (ncores > nr_cpu_ids) {
  162. pr_warn("SMP: %u cores greater than maximum (%u), clipping\n",
  163. ncores, nr_cpu_ids);
  164. ncores = nr_cpu_ids;
  165. }
  166. for (i = 0; i < ncores; i++)
  167. set_cpu_possible(i, true);
  168. set_smp_cross_call(gic_raise_softirq);
  169. }
  170. void __init platform_smp_prepare_cpus(unsigned int max_cpus)
  171. {
  172. /*
  173. * Initialise the SCU and wake up the secondary core using
  174. * wakeup_secondary().
  175. */
  176. if (scu_base)
  177. scu_enable(scu_base);
  178. wakeup_secondary();
  179. }