msdi.c 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161
  1. /*
  2. * MSDI IP block reset
  3. *
  4. * Copyright (C) 2012 Texas Instruments, Inc.
  5. * Paul Walmsley
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * version 2 as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  19. * 02110-1301 USA
  20. *
  21. * XXX What about pad muxing?
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/err.h>
  25. #include <plat/omap_hwmod.h>
  26. #include <plat/omap_device.h>
  27. #include <plat/mmc.h>
  28. #include "common.h"
  29. #include "control.h"
  30. #include "mux.h"
  31. /*
  32. * MSDI_CON_OFFSET: offset in bytes of the MSDI IP block's CON register
  33. * from the IP block's base address
  34. */
  35. #define MSDI_CON_OFFSET 0x0c
  36. /* Register bitfields in the CON register */
  37. #define MSDI_CON_POW_MASK BIT(11)
  38. #define MSDI_CON_CLKD_MASK (0x3f << 0)
  39. #define MSDI_CON_CLKD_SHIFT 0
  40. /* Maximum microseconds to wait for OMAP module to softreset */
  41. #define MAX_MODULE_SOFTRESET_WAIT 10000
  42. /* MSDI_TARGET_RESET_CLKD: clock divisor to use throughout the reset */
  43. #define MSDI_TARGET_RESET_CLKD 0x3ff
  44. /**
  45. * omap_msdi_reset - reset the MSDI IP block
  46. * @oh: struct omap_hwmod *
  47. *
  48. * The MSDI IP block on OMAP2420 has to have both the POW and CLKD
  49. * fields set inside its CON register for a reset to complete
  50. * successfully. This is not documented in the TRM. For CLKD, we use
  51. * the value that results in the lowest possible clock rate, to attempt
  52. * to avoid disturbing any cards.
  53. */
  54. int omap_msdi_reset(struct omap_hwmod *oh)
  55. {
  56. u16 v = 0;
  57. int c = 0;
  58. /* Write to the SOFTRESET bit */
  59. omap_hwmod_softreset(oh);
  60. /* Enable the MSDI core and internal clock */
  61. v |= MSDI_CON_POW_MASK;
  62. v |= MSDI_TARGET_RESET_CLKD << MSDI_CON_CLKD_SHIFT;
  63. omap_hwmod_write(v, oh, MSDI_CON_OFFSET);
  64. /* Poll on RESETDONE bit */
  65. omap_test_timeout((omap_hwmod_read(oh, oh->class->sysc->syss_offs)
  66. & SYSS_RESETDONE_MASK),
  67. MAX_MODULE_SOFTRESET_WAIT, c);
  68. if (c == MAX_MODULE_SOFTRESET_WAIT)
  69. pr_warning("%s: %s: softreset failed (waited %d usec)\n",
  70. __func__, oh->name, MAX_MODULE_SOFTRESET_WAIT);
  71. else
  72. pr_debug("%s: %s: softreset in %d usec\n", __func__,
  73. oh->name, c);
  74. /* Disable the MSDI internal clock */
  75. v &= ~MSDI_CON_CLKD_MASK;
  76. omap_hwmod_write(v, oh, MSDI_CON_OFFSET);
  77. return 0;
  78. }
  79. #if defined(CONFIG_MMC_OMAP) || defined(CONFIG_MMC_OMAP_MODULE)
  80. static inline void omap242x_mmc_mux(struct omap_mmc_platform_data
  81. *mmc_controller)
  82. {
  83. if ((mmc_controller->slots[0].switch_pin > 0) && \
  84. (mmc_controller->slots[0].switch_pin < OMAP_MAX_GPIO_LINES))
  85. omap_mux_init_gpio(mmc_controller->slots[0].switch_pin,
  86. OMAP_PIN_INPUT_PULLUP);
  87. if ((mmc_controller->slots[0].gpio_wp > 0) && \
  88. (mmc_controller->slots[0].gpio_wp < OMAP_MAX_GPIO_LINES))
  89. omap_mux_init_gpio(mmc_controller->slots[0].gpio_wp,
  90. OMAP_PIN_INPUT_PULLUP);
  91. omap_mux_init_signal("sdmmc_cmd", 0);
  92. omap_mux_init_signal("sdmmc_clki", 0);
  93. omap_mux_init_signal("sdmmc_clko", 0);
  94. omap_mux_init_signal("sdmmc_dat0", 0);
  95. omap_mux_init_signal("sdmmc_dat_dir0", 0);
  96. omap_mux_init_signal("sdmmc_cmd_dir", 0);
  97. if (mmc_controller->slots[0].caps & MMC_CAP_4_BIT_DATA) {
  98. omap_mux_init_signal("sdmmc_dat1", 0);
  99. omap_mux_init_signal("sdmmc_dat2", 0);
  100. omap_mux_init_signal("sdmmc_dat3", 0);
  101. omap_mux_init_signal("sdmmc_dat_dir1", 0);
  102. omap_mux_init_signal("sdmmc_dat_dir2", 0);
  103. omap_mux_init_signal("sdmmc_dat_dir3", 0);
  104. }
  105. /*
  106. * Use internal loop-back in MMC/SDIO Module Input Clock
  107. * selection
  108. */
  109. if (mmc_controller->slots[0].internal_clock) {
  110. u32 v = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0);
  111. v |= (1 << 24);
  112. omap_ctrl_writel(v, OMAP2_CONTROL_DEVCONF0);
  113. }
  114. }
  115. void __init omap242x_init_mmc(struct omap_mmc_platform_data **mmc_data)
  116. {
  117. struct platform_device *pdev;
  118. struct omap_hwmod *oh;
  119. int id = 0;
  120. char *oh_name = "msdi1";
  121. char *dev_name = "mmci-omap";
  122. if (!mmc_data[0]) {
  123. pr_err("%s fails: Incomplete platform data\n", __func__);
  124. return;
  125. }
  126. omap242x_mmc_mux(mmc_data[0]);
  127. oh = omap_hwmod_lookup(oh_name);
  128. if (!oh) {
  129. pr_err("Could not look up %s\n", oh_name);
  130. return;
  131. }
  132. pdev = omap_device_build(dev_name, id, oh, mmc_data[0],
  133. sizeof(struct omap_mmc_platform_data), NULL, 0, 0);
  134. if (IS_ERR(pdev))
  135. WARN(1, "Can'd build omap_device for %s:%s.\n",
  136. dev_name, oh->name);
  137. }
  138. #endif