cm-regbits-33xx.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687
  1. /*
  2. * AM33XX Power Management register bits
  3. *
  4. * This file is automatically generated from the AM33XX hardware databases.
  5. * Vaibhav Hiremath <hvaibhav@ti.com>
  6. *
  7. * Copyright (C) 2011-2012 Texas Instruments Incorporated - http://www.ti.com/
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation version 2.
  12. *
  13. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  14. * kind, whether express or implied; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #ifndef __ARCH_ARM_MACH_OMAP2_CM_REGBITS_33XX_H
  19. #define __ARCH_ARM_MACH_OMAP2_CM_REGBITS_33XX_H
  20. /*
  21. * Used by CM_AUTOIDLE_DPLL_CORE, CM_AUTOIDLE_DPLL_DDR, CM_AUTOIDLE_DPLL_DISP,
  22. * CM_AUTOIDLE_DPLL_MPU, CM_AUTOIDLE_DPLL_PER
  23. */
  24. #define AM33XX_AUTO_DPLL_MODE_SHIFT 0
  25. #define AM33XX_AUTO_DPLL_MODE_MASK (0x7 << 0)
  26. /* Used by CM_WKUP_CLKSTCTRL */
  27. #define AM33XX_CLKACTIVITY_ADC_FCLK_SHIFT 14
  28. #define AM33XX_CLKACTIVITY_ADC_FCLK_MASK (1 << 16)
  29. /* Used by CM_PER_L4LS_CLKSTCTRL */
  30. #define AM33XX_CLKACTIVITY_CAN_CLK_SHIFT 11
  31. #define AM33XX_CLKACTIVITY_CAN_CLK_MASK (1 << 11)
  32. /* Used by CM_PER_CLK_24MHZ_CLKSTCTRL */
  33. #define AM33XX_CLKACTIVITY_CLK_24MHZ_GCLK_SHIFT 4
  34. #define AM33XX_CLKACTIVITY_CLK_24MHZ_GCLK_MASK (1 << 4)
  35. /* Used by CM_PER_CPSW_CLKSTCTRL */
  36. #define AM33XX_CLKACTIVITY_CPSW_125MHZ_GCLK_SHIFT 4
  37. #define AM33XX_CLKACTIVITY_CPSW_125MHZ_GCLK_MASK (1 << 4)
  38. /* Used by CM_PER_L4HS_CLKSTCTRL */
  39. #define AM33XX_CLKACTIVITY_CPSW_250MHZ_GCLK_SHIFT 4
  40. #define AM33XX_CLKACTIVITY_CPSW_250MHZ_GCLK_MASK (1 << 4)
  41. /* Used by CM_PER_L4HS_CLKSTCTRL */
  42. #define AM33XX_CLKACTIVITY_CPSW_50MHZ_GCLK_SHIFT 5
  43. #define AM33XX_CLKACTIVITY_CPSW_50MHZ_GCLK_MASK (1 << 5)
  44. /* Used by CM_PER_L4HS_CLKSTCTRL */
  45. #define AM33XX_CLKACTIVITY_CPSW_5MHZ_GCLK_SHIFT 6
  46. #define AM33XX_CLKACTIVITY_CPSW_5MHZ_GCLK_MASK (1 << 6)
  47. /* Used by CM_PER_L3_CLKSTCTRL */
  48. #define AM33XX_CLKACTIVITY_CPTS_RFT_GCLK_SHIFT 6
  49. #define AM33XX_CLKACTIVITY_CPTS_RFT_GCLK_MASK (1 << 6)
  50. /* Used by CM_CEFUSE_CLKSTCTRL */
  51. #define AM33XX_CLKACTIVITY_CUST_EFUSE_SYS_CLK_SHIFT 9
  52. #define AM33XX_CLKACTIVITY_CUST_EFUSE_SYS_CLK_MASK (1 << 9)
  53. /* Used by CM_L3_AON_CLKSTCTRL */
  54. #define AM33XX_CLKACTIVITY_DBGSYSCLK_SHIFT 2
  55. #define AM33XX_CLKACTIVITY_DBGSYSCLK_MASK (1 << 2)
  56. /* Used by CM_L3_AON_CLKSTCTRL */
  57. #define AM33XX_CLKACTIVITY_DEBUG_CLKA_SHIFT 4
  58. #define AM33XX_CLKACTIVITY_DEBUG_CLKA_MASK (1 << 4)
  59. /* Used by CM_PER_L3_CLKSTCTRL */
  60. #define AM33XX_CLKACTIVITY_EMIF_GCLK_SHIFT 2
  61. #define AM33XX_CLKACTIVITY_EMIF_GCLK_MASK (1 << 2)
  62. /* Used by CM_GFX_L3_CLKSTCTRL */
  63. #define AM33XX_CLKACTIVITY_GFX_FCLK_SHIFT 9
  64. #define AM33XX_CLKACTIVITY_GFX_FCLK_MASK (1 << 9)
  65. /* Used by CM_GFX_L3_CLKSTCTRL */
  66. #define AM33XX_CLKACTIVITY_GFX_L3_GCLK_SHIFT 8
  67. #define AM33XX_CLKACTIVITY_GFX_L3_GCLK_MASK (1 << 8)
  68. /* Used by CM_WKUP_CLKSTCTRL */
  69. #define AM33XX_CLKACTIVITY_GPIO0_GDBCLK_SHIFT 8
  70. #define AM33XX_CLKACTIVITY_GPIO0_GDBCLK_MASK (1 << 8)
  71. /* Used by CM_PER_L4LS_CLKSTCTRL */
  72. #define AM33XX_CLKACTIVITY_GPIO_1_GDBCLK_SHIFT 19
  73. #define AM33XX_CLKACTIVITY_GPIO_1_GDBCLK_MASK (1 << 19)
  74. /* Used by CM_PER_L4LS_CLKSTCTRL */
  75. #define AM33XX_CLKACTIVITY_GPIO_2_GDBCLK_SHIFT 20
  76. #define AM33XX_CLKACTIVITY_GPIO_2_GDBCLK_MASK (1 << 20)
  77. /* Used by CM_PER_L4LS_CLKSTCTRL */
  78. #define AM33XX_CLKACTIVITY_GPIO_3_GDBCLK_SHIFT 21
  79. #define AM33XX_CLKACTIVITY_GPIO_3_GDBCLK_MASK (1 << 21)
  80. /* Used by CM_PER_L4LS_CLKSTCTRL */
  81. #define AM33XX_CLKACTIVITY_GPIO_4_GDBCLK_SHIFT 22
  82. #define AM33XX_CLKACTIVITY_GPIO_4_GDBCLK_MASK (1 << 22)
  83. /* Used by CM_PER_L4LS_CLKSTCTRL */
  84. #define AM33XX_CLKACTIVITY_GPIO_5_GDBCLK_SHIFT 26
  85. #define AM33XX_CLKACTIVITY_GPIO_5_GDBCLK_MASK (1 << 26)
  86. /* Used by CM_PER_L4LS_CLKSTCTRL */
  87. #define AM33XX_CLKACTIVITY_GPIO_6_GDBCLK_SHIFT 18
  88. #define AM33XX_CLKACTIVITY_GPIO_6_GDBCLK_MASK (1 << 18)
  89. /* Used by CM_WKUP_CLKSTCTRL */
  90. #define AM33XX_CLKACTIVITY_I2C0_GFCLK_SHIFT 11
  91. #define AM33XX_CLKACTIVITY_I2C0_GFCLK_MASK (1 << 11)
  92. /* Used by CM_PER_L4LS_CLKSTCTRL */
  93. #define AM33XX_CLKACTIVITY_I2C_FCLK_SHIFT 24
  94. #define AM33XX_CLKACTIVITY_I2C_FCLK_MASK (1 << 24)
  95. /* Used by CM_PER_PRUSS_CLKSTCTRL */
  96. #define AM33XX_CLKACTIVITY_PRUSS_IEP_GCLK_SHIFT 5
  97. #define AM33XX_CLKACTIVITY_PRUSS_IEP_GCLK_MASK (1 << 5)
  98. /* Used by CM_PER_PRUSS_CLKSTCTRL */
  99. #define AM33XX_CLKACTIVITY_PRUSS_OCP_GCLK_SHIFT 4
  100. #define AM33XX_CLKACTIVITY_PRUSS_OCP_GCLK_MASK (1 << 4)
  101. /* Used by CM_PER_PRUSS_CLKSTCTRL */
  102. #define AM33XX_CLKACTIVITY_PRUSS_UART_GCLK_SHIFT 6
  103. #define AM33XX_CLKACTIVITY_PRUSS_UART_GCLK_MASK (1 << 6)
  104. /* Used by CM_PER_L3S_CLKSTCTRL */
  105. #define AM33XX_CLKACTIVITY_L3S_GCLK_SHIFT 3
  106. #define AM33XX_CLKACTIVITY_L3S_GCLK_MASK (1 << 3)
  107. /* Used by CM_L3_AON_CLKSTCTRL */
  108. #define AM33XX_CLKACTIVITY_L3_AON_GCLK_SHIFT 3
  109. #define AM33XX_CLKACTIVITY_L3_AON_GCLK_MASK (1 << 3)
  110. /* Used by CM_PER_L3_CLKSTCTRL */
  111. #define AM33XX_CLKACTIVITY_L3_GCLK_SHIFT 4
  112. #define AM33XX_CLKACTIVITY_L3_GCLK_MASK (1 << 4)
  113. /* Used by CM_PER_L4FW_CLKSTCTRL */
  114. #define AM33XX_CLKACTIVITY_L4FW_GCLK_SHIFT 8
  115. #define AM33XX_CLKACTIVITY_L4FW_GCLK_MASK (1 << 8)
  116. /* Used by CM_PER_L4HS_CLKSTCTRL */
  117. #define AM33XX_CLKACTIVITY_L4HS_GCLK_SHIFT 3
  118. #define AM33XX_CLKACTIVITY_L4HS_GCLK_MASK (1 << 3)
  119. /* Used by CM_PER_L4LS_CLKSTCTRL */
  120. #define AM33XX_CLKACTIVITY_L4LS_GCLK_SHIFT 8
  121. #define AM33XX_CLKACTIVITY_L4LS_GCLK_MASK (1 << 8)
  122. /* Used by CM_GFX_L4LS_GFX_CLKSTCTRL__1 */
  123. #define AM33XX_CLKACTIVITY_L4LS_GFX_GCLK_SHIFT 8
  124. #define AM33XX_CLKACTIVITY_L4LS_GFX_GCLK_MASK (1 << 8)
  125. /* Used by CM_CEFUSE_CLKSTCTRL */
  126. #define AM33XX_CLKACTIVITY_L4_CEFUSE_GICLK_SHIFT 8
  127. #define AM33XX_CLKACTIVITY_L4_CEFUSE_GICLK_MASK (1 << 8)
  128. /* Used by CM_RTC_CLKSTCTRL */
  129. #define AM33XX_CLKACTIVITY_L4_RTC_GCLK_SHIFT 8
  130. #define AM33XX_CLKACTIVITY_L4_RTC_GCLK_MASK (1 << 8)
  131. /* Used by CM_L4_WKUP_AON_CLKSTCTRL */
  132. #define AM33XX_CLKACTIVITY_L4_WKUP_AON_GCLK_SHIFT 2
  133. #define AM33XX_CLKACTIVITY_L4_WKUP_AON_GCLK_MASK (1 << 2)
  134. /* Used by CM_WKUP_CLKSTCTRL */
  135. #define AM33XX_CLKACTIVITY_L4_WKUP_GCLK_SHIFT 2
  136. #define AM33XX_CLKACTIVITY_L4_WKUP_GCLK_MASK (1 << 2)
  137. /* Used by CM_PER_L4LS_CLKSTCTRL */
  138. #define AM33XX_CLKACTIVITY_LCDC_GCLK_SHIFT 17
  139. #define AM33XX_CLKACTIVITY_LCDC_GCLK_MASK (1 << 17)
  140. /* Used by CM_PER_LCDC_CLKSTCTRL */
  141. #define AM33XX_CLKACTIVITY_LCDC_L3_OCP_GCLK_SHIFT 4
  142. #define AM33XX_CLKACTIVITY_LCDC_L3_OCP_GCLK_MASK (1 << 4)
  143. /* Used by CM_PER_LCDC_CLKSTCTRL */
  144. #define AM33XX_CLKACTIVITY_LCDC_L4_OCP_GCLK_SHIFT 5
  145. #define AM33XX_CLKACTIVITY_LCDC_L4_OCP_GCLK_MASK (1 << 5)
  146. /* Used by CM_PER_L3_CLKSTCTRL */
  147. #define AM33XX_CLKACTIVITY_MCASP_GCLK_SHIFT 7
  148. #define AM33XX_CLKACTIVITY_MCASP_GCLK_MASK (1 << 7)
  149. /* Used by CM_PER_L3_CLKSTCTRL */
  150. #define AM33XX_CLKACTIVITY_MMC_FCLK_SHIFT 3
  151. #define AM33XX_CLKACTIVITY_MMC_FCLK_MASK (1 << 3)
  152. /* Used by CM_MPU_CLKSTCTRL */
  153. #define AM33XX_CLKACTIVITY_MPU_CLK_SHIFT 2
  154. #define AM33XX_CLKACTIVITY_MPU_CLK_MASK (1 << 2)
  155. /* Used by CM_PER_OCPWP_L3_CLKSTCTRL */
  156. #define AM33XX_CLKACTIVITY_OCPWP_L3_GCLK_SHIFT 4
  157. #define AM33XX_CLKACTIVITY_OCPWP_L3_GCLK_MASK (1 << 4)
  158. /* Used by CM_PER_OCPWP_L3_CLKSTCTRL */
  159. #define AM33XX_CLKACTIVITY_OCPWP_L4_GCLK_SHIFT 5
  160. #define AM33XX_CLKACTIVITY_OCPWP_L4_GCLK_MASK (1 << 5)
  161. /* Used by CM_RTC_CLKSTCTRL */
  162. #define AM33XX_CLKACTIVITY_RTC_32KCLK_SHIFT 9
  163. #define AM33XX_CLKACTIVITY_RTC_32KCLK_MASK (1 << 9)
  164. /* Used by CM_PER_L4LS_CLKSTCTRL */
  165. #define AM33XX_CLKACTIVITY_SPI_GCLK_SHIFT 25
  166. #define AM33XX_CLKACTIVITY_SPI_GCLK_MASK (1 << 25)
  167. /* Used by CM_WKUP_CLKSTCTRL */
  168. #define AM33XX_CLKACTIVITY_SR_SYSCLK_SHIFT 3
  169. #define AM33XX_CLKACTIVITY_SR_SYSCLK_MASK (1 << 3)
  170. /* Used by CM_WKUP_CLKSTCTRL */
  171. #define AM33XX_CLKACTIVITY_TIMER0_GCLK_SHIFT 10
  172. #define AM33XX_CLKACTIVITY_TIMER0_GCLK_MASK (1 << 10)
  173. /* Used by CM_WKUP_CLKSTCTRL */
  174. #define AM33XX_CLKACTIVITY_TIMER1_GCLK_SHIFT 13
  175. #define AM33XX_CLKACTIVITY_TIMER1_GCLK_MASK (1 << 13)
  176. /* Used by CM_PER_L4LS_CLKSTCTRL */
  177. #define AM33XX_CLKACTIVITY_TIMER2_GCLK_SHIFT 14
  178. #define AM33XX_CLKACTIVITY_TIMER2_GCLK_MASK (1 << 14)
  179. /* Used by CM_PER_L4LS_CLKSTCTRL */
  180. #define AM33XX_CLKACTIVITY_TIMER3_GCLK_SHIFT 15
  181. #define AM33XX_CLKACTIVITY_TIMER3_GCLK_MASK (1 << 15)
  182. /* Used by CM_PER_L4LS_CLKSTCTRL */
  183. #define AM33XX_CLKACTIVITY_TIMER4_GCLK_SHIFT 16
  184. #define AM33XX_CLKACTIVITY_TIMER4_GCLK_MASK (1 << 16)
  185. /* Used by CM_PER_L4LS_CLKSTCTRL */
  186. #define AM33XX_CLKACTIVITY_TIMER5_GCLK_SHIFT 27
  187. #define AM33XX_CLKACTIVITY_TIMER5_GCLK_MASK (1 << 27)
  188. /* Used by CM_PER_L4LS_CLKSTCTRL */
  189. #define AM33XX_CLKACTIVITY_TIMER6_GCLK_SHIFT 28
  190. #define AM33XX_CLKACTIVITY_TIMER6_GCLK_MASK (1 << 28)
  191. /* Used by CM_PER_L4LS_CLKSTCTRL */
  192. #define AM33XX_CLKACTIVITY_TIMER7_GCLK_SHIFT 13
  193. #define AM33XX_CLKACTIVITY_TIMER7_GCLK_MASK (1 << 13)
  194. /* Used by CM_WKUP_CLKSTCTRL */
  195. #define AM33XX_CLKACTIVITY_UART0_GFCLK_SHIFT 12
  196. #define AM33XX_CLKACTIVITY_UART0_GFCLK_MASK (1 << 12)
  197. /* Used by CM_PER_L4LS_CLKSTCTRL */
  198. #define AM33XX_CLKACTIVITY_UART_GFCLK_SHIFT 10
  199. #define AM33XX_CLKACTIVITY_UART_GFCLK_MASK (1 << 10)
  200. /* Used by CM_WKUP_CLKSTCTRL */
  201. #define AM33XX_CLKACTIVITY_WDT0_GCLK_SHIFT 9
  202. #define AM33XX_CLKACTIVITY_WDT0_GCLK_MASK (1 << 9)
  203. /* Used by CM_WKUP_CLKSTCTRL */
  204. #define AM33XX_CLKACTIVITY_WDT1_GCLK_SHIFT 4
  205. #define AM33XX_CLKACTIVITY_WDT1_GCLK_MASK (1 << 4)
  206. /* Used by CLKSEL_GFX_FCLK */
  207. #define AM33XX_CLKDIV_SEL_GFX_FCLK_SHIFT 0
  208. #define AM33XX_CLKDIV_SEL_GFX_FCLK_MASK (1 << 0)
  209. /* Used by CM_CLKOUT_CTRL */
  210. #define AM33XX_CLKOUT2DIV_SHIFT 3
  211. #define AM33XX_CLKOUT2DIV_MASK (0x05 << 3)
  212. /* Used by CM_CLKOUT_CTRL */
  213. #define AM33XX_CLKOUT2EN_SHIFT 7
  214. #define AM33XX_CLKOUT2EN_MASK (1 << 7)
  215. /* Used by CM_CLKOUT_CTRL */
  216. #define AM33XX_CLKOUT2SOURCE_SHIFT 0
  217. #define AM33XX_CLKOUT2SOURCE_MASK (0x02 << 0)
  218. /*
  219. * Used by CLKSEL_GPIO0_DBCLK, CLKSEL_LCDC_PIXEL_CLK, CLKSEL_TIMER2_CLK,
  220. * CLKSEL_TIMER3_CLK, CLKSEL_TIMER4_CLK, CLKSEL_TIMER5_CLK, CLKSEL_TIMER6_CLK,
  221. * CLKSEL_TIMER7_CLK
  222. */
  223. #define AM33XX_CLKSEL_SHIFT 0
  224. #define AM33XX_CLKSEL_MASK (0x01 << 0)
  225. /*
  226. * Renamed from CLKSEL Used by CLKSEL_PRUSS_OCP_CLK, CLKSEL_WDT1_CLK,
  227. * CM_CPTS_RFT_CLKSEL
  228. */
  229. #define AM33XX_CLKSEL_0_0_SHIFT 0
  230. #define AM33XX_CLKSEL_0_0_MASK (1 << 0)
  231. #define AM33XX_CLKSEL_0_1_SHIFT 0
  232. #define AM33XX_CLKSEL_0_1_MASK (3 << 0)
  233. /* Renamed from CLKSEL Used by CLKSEL_TIMER1MS_CLK */
  234. #define AM33XX_CLKSEL_0_2_SHIFT 0
  235. #define AM33XX_CLKSEL_0_2_MASK (7 << 0)
  236. /* Used by CLKSEL_GFX_FCLK */
  237. #define AM33XX_CLKSEL_GFX_FCLK_SHIFT 1
  238. #define AM33XX_CLKSEL_GFX_FCLK_MASK (1 << 1)
  239. /*
  240. * Used by CM_MPU_CLKSTCTRL, CM_RTC_CLKSTCTRL, CM_PER_CLK_24MHZ_CLKSTCTRL,
  241. * CM_PER_CPSW_CLKSTCTRL, CM_PER_PRUSS_CLKSTCTRL, CM_PER_L3S_CLKSTCTRL,
  242. * CM_PER_L3_CLKSTCTRL, CM_PER_L4FW_CLKSTCTRL, CM_PER_L4HS_CLKSTCTRL,
  243. * CM_PER_L4LS_CLKSTCTRL, CM_PER_LCDC_CLKSTCTRL, CM_PER_OCPWP_L3_CLKSTCTRL,
  244. * CM_L3_AON_CLKSTCTRL, CM_L4_WKUP_AON_CLKSTCTRL, CM_WKUP_CLKSTCTRL,
  245. * CM_GFX_L3_CLKSTCTRL, CM_GFX_L4LS_GFX_CLKSTCTRL__1, CM_CEFUSE_CLKSTCTRL
  246. */
  247. #define AM33XX_CLKTRCTRL_SHIFT 0
  248. #define AM33XX_CLKTRCTRL_MASK (0x3 << 0)
  249. /*
  250. * Used by CM_SSC_DELTAMSTEP_DPLL_CORE, CM_SSC_DELTAMSTEP_DPLL_DDR,
  251. * CM_SSC_DELTAMSTEP_DPLL_DISP, CM_SSC_DELTAMSTEP_DPLL_MPU,
  252. * CM_SSC_DELTAMSTEP_DPLL_PER
  253. */
  254. #define AM33XX_DELTAMSTEP_SHIFT 0
  255. #define AM33XX_DELTAMSTEP_MASK (0x19 << 0)
  256. /* Used by CM_CLKSEL_DPLL_DDR, CM_CLKSEL_DPLL_DISP, CM_CLKSEL_DPLL_MPU */
  257. #define AM33XX_DPLL_BYP_CLKSEL_SHIFT 23
  258. #define AM33XX_DPLL_BYP_CLKSEL_MASK (1 << 23)
  259. /* Used by CM_CLKDCOLDO_DPLL_PER */
  260. #define AM33XX_DPLL_CLKDCOLDO_GATE_CTRL_SHIFT 8
  261. #define AM33XX_DPLL_CLKDCOLDO_GATE_CTRL_MASK (1 << 8)
  262. /* Used by CM_CLKDCOLDO_DPLL_PER */
  263. #define AM33XX_DPLL_CLKDCOLDO_PWDN_SHIFT 12
  264. #define AM33XX_DPLL_CLKDCOLDO_PWDN_MASK (1 << 12)
  265. /* Used by CM_DIV_M2_DPLL_DDR, CM_DIV_M2_DPLL_DISP, CM_DIV_M2_DPLL_MPU */
  266. #define AM33XX_DPLL_CLKOUT_DIV_SHIFT 0
  267. #define AM33XX_DPLL_CLKOUT_DIV_MASK (0x1f << 0)
  268. /* Renamed from DPLL_CLKOUT_DIV Used by CM_DIV_M2_DPLL_PER */
  269. #define AM33XX_DPLL_CLKOUT_DIV_0_6_SHIFT 0
  270. #define AM33XX_DPLL_CLKOUT_DIV_0_6_MASK (0x06 << 0)
  271. /* Used by CM_DIV_M2_DPLL_DDR, CM_DIV_M2_DPLL_DISP, CM_DIV_M2_DPLL_MPU */
  272. #define AM33XX_DPLL_CLKOUT_DIVCHACK_SHIFT 5
  273. #define AM33XX_DPLL_CLKOUT_DIVCHACK_MASK (1 << 5)
  274. /* Renamed from DPLL_CLKOUT_DIVCHACK Used by CM_DIV_M2_DPLL_PER */
  275. #define AM33XX_DPLL_CLKOUT_DIVCHACK_M2_PER_SHIFT 7
  276. #define AM33XX_DPLL_CLKOUT_DIVCHACK_M2_PER_MASK (1 << 7)
  277. /*
  278. * Used by CM_DIV_M2_DPLL_DDR, CM_DIV_M2_DPLL_DISP, CM_DIV_M2_DPLL_MPU,
  279. * CM_DIV_M2_DPLL_PER
  280. */
  281. #define AM33XX_DPLL_CLKOUT_GATE_CTRL_SHIFT 8
  282. #define AM33XX_DPLL_CLKOUT_GATE_CTRL_MASK (1 << 8)
  283. /*
  284. * Used by CM_CLKSEL_DPLL_CORE, CM_CLKSEL_DPLL_DDR, CM_CLKSEL_DPLL_DISP,
  285. * CM_CLKSEL_DPLL_MPU
  286. */
  287. #define AM33XX_DPLL_DIV_SHIFT 0
  288. #define AM33XX_DPLL_DIV_MASK (0x7f << 0)
  289. #define AM33XX_DPLL_PER_DIV_MASK (0xff << 0)
  290. /* Renamed from DPLL_DIV Used by CM_CLKSEL_DPLL_PERIPH */
  291. #define AM33XX_DPLL_DIV_0_7_SHIFT 0
  292. #define AM33XX_DPLL_DIV_0_7_MASK (0x07 << 0)
  293. /*
  294. * Used by CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDR, CM_CLKMODE_DPLL_DISP,
  295. * CM_CLKMODE_DPLL_MPU
  296. */
  297. #define AM33XX_DPLL_DRIFTGUARD_EN_SHIFT 8
  298. #define AM33XX_DPLL_DRIFTGUARD_EN_MASK (1 << 8)
  299. /*
  300. * Used by CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDR, CM_CLKMODE_DPLL_DISP,
  301. * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER
  302. */
  303. #define AM33XX_DPLL_EN_SHIFT 0
  304. #define AM33XX_DPLL_EN_MASK (0x7 << 0)
  305. /*
  306. * Used by CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDR, CM_CLKMODE_DPLL_DISP,
  307. * CM_CLKMODE_DPLL_MPU
  308. */
  309. #define AM33XX_DPLL_LPMODE_EN_SHIFT 10
  310. #define AM33XX_DPLL_LPMODE_EN_MASK (1 << 10)
  311. /*
  312. * Used by CM_CLKSEL_DPLL_CORE, CM_CLKSEL_DPLL_DDR, CM_CLKSEL_DPLL_DISP,
  313. * CM_CLKSEL_DPLL_MPU
  314. */
  315. #define AM33XX_DPLL_MULT_SHIFT 8
  316. #define AM33XX_DPLL_MULT_MASK (0x7ff << 8)
  317. /* Renamed from DPLL_MULT Used by CM_CLKSEL_DPLL_PERIPH */
  318. #define AM33XX_DPLL_MULT_PERIPH_SHIFT 8
  319. #define AM33XX_DPLL_MULT_PERIPH_MASK (0xfff << 8)
  320. /*
  321. * Used by CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDR, CM_CLKMODE_DPLL_DISP,
  322. * CM_CLKMODE_DPLL_MPU
  323. */
  324. #define AM33XX_DPLL_REGM4XEN_SHIFT 11
  325. #define AM33XX_DPLL_REGM4XEN_MASK (1 << 11)
  326. /* Used by CM_CLKSEL_DPLL_PERIPH */
  327. #define AM33XX_DPLL_SD_DIV_SHIFT 24
  328. #define AM33XX_DPLL_SD_DIV_MASK (24, 31)
  329. /*
  330. * Used by CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDR, CM_CLKMODE_DPLL_DISP,
  331. * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER
  332. */
  333. #define AM33XX_DPLL_SSC_ACK_SHIFT 13
  334. #define AM33XX_DPLL_SSC_ACK_MASK (1 << 13)
  335. /*
  336. * Used by CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDR, CM_CLKMODE_DPLL_DISP,
  337. * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER
  338. */
  339. #define AM33XX_DPLL_SSC_DOWNSPREAD_SHIFT 14
  340. #define AM33XX_DPLL_SSC_DOWNSPREAD_MASK (1 << 14)
  341. /*
  342. * Used by CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDR, CM_CLKMODE_DPLL_DISP,
  343. * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER
  344. */
  345. #define AM33XX_DPLL_SSC_EN_SHIFT 12
  346. #define AM33XX_DPLL_SSC_EN_MASK (1 << 12)
  347. /* Used by CM_DIV_M4_DPLL_CORE */
  348. #define AM33XX_HSDIVIDER_CLKOUT1_DIV_SHIFT 0
  349. #define AM33XX_HSDIVIDER_CLKOUT1_DIV_MASK (0x1f << 0)
  350. /* Used by CM_DIV_M4_DPLL_CORE */
  351. #define AM33XX_HSDIVIDER_CLKOUT1_DIVCHACK_SHIFT 5
  352. #define AM33XX_HSDIVIDER_CLKOUT1_DIVCHACK_MASK (1 << 5)
  353. /* Used by CM_DIV_M4_DPLL_CORE */
  354. #define AM33XX_HSDIVIDER_CLKOUT1_GATE_CTRL_SHIFT 8
  355. #define AM33XX_HSDIVIDER_CLKOUT1_GATE_CTRL_MASK (1 << 8)
  356. /* Used by CM_DIV_M4_DPLL_CORE */
  357. #define AM33XX_HSDIVIDER_CLKOUT1_PWDN_SHIFT 12
  358. #define AM33XX_HSDIVIDER_CLKOUT1_PWDN_MASK (1 << 12)
  359. /* Used by CM_DIV_M5_DPLL_CORE */
  360. #define AM33XX_HSDIVIDER_CLKOUT2_DIV_SHIFT 0
  361. #define AM33XX_HSDIVIDER_CLKOUT2_DIV_MASK (0x1f << 0)
  362. /* Used by CM_DIV_M5_DPLL_CORE */
  363. #define AM33XX_HSDIVIDER_CLKOUT2_DIVCHACK_SHIFT 5
  364. #define AM33XX_HSDIVIDER_CLKOUT2_DIVCHACK_MASK (1 << 5)
  365. /* Used by CM_DIV_M5_DPLL_CORE */
  366. #define AM33XX_HSDIVIDER_CLKOUT2_GATE_CTRL_SHIFT 8
  367. #define AM33XX_HSDIVIDER_CLKOUT2_GATE_CTRL_MASK (1 << 8)
  368. /* Used by CM_DIV_M5_DPLL_CORE */
  369. #define AM33XX_HSDIVIDER_CLKOUT2_PWDN_SHIFT 12
  370. #define AM33XX_HSDIVIDER_CLKOUT2_PWDN_MASK (1 << 12)
  371. /* Used by CM_DIV_M6_DPLL_CORE */
  372. #define AM33XX_HSDIVIDER_CLKOUT3_DIV_SHIFT 0
  373. #define AM33XX_HSDIVIDER_CLKOUT3_DIV_MASK (0x04 << 0)
  374. /* Used by CM_DIV_M6_DPLL_CORE */
  375. #define AM33XX_HSDIVIDER_CLKOUT3_DIVCHACK_SHIFT 5
  376. #define AM33XX_HSDIVIDER_CLKOUT3_DIVCHACK_MASK (1 << 5)
  377. /* Used by CM_DIV_M6_DPLL_CORE */
  378. #define AM33XX_HSDIVIDER_CLKOUT3_GATE_CTRL_SHIFT 8
  379. #define AM33XX_HSDIVIDER_CLKOUT3_GATE_CTRL_MASK (1 << 8)
  380. /* Used by CM_DIV_M6_DPLL_CORE */
  381. #define AM33XX_HSDIVIDER_CLKOUT3_PWDN_SHIFT 12
  382. #define AM33XX_HSDIVIDER_CLKOUT3_PWDN_MASK (1 << 12)
  383. /*
  384. * Used by CM_MPU_MPU_CLKCTRL, CM_RTC_RTC_CLKCTRL, CM_PER_AES0_CLKCTRL,
  385. * CM_PER_AES1_CLKCTRL, CM_PER_CLKDIV32K_CLKCTRL, CM_PER_CPGMAC0_CLKCTRL,
  386. * CM_PER_DCAN0_CLKCTRL, CM_PER_DCAN1_CLKCTRL, CM_PER_DES_CLKCTRL,
  387. * CM_PER_ELM_CLKCTRL, CM_PER_EMIF_CLKCTRL, CM_PER_EMIF_FW_CLKCTRL,
  388. * CM_PER_EPWMSS0_CLKCTRL, CM_PER_EPWMSS1_CLKCTRL, CM_PER_EPWMSS2_CLKCTRL,
  389. * CM_PER_GPIO1_CLKCTRL, CM_PER_GPIO2_CLKCTRL, CM_PER_GPIO3_CLKCTRL,
  390. * CM_PER_GPIO4_CLKCTRL, CM_PER_GPIO5_CLKCTRL, CM_PER_GPIO6_CLKCTRL,
  391. * CM_PER_GPMC_CLKCTRL, CM_PER_I2C1_CLKCTRL, CM_PER_I2C2_CLKCTRL,
  392. * CM_PER_PRUSS_CLKCTRL, CM_PER_IEEE5000_CLKCTRL, CM_PER_L3_CLKCTRL,
  393. * CM_PER_L3_INSTR_CLKCTRL, CM_PER_L4FW_CLKCTRL, CM_PER_L4HS_CLKCTRL,
  394. * CM_PER_L4LS_CLKCTRL, CM_PER_LCDC_CLKCTRL, CM_PER_MAILBOX0_CLKCTRL,
  395. * CM_PER_MAILBOX1_CLKCTRL, CM_PER_MCASP0_CLKCTRL, CM_PER_MCASP1_CLKCTRL,
  396. * CM_PER_MCASP2_CLKCTRL, CM_PER_MLB_CLKCTRL, CM_PER_MMC0_CLKCTRL,
  397. * CM_PER_MMC1_CLKCTRL, CM_PER_MMC2_CLKCTRL, CM_PER_MSTR_EXPS_CLKCTRL,
  398. * CM_PER_OCMCRAM_CLKCTRL, CM_PER_OCPWP_CLKCTRL, CM_PER_PCIE_CLKCTRL,
  399. * CM_PER_PKA_CLKCTRL, CM_PER_RNG_CLKCTRL, CM_PER_SHA0_CLKCTRL,
  400. * CM_PER_SLV_EXPS_CLKCTRL, CM_PER_SPARE0_CLKCTRL, CM_PER_SPARE1_CLKCTRL,
  401. * CM_PER_SPARE_CLKCTRL, CM_PER_SPI0_CLKCTRL, CM_PER_SPI1_CLKCTRL,
  402. * CM_PER_SPI2_CLKCTRL, CM_PER_SPI3_CLKCTRL, CM_PER_SPINLOCK_CLKCTRL,
  403. * CM_PER_TIMER2_CLKCTRL, CM_PER_TIMER3_CLKCTRL, CM_PER_TIMER4_CLKCTRL,
  404. * CM_PER_TIMER5_CLKCTRL, CM_PER_TIMER6_CLKCTRL, CM_PER_TIMER7_CLKCTRL,
  405. * CM_PER_TPCC_CLKCTRL, CM_PER_TPTC0_CLKCTRL, CM_PER_TPTC1_CLKCTRL,
  406. * CM_PER_TPTC2_CLKCTRL, CM_PER_UART1_CLKCTRL, CM_PER_UART2_CLKCTRL,
  407. * CM_PER_UART3_CLKCTRL, CM_PER_UART4_CLKCTRL, CM_PER_UART5_CLKCTRL,
  408. * CM_PER_USB0_CLKCTRL, CM_WKUP_ADC_TSC_CLKCTRL, CM_WKUP_CONTROL_CLKCTRL,
  409. * CM_WKUP_DEBUGSS_CLKCTRL, CM_WKUP_GPIO0_CLKCTRL, CM_WKUP_I2C0_CLKCTRL,
  410. * CM_WKUP_L4WKUP_CLKCTRL, CM_WKUP_SMARTREFLEX0_CLKCTRL,
  411. * CM_WKUP_SMARTREFLEX1_CLKCTRL, CM_WKUP_TIMER0_CLKCTRL,
  412. * CM_WKUP_TIMER1_CLKCTRL, CM_WKUP_UART0_CLKCTRL, CM_WKUP_WDT0_CLKCTRL,
  413. * CM_WKUP_WDT1_CLKCTRL, CM_GFX_BITBLT_CLKCTRL, CM_GFX_GFX_CLKCTRL,
  414. * CM_GFX_MMUCFG_CLKCTRL, CM_GFX_MMUDATA_CLKCTRL, CM_CEFUSE_CEFUSE_CLKCTRL
  415. */
  416. #define AM33XX_IDLEST_SHIFT 16
  417. #define AM33XX_IDLEST_MASK (0x3 << 16)
  418. #define AM33XX_IDLEST_VAL 0x3
  419. /* Used by CM_MAC_CLKSEL */
  420. #define AM33XX_MII_CLK_SEL_SHIFT 2
  421. #define AM33XX_MII_CLK_SEL_MASK (1 << 2)
  422. /*
  423. * Used by CM_SSC_MODFREQDIV_DPLL_CORE, CM_SSC_MODFREQDIV_DPLL_DDR,
  424. * CM_SSC_MODFREQDIV_DPLL_DISP, CM_SSC_MODFREQDIV_DPLL_MPU,
  425. * CM_SSC_MODFREQDIV_DPLL_PER
  426. */
  427. #define AM33XX_MODFREQDIV_EXPONENT_SHIFT 8
  428. #define AM33XX_MODFREQDIV_EXPONENT_MASK (0x10 << 8)
  429. /*
  430. * Used by CM_SSC_MODFREQDIV_DPLL_CORE, CM_SSC_MODFREQDIV_DPLL_DDR,
  431. * CM_SSC_MODFREQDIV_DPLL_DISP, CM_SSC_MODFREQDIV_DPLL_MPU,
  432. * CM_SSC_MODFREQDIV_DPLL_PER
  433. */
  434. #define AM33XX_MODFREQDIV_MANTISSA_SHIFT 0
  435. #define AM33XX_MODFREQDIV_MANTISSA_MASK (0x06 << 0)
  436. /*
  437. * Used by CM_MPU_MPU_CLKCTRL, CM_RTC_RTC_CLKCTRL, CM_PER_AES0_CLKCTRL,
  438. * CM_PER_AES1_CLKCTRL, CM_PER_CLKDIV32K_CLKCTRL, CM_PER_CPGMAC0_CLKCTRL,
  439. * CM_PER_DCAN0_CLKCTRL, CM_PER_DCAN1_CLKCTRL, CM_PER_DES_CLKCTRL,
  440. * CM_PER_ELM_CLKCTRL, CM_PER_EMIF_CLKCTRL, CM_PER_EMIF_FW_CLKCTRL,
  441. * CM_PER_EPWMSS0_CLKCTRL, CM_PER_EPWMSS1_CLKCTRL, CM_PER_EPWMSS2_CLKCTRL,
  442. * CM_PER_GPIO1_CLKCTRL, CM_PER_GPIO2_CLKCTRL, CM_PER_GPIO3_CLKCTRL,
  443. * CM_PER_GPIO4_CLKCTRL, CM_PER_GPIO5_CLKCTRL, CM_PER_GPIO6_CLKCTRL,
  444. * CM_PER_GPMC_CLKCTRL, CM_PER_I2C1_CLKCTRL, CM_PER_I2C2_CLKCTRL,
  445. * CM_PER_PRUSS_CLKCTRL, CM_PER_IEEE5000_CLKCTRL, CM_PER_L3_CLKCTRL,
  446. * CM_PER_L3_INSTR_CLKCTRL, CM_PER_L4FW_CLKCTRL, CM_PER_L4HS_CLKCTRL,
  447. * CM_PER_L4LS_CLKCTRL, CM_PER_LCDC_CLKCTRL, CM_PER_MAILBOX0_CLKCTRL,
  448. * CM_PER_MAILBOX1_CLKCTRL, CM_PER_MCASP0_CLKCTRL, CM_PER_MCASP1_CLKCTRL,
  449. * CM_PER_MCASP2_CLKCTRL, CM_PER_MLB_CLKCTRL, CM_PER_MMC0_CLKCTRL,
  450. * CM_PER_MMC1_CLKCTRL, CM_PER_MMC2_CLKCTRL, CM_PER_MSTR_EXPS_CLKCTRL,
  451. * CM_PER_OCMCRAM_CLKCTRL, CM_PER_OCPWP_CLKCTRL, CM_PER_PCIE_CLKCTRL,
  452. * CM_PER_PKA_CLKCTRL, CM_PER_RNG_CLKCTRL, CM_PER_SHA0_CLKCTRL,
  453. * CM_PER_SLV_EXPS_CLKCTRL, CM_PER_SPARE0_CLKCTRL, CM_PER_SPARE1_CLKCTRL,
  454. * CM_PER_SPARE_CLKCTRL, CM_PER_SPI0_CLKCTRL, CM_PER_SPI1_CLKCTRL,
  455. * CM_PER_SPI2_CLKCTRL, CM_PER_SPI3_CLKCTRL, CM_PER_SPINLOCK_CLKCTRL,
  456. * CM_PER_TIMER2_CLKCTRL, CM_PER_TIMER3_CLKCTRL, CM_PER_TIMER4_CLKCTRL,
  457. * CM_PER_TIMER5_CLKCTRL, CM_PER_TIMER6_CLKCTRL, CM_PER_TIMER7_CLKCTRL,
  458. * CM_PER_TPCC_CLKCTRL, CM_PER_TPTC0_CLKCTRL, CM_PER_TPTC1_CLKCTRL,
  459. * CM_PER_TPTC2_CLKCTRL, CM_PER_UART1_CLKCTRL, CM_PER_UART2_CLKCTRL,
  460. * CM_PER_UART3_CLKCTRL, CM_PER_UART4_CLKCTRL, CM_PER_UART5_CLKCTRL,
  461. * CM_PER_USB0_CLKCTRL, CM_WKUP_ADC_TSC_CLKCTRL, CM_WKUP_CONTROL_CLKCTRL,
  462. * CM_WKUP_DEBUGSS_CLKCTRL, CM_WKUP_GPIO0_CLKCTRL, CM_WKUP_I2C0_CLKCTRL,
  463. * CM_WKUP_L4WKUP_CLKCTRL, CM_WKUP_SMARTREFLEX0_CLKCTRL,
  464. * CM_WKUP_SMARTREFLEX1_CLKCTRL, CM_WKUP_TIMER0_CLKCTRL,
  465. * CM_WKUP_TIMER1_CLKCTRL, CM_WKUP_UART0_CLKCTRL, CM_WKUP_WDT0_CLKCTRL,
  466. * CM_WKUP_WDT1_CLKCTRL, CM_WKUP_WKUP_M3_CLKCTRL, CM_GFX_BITBLT_CLKCTRL,
  467. * CM_GFX_GFX_CLKCTRL, CM_GFX_MMUCFG_CLKCTRL, CM_GFX_MMUDATA_CLKCTRL,
  468. * CM_CEFUSE_CEFUSE_CLKCTRL
  469. */
  470. #define AM33XX_MODULEMODE_SHIFT 0
  471. #define AM33XX_MODULEMODE_MASK (0x3 << 0)
  472. /* Used by CM_WKUP_DEBUGSS_CLKCTRL */
  473. #define AM33XX_OPTCLK_DEBUG_CLKA_SHIFT 30
  474. #define AM33XX_OPTCLK_DEBUG_CLKA_MASK (1 << 30)
  475. /* Used by CM_WKUP_DEBUGSS_CLKCTRL */
  476. #define AM33XX_OPTFCLKEN_DBGSYSCLK_SHIFT 19
  477. #define AM33XX_OPTFCLKEN_DBGSYSCLK_MASK (1 << 19)
  478. /* Used by CM_WKUP_GPIO0_CLKCTRL */
  479. #define AM33XX_OPTFCLKEN_GPIO0_GDBCLK_SHIFT 18
  480. #define AM33XX_OPTFCLKEN_GPIO0_GDBCLK_MASK (1 << 18)
  481. /* Used by CM_PER_GPIO1_CLKCTRL */
  482. #define AM33XX_OPTFCLKEN_GPIO_1_GDBCLK_SHIFT 18
  483. #define AM33XX_OPTFCLKEN_GPIO_1_GDBCLK_MASK (1 << 18)
  484. /* Used by CM_PER_GPIO2_CLKCTRL */
  485. #define AM33XX_OPTFCLKEN_GPIO_2_GDBCLK_SHIFT 18
  486. #define AM33XX_OPTFCLKEN_GPIO_2_GDBCLK_MASK (1 << 18)
  487. /* Used by CM_PER_GPIO3_CLKCTRL */
  488. #define AM33XX_OPTFCLKEN_GPIO_3_GDBCLK_SHIFT 18
  489. #define AM33XX_OPTFCLKEN_GPIO_3_GDBCLK_MASK (1 << 18)
  490. /* Used by CM_PER_GPIO4_CLKCTRL */
  491. #define AM33XX_OPTFCLKEN_GPIO_4_GDBCLK_SHIFT 18
  492. #define AM33XX_OPTFCLKEN_GPIO_4_GDBCLK_MASK (1 << 18)
  493. /* Used by CM_PER_GPIO5_CLKCTRL */
  494. #define AM33XX_OPTFCLKEN_GPIO_5_GDBCLK_SHIFT 18
  495. #define AM33XX_OPTFCLKEN_GPIO_5_GDBCLK_MASK (1 << 18)
  496. /* Used by CM_PER_GPIO6_CLKCTRL */
  497. #define AM33XX_OPTFCLKEN_GPIO_6_GDBCLK_SHIFT 18
  498. #define AM33XX_OPTFCLKEN_GPIO_6_GDBCLK_MASK (1 << 18)
  499. /*
  500. * Used by CM_MPU_MPU_CLKCTRL, CM_PER_CPGMAC0_CLKCTRL, CM_PER_PRUSS_CLKCTRL,
  501. * CM_PER_IEEE5000_CLKCTRL, CM_PER_LCDC_CLKCTRL, CM_PER_MLB_CLKCTRL,
  502. * CM_PER_MSTR_EXPS_CLKCTRL, CM_PER_OCPWP_CLKCTRL, CM_PER_PCIE_CLKCTRL,
  503. * CM_PER_SPARE_CLKCTRL, CM_PER_TPTC0_CLKCTRL, CM_PER_TPTC1_CLKCTRL,
  504. * CM_PER_TPTC2_CLKCTRL, CM_PER_USB0_CLKCTRL, CM_WKUP_DEBUGSS_CLKCTRL,
  505. * CM_WKUP_WKUP_M3_CLKCTRL, CM_GFX_BITBLT_CLKCTRL, CM_GFX_GFX_CLKCTRL
  506. */
  507. #define AM33XX_STBYST_SHIFT 18
  508. #define AM33XX_STBYST_MASK (1 << 18)
  509. /* Used by CM_WKUP_DEBUGSS_CLKCTRL */
  510. #define AM33XX_STM_PMD_CLKDIVSEL_SHIFT 27
  511. #define AM33XX_STM_PMD_CLKDIVSEL_MASK (0x29 << 27)
  512. /* Used by CM_WKUP_DEBUGSS_CLKCTRL */
  513. #define AM33XX_STM_PMD_CLKSEL_SHIFT 22
  514. #define AM33XX_STM_PMD_CLKSEL_MASK (0x23 << 22)
  515. /*
  516. * Used by CM_IDLEST_DPLL_CORE, CM_IDLEST_DPLL_DDR, CM_IDLEST_DPLL_DISP,
  517. * CM_IDLEST_DPLL_MPU, CM_IDLEST_DPLL_PER
  518. */
  519. #define AM33XX_ST_DPLL_CLK_SHIFT 0
  520. #define AM33XX_ST_DPLL_CLK_MASK (1 << 0)
  521. /* Used by CM_CLKDCOLDO_DPLL_PER */
  522. #define AM33XX_ST_DPLL_CLKDCOLDO_SHIFT 8
  523. #define AM33XX_ST_DPLL_CLKDCOLDO_MASK (1 << 8)
  524. /*
  525. * Used by CM_DIV_M2_DPLL_DDR, CM_DIV_M2_DPLL_DISP, CM_DIV_M2_DPLL_MPU,
  526. * CM_DIV_M2_DPLL_PER
  527. */
  528. #define AM33XX_ST_DPLL_CLKOUT_SHIFT 9
  529. #define AM33XX_ST_DPLL_CLKOUT_MASK (1 << 9)
  530. /* Used by CM_DIV_M4_DPLL_CORE */
  531. #define AM33XX_ST_HSDIVIDER_CLKOUT1_SHIFT 9
  532. #define AM33XX_ST_HSDIVIDER_CLKOUT1_MASK (1 << 9)
  533. /* Used by CM_DIV_M5_DPLL_CORE */
  534. #define AM33XX_ST_HSDIVIDER_CLKOUT2_SHIFT 9
  535. #define AM33XX_ST_HSDIVIDER_CLKOUT2_MASK (1 << 9)
  536. /* Used by CM_DIV_M6_DPLL_CORE */
  537. #define AM33XX_ST_HSDIVIDER_CLKOUT3_SHIFT 9
  538. #define AM33XX_ST_HSDIVIDER_CLKOUT3_MASK (1 << 9)
  539. /*
  540. * Used by CM_IDLEST_DPLL_CORE, CM_IDLEST_DPLL_DDR, CM_IDLEST_DPLL_DISP,
  541. * CM_IDLEST_DPLL_MPU, CM_IDLEST_DPLL_PER
  542. */
  543. #define AM33XX_ST_MN_BYPASS_SHIFT 8
  544. #define AM33XX_ST_MN_BYPASS_MASK (1 << 8)
  545. /* Used by CM_WKUP_DEBUGSS_CLKCTRL */
  546. #define AM33XX_TRC_PMD_CLKDIVSEL_SHIFT 24
  547. #define AM33XX_TRC_PMD_CLKDIVSEL_MASK (0x26 << 24)
  548. /* Used by CM_WKUP_DEBUGSS_CLKCTRL */
  549. #define AM33XX_TRC_PMD_CLKSEL_SHIFT 20
  550. #define AM33XX_TRC_PMD_CLKSEL_MASK (0x21 << 20)
  551. /* Used by CONTROL_SEC_CLK_CTRL */
  552. #define AM33XX_TIMER0_CLKSEL_MASK (0x3 << 4)
  553. #endif