clock33xx_data.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105
  1. /*
  2. * AM33XX Clock data
  3. *
  4. * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
  5. * Vaibhav Hiremath <hvaibhav@ti.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation version 2.
  10. *
  11. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  12. * kind, whether express or implied; without even the implied warranty
  13. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/list.h>
  18. #include <linux/clk.h>
  19. #include <plat/clkdev_omap.h>
  20. #include <plat/am33xx.h>
  21. #include "iomap.h"
  22. #include "control.h"
  23. #include "clock.h"
  24. #include "cm.h"
  25. #include "cm33xx.h"
  26. #include "cm-regbits-33xx.h"
  27. #include "prm.h"
  28. /* Maximum DPLL multiplier, divider values for AM33XX */
  29. #define AM33XX_MAX_DPLL_MULT 2047
  30. #define AM33XX_MAX_DPLL_DIV 128
  31. /* Modulemode control */
  32. #define AM33XX_MODULEMODE_HWCTRL 0
  33. #define AM33XX_MODULEMODE_SWCTRL 1
  34. /* TRM ERRATA: Timer 3 & 6 default parent (TCLKIN) may not be always
  35. * physically present, in such a case HWMOD enabling of
  36. * clock would be failure with default parent. And timer
  37. * probe thinks clock is already enabled, this leads to
  38. * crash upon accessing timer 3 & 6 registers in probe.
  39. * Fix by setting parent of both these timers to master
  40. * oscillator clock.
  41. */
  42. static inline void am33xx_init_timer_parent(struct clk *clk)
  43. {
  44. omap2_clksel_set_parent(clk, clk->parent);
  45. }
  46. /* Root clocks */
  47. /* RTC 32k */
  48. static struct clk clk_32768_ck = {
  49. .name = "clk_32768_ck",
  50. .clkdm_name = "l4_rtc_clkdm",
  51. .rate = 32768,
  52. .ops = &clkops_null,
  53. };
  54. /* On-Chip 32KHz RC OSC */
  55. static struct clk clk_rc32k_ck = {
  56. .name = "clk_rc32k_ck",
  57. .rate = 32000,
  58. .ops = &clkops_null,
  59. };
  60. /* Crystal input clks */
  61. static struct clk virt_24000000_ck = {
  62. .name = "virt_24000000_ck",
  63. .rate = 24000000,
  64. .ops = &clkops_null,
  65. };
  66. static struct clk virt_25000000_ck = {
  67. .name = "virt_25000000_ck",
  68. .rate = 25000000,
  69. .ops = &clkops_null,
  70. };
  71. /* Oscillator clock */
  72. /* 19.2, 24, 25 or 26 MHz */
  73. static const struct clksel sys_clkin_sel[] = {
  74. { .parent = &virt_19200000_ck, .rates = div_1_0_rates },
  75. { .parent = &virt_24000000_ck, .rates = div_1_1_rates },
  76. { .parent = &virt_25000000_ck, .rates = div_1_2_rates },
  77. { .parent = &virt_26000000_ck, .rates = div_1_3_rates },
  78. { .parent = NULL },
  79. };
  80. /* External clock - 12 MHz */
  81. static struct clk tclkin_ck = {
  82. .name = "tclkin_ck",
  83. .rate = 12000000,
  84. .ops = &clkops_null,
  85. };
  86. /*
  87. * sys_clk in: input to the dpll and also used as funtional clock for,
  88. * adc_tsc, smartreflex0-1, timer1-7, mcasp0-1, dcan0-1, cefuse
  89. *
  90. */
  91. static struct clk sys_clkin_ck = {
  92. .name = "sys_clkin_ck",
  93. .parent = &virt_24000000_ck,
  94. .init = &omap2_init_clksel_parent,
  95. .clksel_reg = AM33XX_CTRL_REGADDR(AM33XX_CONTROL_STATUS),
  96. .clksel_mask = AM33XX_CONTROL_STATUS_SYSBOOT1_MASK,
  97. .clksel = sys_clkin_sel,
  98. .ops = &clkops_null,
  99. .recalc = &omap2_clksel_recalc,
  100. };
  101. /* DPLL_CORE */
  102. static struct dpll_data dpll_core_dd = {
  103. .mult_div1_reg = AM33XX_CM_CLKSEL_DPLL_CORE,
  104. .clk_bypass = &sys_clkin_ck,
  105. .clk_ref = &sys_clkin_ck,
  106. .control_reg = AM33XX_CM_CLKMODE_DPLL_CORE,
  107. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  108. .idlest_reg = AM33XX_CM_IDLEST_DPLL_CORE,
  109. .mult_mask = AM33XX_DPLL_MULT_MASK,
  110. .div1_mask = AM33XX_DPLL_DIV_MASK,
  111. .enable_mask = AM33XX_DPLL_EN_MASK,
  112. .idlest_mask = AM33XX_ST_DPLL_CLK_MASK,
  113. .max_multiplier = AM33XX_MAX_DPLL_MULT,
  114. .max_divider = AM33XX_MAX_DPLL_DIV,
  115. .min_divider = 1,
  116. };
  117. /* CLKDCOLDO output */
  118. static struct clk dpll_core_ck = {
  119. .name = "dpll_core_ck",
  120. .parent = &sys_clkin_ck,
  121. .dpll_data = &dpll_core_dd,
  122. .init = &omap2_init_dpll_parent,
  123. .ops = &clkops_omap3_core_dpll_ops,
  124. .recalc = &omap3_dpll_recalc,
  125. };
  126. static struct clk dpll_core_x2_ck = {
  127. .name = "dpll_core_x2_ck",
  128. .parent = &dpll_core_ck,
  129. .flags = CLOCK_CLKOUTX2,
  130. .ops = &clkops_null,
  131. .recalc = &omap3_clkoutx2_recalc,
  132. };
  133. static const struct clksel dpll_core_m4_div[] = {
  134. { .parent = &dpll_core_x2_ck, .rates = div31_1to31_rates },
  135. { .parent = NULL },
  136. };
  137. static struct clk dpll_core_m4_ck = {
  138. .name = "dpll_core_m4_ck",
  139. .parent = &dpll_core_x2_ck,
  140. .init = &omap2_init_clksel_parent,
  141. .clksel = dpll_core_m4_div,
  142. .clksel_reg = AM33XX_CM_DIV_M4_DPLL_CORE,
  143. .clksel_mask = AM33XX_HSDIVIDER_CLKOUT1_DIV_MASK,
  144. .ops = &clkops_null,
  145. .recalc = &omap2_clksel_recalc,
  146. .round_rate = &omap2_clksel_round_rate,
  147. .set_rate = &omap2_clksel_set_rate,
  148. };
  149. static const struct clksel dpll_core_m5_div[] = {
  150. { .parent = &dpll_core_x2_ck, .rates = div31_1to31_rates },
  151. { .parent = NULL },
  152. };
  153. static struct clk dpll_core_m5_ck = {
  154. .name = "dpll_core_m5_ck",
  155. .parent = &dpll_core_x2_ck,
  156. .init = &omap2_init_clksel_parent,
  157. .clksel = dpll_core_m5_div,
  158. .clksel_reg = AM33XX_CM_DIV_M5_DPLL_CORE,
  159. .clksel_mask = AM33XX_HSDIVIDER_CLKOUT2_DIV_MASK,
  160. .ops = &clkops_null,
  161. .recalc = &omap2_clksel_recalc,
  162. .round_rate = &omap2_clksel_round_rate,
  163. .set_rate = &omap2_clksel_set_rate,
  164. };
  165. static const struct clksel dpll_core_m6_div[] = {
  166. { .parent = &dpll_core_x2_ck, .rates = div31_1to31_rates },
  167. { .parent = NULL },
  168. };
  169. static struct clk dpll_core_m6_ck = {
  170. .name = "dpll_core_m6_ck",
  171. .parent = &dpll_core_x2_ck,
  172. .init = &omap2_init_clksel_parent,
  173. .clksel = dpll_core_m6_div,
  174. .clksel_reg = AM33XX_CM_DIV_M6_DPLL_CORE,
  175. .clksel_mask = AM33XX_HSDIVIDER_CLKOUT3_DIV_MASK,
  176. .ops = &clkops_null,
  177. .recalc = &omap2_clksel_recalc,
  178. .round_rate = &omap2_clksel_round_rate,
  179. .set_rate = &omap2_clksel_set_rate,
  180. };
  181. /* DPLL_MPU */
  182. static struct dpll_data dpll_mpu_dd = {
  183. .mult_div1_reg = AM33XX_CM_CLKSEL_DPLL_MPU,
  184. .clk_bypass = &sys_clkin_ck,
  185. .clk_ref = &sys_clkin_ck,
  186. .control_reg = AM33XX_CM_CLKMODE_DPLL_MPU,
  187. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  188. .idlest_reg = AM33XX_CM_IDLEST_DPLL_MPU,
  189. .mult_mask = AM33XX_DPLL_MULT_MASK,
  190. .div1_mask = AM33XX_DPLL_DIV_MASK,
  191. .enable_mask = AM33XX_DPLL_EN_MASK,
  192. .idlest_mask = AM33XX_ST_DPLL_CLK_MASK,
  193. .max_multiplier = AM33XX_MAX_DPLL_MULT,
  194. .max_divider = AM33XX_MAX_DPLL_DIV,
  195. .min_divider = 1,
  196. };
  197. /* CLKOUT: fdpll/M2 */
  198. static struct clk dpll_mpu_ck = {
  199. .name = "dpll_mpu_ck",
  200. .parent = &sys_clkin_ck,
  201. .dpll_data = &dpll_mpu_dd,
  202. .init = &omap2_init_dpll_parent,
  203. .ops = &clkops_omap3_noncore_dpll_ops,
  204. .recalc = &omap3_dpll_recalc,
  205. .round_rate = &omap2_dpll_round_rate,
  206. .set_rate = &omap3_noncore_dpll_set_rate,
  207. };
  208. /*
  209. * TODO: Add clksel here (sys_clkin, CORE_CLKOUTM6, PER_CLKOUTM2
  210. * and ALT_CLK1/2)
  211. */
  212. static const struct clksel dpll_mpu_m2_div[] = {
  213. { .parent = &dpll_mpu_ck, .rates = div31_1to31_rates },
  214. { .parent = NULL },
  215. };
  216. static struct clk dpll_mpu_m2_ck = {
  217. .name = "dpll_mpu_m2_ck",
  218. .clkdm_name = "mpu_clkdm",
  219. .parent = &dpll_mpu_ck,
  220. .clksel = dpll_mpu_m2_div,
  221. .clksel_reg = AM33XX_CM_DIV_M2_DPLL_MPU,
  222. .clksel_mask = AM33XX_DPLL_CLKOUT_DIV_MASK,
  223. .ops = &clkops_null,
  224. .recalc = &omap2_clksel_recalc,
  225. .round_rate = &omap2_clksel_round_rate,
  226. .set_rate = &omap2_clksel_set_rate,
  227. };
  228. /* DPLL_DDR */
  229. static struct dpll_data dpll_ddr_dd = {
  230. .mult_div1_reg = AM33XX_CM_CLKSEL_DPLL_DDR,
  231. .clk_bypass = &sys_clkin_ck,
  232. .clk_ref = &sys_clkin_ck,
  233. .control_reg = AM33XX_CM_CLKMODE_DPLL_DDR,
  234. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  235. .idlest_reg = AM33XX_CM_IDLEST_DPLL_DDR,
  236. .mult_mask = AM33XX_DPLL_MULT_MASK,
  237. .div1_mask = AM33XX_DPLL_DIV_MASK,
  238. .enable_mask = AM33XX_DPLL_EN_MASK,
  239. .idlest_mask = AM33XX_ST_DPLL_CLK_MASK,
  240. .max_multiplier = AM33XX_MAX_DPLL_MULT,
  241. .max_divider = AM33XX_MAX_DPLL_DIV,
  242. .min_divider = 1,
  243. };
  244. /* CLKOUT: fdpll/M2 */
  245. static struct clk dpll_ddr_ck = {
  246. .name = "dpll_ddr_ck",
  247. .parent = &sys_clkin_ck,
  248. .dpll_data = &dpll_ddr_dd,
  249. .init = &omap2_init_dpll_parent,
  250. .ops = &clkops_null,
  251. .recalc = &omap3_dpll_recalc,
  252. };
  253. /*
  254. * TODO: Add clksel here (sys_clkin, CORE_CLKOUTM6, PER_CLKOUTM2
  255. * and ALT_CLK1/2)
  256. */
  257. static const struct clksel dpll_ddr_m2_div[] = {
  258. { .parent = &dpll_ddr_ck, .rates = div31_1to31_rates },
  259. { .parent = NULL },
  260. };
  261. static struct clk dpll_ddr_m2_ck = {
  262. .name = "dpll_ddr_m2_ck",
  263. .parent = &dpll_ddr_ck,
  264. .clksel = dpll_ddr_m2_div,
  265. .clksel_reg = AM33XX_CM_DIV_M2_DPLL_DDR,
  266. .clksel_mask = AM33XX_DPLL_CLKOUT_DIV_MASK,
  267. .ops = &clkops_null,
  268. .recalc = &omap2_clksel_recalc,
  269. .round_rate = &omap2_clksel_round_rate,
  270. .set_rate = &omap2_clksel_set_rate,
  271. };
  272. /* emif_fck functional clock */
  273. static struct clk dpll_ddr_m2_div2_ck = {
  274. .name = "dpll_ddr_m2_div2_ck",
  275. .clkdm_name = "l3_clkdm",
  276. .parent = &dpll_ddr_m2_ck,
  277. .ops = &clkops_null,
  278. .fixed_div = 2,
  279. .recalc = &omap_fixed_divisor_recalc,
  280. };
  281. /* DPLL_DISP */
  282. static struct dpll_data dpll_disp_dd = {
  283. .mult_div1_reg = AM33XX_CM_CLKSEL_DPLL_DISP,
  284. .clk_bypass = &sys_clkin_ck,
  285. .clk_ref = &sys_clkin_ck,
  286. .control_reg = AM33XX_CM_CLKMODE_DPLL_DISP,
  287. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  288. .idlest_reg = AM33XX_CM_IDLEST_DPLL_DISP,
  289. .mult_mask = AM33XX_DPLL_MULT_MASK,
  290. .div1_mask = AM33XX_DPLL_DIV_MASK,
  291. .enable_mask = AM33XX_DPLL_EN_MASK,
  292. .idlest_mask = AM33XX_ST_DPLL_CLK_MASK,
  293. .max_multiplier = AM33XX_MAX_DPLL_MULT,
  294. .max_divider = AM33XX_MAX_DPLL_DIV,
  295. .min_divider = 1,
  296. };
  297. /* CLKOUT: fdpll/M2 */
  298. static struct clk dpll_disp_ck = {
  299. .name = "dpll_disp_ck",
  300. .parent = &sys_clkin_ck,
  301. .dpll_data = &dpll_disp_dd,
  302. .init = &omap2_init_dpll_parent,
  303. .ops = &clkops_null,
  304. .recalc = &omap3_dpll_recalc,
  305. .round_rate = &omap2_dpll_round_rate,
  306. .set_rate = &omap3_noncore_dpll_set_rate,
  307. };
  308. /*
  309. * TODO: Add clksel here (sys_clkin, CORE_CLKOUTM6, PER_CLKOUTM2
  310. * and ALT_CLK1/2)
  311. */
  312. static const struct clksel dpll_disp_m2_div[] = {
  313. { .parent = &dpll_disp_ck, .rates = div31_1to31_rates },
  314. { .parent = NULL },
  315. };
  316. static struct clk dpll_disp_m2_ck = {
  317. .name = "dpll_disp_m2_ck",
  318. .parent = &dpll_disp_ck,
  319. .clksel = dpll_disp_m2_div,
  320. .clksel_reg = AM33XX_CM_DIV_M2_DPLL_DISP,
  321. .clksel_mask = AM33XX_DPLL_CLKOUT_DIV_MASK,
  322. .ops = &clkops_null,
  323. .recalc = &omap2_clksel_recalc,
  324. .round_rate = &omap2_clksel_round_rate,
  325. .set_rate = &omap2_clksel_set_rate,
  326. };
  327. /* DPLL_PER */
  328. static struct dpll_data dpll_per_dd = {
  329. .mult_div1_reg = AM33XX_CM_CLKSEL_DPLL_PERIPH,
  330. .clk_bypass = &sys_clkin_ck,
  331. .clk_ref = &sys_clkin_ck,
  332. .control_reg = AM33XX_CM_CLKMODE_DPLL_PER,
  333. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  334. .idlest_reg = AM33XX_CM_IDLEST_DPLL_PER,
  335. .mult_mask = AM33XX_DPLL_MULT_PERIPH_MASK,
  336. .div1_mask = AM33XX_DPLL_PER_DIV_MASK,
  337. .enable_mask = AM33XX_DPLL_EN_MASK,
  338. .idlest_mask = AM33XX_ST_DPLL_CLK_MASK,
  339. .max_multiplier = AM33XX_MAX_DPLL_MULT,
  340. .max_divider = AM33XX_MAX_DPLL_DIV,
  341. .min_divider = 1,
  342. .flags = DPLL_J_TYPE,
  343. };
  344. /* CLKDCOLDO */
  345. static struct clk dpll_per_ck = {
  346. .name = "dpll_per_ck",
  347. .parent = &sys_clkin_ck,
  348. .dpll_data = &dpll_per_dd,
  349. .init = &omap2_init_dpll_parent,
  350. .ops = &clkops_null,
  351. .recalc = &omap3_dpll_recalc,
  352. .round_rate = &omap2_dpll_round_rate,
  353. .set_rate = &omap3_noncore_dpll_set_rate,
  354. };
  355. /* CLKOUT: fdpll/M2 */
  356. static const struct clksel dpll_per_m2_div[] = {
  357. { .parent = &dpll_per_ck, .rates = div31_1to31_rates },
  358. { .parent = NULL },
  359. };
  360. static struct clk dpll_per_m2_ck = {
  361. .name = "dpll_per_m2_ck",
  362. .parent = &dpll_per_ck,
  363. .clksel = dpll_per_m2_div,
  364. .clksel_reg = AM33XX_CM_DIV_M2_DPLL_PER,
  365. .clksel_mask = AM33XX_DPLL_CLKOUT_DIV_MASK,
  366. .ops = &clkops_null,
  367. .recalc = &omap2_clksel_recalc,
  368. .round_rate = &omap2_clksel_round_rate,
  369. .set_rate = &omap2_clksel_set_rate,
  370. };
  371. static struct clk dpll_per_m2_div4_wkupdm_ck = {
  372. .name = "dpll_per_m2_div4_wkupdm_ck",
  373. .clkdm_name = "l4_wkup_clkdm",
  374. .parent = &dpll_per_m2_ck,
  375. .fixed_div = 4,
  376. .ops = &clkops_null,
  377. .recalc = &omap_fixed_divisor_recalc,
  378. };
  379. static struct clk dpll_per_m2_div4_ck = {
  380. .name = "dpll_per_m2_div4_ck",
  381. .clkdm_name = "l4ls_clkdm",
  382. .parent = &dpll_per_m2_ck,
  383. .fixed_div = 4,
  384. .ops = &clkops_null,
  385. .recalc = &omap_fixed_divisor_recalc,
  386. };
  387. static struct clk l3_gclk = {
  388. .name = "l3_gclk",
  389. .clkdm_name = "l3_clkdm",
  390. .parent = &dpll_core_m4_ck,
  391. .ops = &clkops_null,
  392. .recalc = &followparent_recalc,
  393. };
  394. static struct clk dpll_core_m4_div2_ck = {
  395. .name = "dpll_core_m4_div2_ck",
  396. .clkdm_name = "l4_wkup_clkdm",
  397. .parent = &dpll_core_m4_ck,
  398. .ops = &clkops_null,
  399. .fixed_div = 2,
  400. .recalc = &omap_fixed_divisor_recalc,
  401. };
  402. static struct clk l4_rtc_gclk = {
  403. .name = "l4_rtc_gclk",
  404. .parent = &dpll_core_m4_ck,
  405. .ops = &clkops_null,
  406. .fixed_div = 2,
  407. .recalc = &omap_fixed_divisor_recalc,
  408. };
  409. static struct clk clk_24mhz = {
  410. .name = "clk_24mhz",
  411. .parent = &dpll_per_m2_ck,
  412. .fixed_div = 8,
  413. .ops = &clkops_null,
  414. .recalc = &omap_fixed_divisor_recalc,
  415. };
  416. /*
  417. * Below clock nodes describes clockdomains derived out
  418. * of core clock.
  419. */
  420. static struct clk l4hs_gclk = {
  421. .name = "l4hs_gclk",
  422. .clkdm_name = "l4hs_clkdm",
  423. .parent = &dpll_core_m4_ck,
  424. .ops = &clkops_null,
  425. .recalc = &followparent_recalc,
  426. };
  427. static struct clk l3s_gclk = {
  428. .name = "l3s_gclk",
  429. .clkdm_name = "l3s_clkdm",
  430. .parent = &dpll_core_m4_div2_ck,
  431. .ops = &clkops_null,
  432. .recalc = &followparent_recalc,
  433. };
  434. static struct clk l4fw_gclk = {
  435. .name = "l4fw_gclk",
  436. .clkdm_name = "l4fw_clkdm",
  437. .parent = &dpll_core_m4_div2_ck,
  438. .ops = &clkops_null,
  439. .recalc = &followparent_recalc,
  440. };
  441. static struct clk l4ls_gclk = {
  442. .name = "l4ls_gclk",
  443. .clkdm_name = "l4ls_clkdm",
  444. .parent = &dpll_core_m4_div2_ck,
  445. .ops = &clkops_null,
  446. .recalc = &followparent_recalc,
  447. };
  448. static struct clk sysclk_div_ck = {
  449. .name = "sysclk_div_ck",
  450. .parent = &dpll_core_m4_ck,
  451. .ops = &clkops_null,
  452. .recalc = &followparent_recalc,
  453. };
  454. /*
  455. * In order to match the clock domain with hwmod clockdomain entry,
  456. * separate clock nodes is required for the modules which are
  457. * directly getting their funtioncal clock from sys_clkin.
  458. */
  459. static struct clk adc_tsc_fck = {
  460. .name = "adc_tsc_fck",
  461. .clkdm_name = "l4_wkup_clkdm",
  462. .parent = &sys_clkin_ck,
  463. .ops = &clkops_null,
  464. .recalc = &followparent_recalc,
  465. };
  466. static struct clk dcan0_fck = {
  467. .name = "dcan0_fck",
  468. .clkdm_name = "l4ls_clkdm",
  469. .parent = &sys_clkin_ck,
  470. .ops = &clkops_null,
  471. .recalc = &followparent_recalc,
  472. };
  473. static struct clk dcan1_fck = {
  474. .name = "dcan1_fck",
  475. .clkdm_name = "l4ls_clkdm",
  476. .parent = &sys_clkin_ck,
  477. .ops = &clkops_null,
  478. .recalc = &followparent_recalc,
  479. };
  480. static struct clk mcasp0_fck = {
  481. .name = "mcasp0_fck",
  482. .clkdm_name = "l3s_clkdm",
  483. .parent = &sys_clkin_ck,
  484. .ops = &clkops_null,
  485. .recalc = &followparent_recalc,
  486. };
  487. static struct clk mcasp1_fck = {
  488. .name = "mcasp1_fck",
  489. .clkdm_name = "l3s_clkdm",
  490. .parent = &sys_clkin_ck,
  491. .ops = &clkops_null,
  492. .recalc = &followparent_recalc,
  493. };
  494. static struct clk smartreflex0_fck = {
  495. .name = "smartreflex0_fck",
  496. .clkdm_name = "l4_wkup_clkdm",
  497. .parent = &sys_clkin_ck,
  498. .ops = &clkops_null,
  499. .recalc = &followparent_recalc,
  500. };
  501. static struct clk smartreflex1_fck = {
  502. .name = "smartreflex1_fck",
  503. .clkdm_name = "l4_wkup_clkdm",
  504. .parent = &sys_clkin_ck,
  505. .ops = &clkops_null,
  506. .recalc = &followparent_recalc,
  507. };
  508. /*
  509. * Modules clock nodes
  510. *
  511. * The following clock leaf nodes are added for the moment because:
  512. *
  513. * - hwmod data is not present for these modules, either hwmod
  514. * control is not required or its not populated.
  515. * - Driver code is not yet migrated to use hwmod/runtime pm
  516. * - Modules outside kernel access (to disable them by default)
  517. *
  518. * - debugss
  519. * - mmu (gfx domain)
  520. * - cefuse
  521. * - usbotg_fck (its additional clock and not really a modulemode)
  522. * - ieee5000
  523. */
  524. static struct clk debugss_ick = {
  525. .name = "debugss_ick",
  526. .clkdm_name = "l3_aon_clkdm",
  527. .parent = &dpll_core_m4_ck,
  528. .ops = &clkops_omap2_dflt,
  529. .enable_reg = AM33XX_CM_WKUP_DEBUGSS_CLKCTRL,
  530. .enable_bit = AM33XX_MODULEMODE_SWCTRL,
  531. .recalc = &followparent_recalc,
  532. };
  533. static struct clk mmu_fck = {
  534. .name = "mmu_fck",
  535. .clkdm_name = "gfx_l3_clkdm",
  536. .parent = &dpll_core_m4_ck,
  537. .ops = &clkops_omap2_dflt,
  538. .enable_reg = AM33XX_CM_GFX_MMUDATA_CLKCTRL,
  539. .enable_bit = AM33XX_MODULEMODE_SWCTRL,
  540. .recalc = &followparent_recalc,
  541. };
  542. static struct clk cefuse_fck = {
  543. .name = "cefuse_fck",
  544. .clkdm_name = "l4_cefuse_clkdm",
  545. .parent = &sys_clkin_ck,
  546. .enable_reg = AM33XX_CM_CEFUSE_CEFUSE_CLKCTRL,
  547. .enable_bit = AM33XX_MODULEMODE_SWCTRL,
  548. .ops = &clkops_omap2_dflt,
  549. .recalc = &followparent_recalc,
  550. };
  551. /*
  552. * clkdiv32 is generated from fixed division of 732.4219
  553. */
  554. static struct clk clkdiv32k_ick = {
  555. .name = "clkdiv32k_ick",
  556. .clkdm_name = "clk_24mhz_clkdm",
  557. .rate = 32768,
  558. .parent = &clk_24mhz,
  559. .enable_reg = AM33XX_CM_PER_CLKDIV32K_CLKCTRL,
  560. .enable_bit = AM33XX_MODULEMODE_SWCTRL,
  561. .ops = &clkops_omap2_dflt,
  562. };
  563. static struct clk usbotg_fck = {
  564. .name = "usbotg_fck",
  565. .clkdm_name = "l3s_clkdm",
  566. .parent = &dpll_per_ck,
  567. .enable_reg = AM33XX_CM_CLKDCOLDO_DPLL_PER,
  568. .enable_bit = AM33XX_ST_DPLL_CLKDCOLDO_SHIFT,
  569. .ops = &clkops_omap2_dflt,
  570. .recalc = &followparent_recalc,
  571. };
  572. static struct clk ieee5000_fck = {
  573. .name = "ieee5000_fck",
  574. .clkdm_name = "l3s_clkdm",
  575. .parent = &dpll_core_m4_div2_ck,
  576. .enable_reg = AM33XX_CM_PER_IEEE5000_CLKCTRL,
  577. .enable_bit = AM33XX_MODULEMODE_SWCTRL,
  578. .ops = &clkops_omap2_dflt,
  579. .recalc = &followparent_recalc,
  580. };
  581. /* Timers */
  582. static const struct clksel timer1_clkmux_sel[] = {
  583. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  584. { .parent = &clkdiv32k_ick, .rates = div_1_1_rates },
  585. { .parent = &tclkin_ck, .rates = div_1_2_rates },
  586. { .parent = &clk_rc32k_ck, .rates = div_1_3_rates },
  587. { .parent = &clk_32768_ck, .rates = div_1_4_rates },
  588. { .parent = NULL },
  589. };
  590. static struct clk timer1_fck = {
  591. .name = "timer1_fck",
  592. .clkdm_name = "l4ls_clkdm",
  593. .parent = &sys_clkin_ck,
  594. .init = &omap2_init_clksel_parent,
  595. .clksel = timer1_clkmux_sel,
  596. .clksel_reg = AM33XX_CLKSEL_TIMER1MS_CLK,
  597. .clksel_mask = AM33XX_CLKSEL_0_2_MASK,
  598. .ops = &clkops_null,
  599. .recalc = &omap2_clksel_recalc,
  600. };
  601. static const struct clksel timer2_to_7_clk_sel[] = {
  602. { .parent = &tclkin_ck, .rates = div_1_0_rates },
  603. { .parent = &sys_clkin_ck, .rates = div_1_1_rates },
  604. { .parent = &clkdiv32k_ick, .rates = div_1_2_rates },
  605. { .parent = NULL },
  606. };
  607. static struct clk timer2_fck = {
  608. .name = "timer2_fck",
  609. .clkdm_name = "l4ls_clkdm",
  610. .parent = &sys_clkin_ck,
  611. .init = &omap2_init_clksel_parent,
  612. .clksel = timer2_to_7_clk_sel,
  613. .clksel_reg = AM33XX_CLKSEL_TIMER2_CLK,
  614. .clksel_mask = AM33XX_CLKSEL_0_1_MASK,
  615. .ops = &clkops_null,
  616. .recalc = &omap2_clksel_recalc,
  617. };
  618. static struct clk timer3_fck = {
  619. .name = "timer3_fck",
  620. .clkdm_name = "l4ls_clkdm",
  621. .parent = &sys_clkin_ck,
  622. .init = &am33xx_init_timer_parent,
  623. .clksel = timer2_to_7_clk_sel,
  624. .clksel_reg = AM33XX_CLKSEL_TIMER3_CLK,
  625. .clksel_mask = AM33XX_CLKSEL_0_1_MASK,
  626. .ops = &clkops_null,
  627. .recalc = &omap2_clksel_recalc,
  628. };
  629. static struct clk timer4_fck = {
  630. .name = "timer4_fck",
  631. .clkdm_name = "l4ls_clkdm",
  632. .parent = &sys_clkin_ck,
  633. .init = &omap2_init_clksel_parent,
  634. .clksel = timer2_to_7_clk_sel,
  635. .clksel_reg = AM33XX_CLKSEL_TIMER4_CLK,
  636. .clksel_mask = AM33XX_CLKSEL_0_1_MASK,
  637. .ops = &clkops_null,
  638. .recalc = &omap2_clksel_recalc,
  639. };
  640. static struct clk timer5_fck = {
  641. .name = "timer5_fck",
  642. .clkdm_name = "l4ls_clkdm",
  643. .parent = &sys_clkin_ck,
  644. .init = &omap2_init_clksel_parent,
  645. .clksel = timer2_to_7_clk_sel,
  646. .clksel_reg = AM33XX_CLKSEL_TIMER5_CLK,
  647. .clksel_mask = AM33XX_CLKSEL_0_1_MASK,
  648. .ops = &clkops_null,
  649. .recalc = &omap2_clksel_recalc,
  650. };
  651. static struct clk timer6_fck = {
  652. .name = "timer6_fck",
  653. .clkdm_name = "l4ls_clkdm",
  654. .parent = &sys_clkin_ck,
  655. .init = &am33xx_init_timer_parent,
  656. .clksel = timer2_to_7_clk_sel,
  657. .clksel_reg = AM33XX_CLKSEL_TIMER6_CLK,
  658. .clksel_mask = AM33XX_CLKSEL_0_1_MASK,
  659. .ops = &clkops_null,
  660. .recalc = &omap2_clksel_recalc,
  661. };
  662. static struct clk timer7_fck = {
  663. .name = "timer7_fck",
  664. .clkdm_name = "l4ls_clkdm",
  665. .parent = &sys_clkin_ck,
  666. .init = &omap2_init_clksel_parent,
  667. .clksel = timer2_to_7_clk_sel,
  668. .clksel_reg = AM33XX_CLKSEL_TIMER7_CLK,
  669. .clksel_mask = AM33XX_CLKSEL_0_1_MASK,
  670. .ops = &clkops_null,
  671. .recalc = &omap2_clksel_recalc,
  672. };
  673. static struct clk cpsw_125mhz_gclk = {
  674. .name = "cpsw_125mhz_gclk",
  675. .clkdm_name = "cpsw_125mhz_clkdm",
  676. .parent = &dpll_core_m5_ck,
  677. .ops = &clkops_null,
  678. .fixed_div = 2,
  679. .recalc = &omap_fixed_divisor_recalc,
  680. };
  681. static const struct clksel cpsw_cpts_rft_clkmux_sel[] = {
  682. { .parent = &dpll_core_m5_ck, .rates = div_1_0_rates },
  683. { .parent = &dpll_core_m4_ck, .rates = div_1_1_rates },
  684. { .parent = NULL },
  685. };
  686. static struct clk cpsw_cpts_rft_clk = {
  687. .name = "cpsw_cpts_rft_clk",
  688. .clkdm_name = "cpsw_125mhz_clkdm",
  689. .parent = &dpll_core_m5_ck,
  690. .clksel = cpsw_cpts_rft_clkmux_sel,
  691. .clksel_reg = AM33XX_CM_CPTS_RFT_CLKSEL,
  692. .clksel_mask = AM33XX_CLKSEL_0_0_MASK,
  693. .ops = &clkops_null,
  694. .recalc = &followparent_recalc,
  695. };
  696. /* gpio */
  697. static const struct clksel gpio0_dbclk_mux_sel[] = {
  698. { .parent = &clk_rc32k_ck, .rates = div_1_0_rates },
  699. { .parent = &clk_32768_ck, .rates = div_1_1_rates },
  700. { .parent = &clkdiv32k_ick, .rates = div_1_2_rates },
  701. { .parent = NULL },
  702. };
  703. static struct clk gpio0_dbclk_mux_ck = {
  704. .name = "gpio0_dbclk_mux_ck",
  705. .clkdm_name = "l4_wkup_clkdm",
  706. .parent = &clk_rc32k_ck,
  707. .init = &omap2_init_clksel_parent,
  708. .clksel = gpio0_dbclk_mux_sel,
  709. .clksel_reg = AM33XX_CLKSEL_GPIO0_DBCLK,
  710. .clksel_mask = AM33XX_CLKSEL_0_1_MASK,
  711. .ops = &clkops_null,
  712. .recalc = &omap2_clksel_recalc,
  713. };
  714. static struct clk gpio0_dbclk = {
  715. .name = "gpio0_dbclk",
  716. .clkdm_name = "l4_wkup_clkdm",
  717. .parent = &gpio0_dbclk_mux_ck,
  718. .enable_reg = AM33XX_CM_WKUP_GPIO0_CLKCTRL,
  719. .enable_bit = AM33XX_OPTFCLKEN_GPIO0_GDBCLK_SHIFT,
  720. .ops = &clkops_omap2_dflt,
  721. .recalc = &followparent_recalc,
  722. };
  723. static struct clk gpio1_dbclk = {
  724. .name = "gpio1_dbclk",
  725. .clkdm_name = "l4ls_clkdm",
  726. .parent = &clkdiv32k_ick,
  727. .enable_reg = AM33XX_CM_PER_GPIO1_CLKCTRL,
  728. .enable_bit = AM33XX_OPTFCLKEN_GPIO_1_GDBCLK_SHIFT,
  729. .ops = &clkops_omap2_dflt,
  730. .recalc = &followparent_recalc,
  731. };
  732. static struct clk gpio2_dbclk = {
  733. .name = "gpio2_dbclk",
  734. .clkdm_name = "l4ls_clkdm",
  735. .parent = &clkdiv32k_ick,
  736. .enable_reg = AM33XX_CM_PER_GPIO2_CLKCTRL,
  737. .enable_bit = AM33XX_OPTFCLKEN_GPIO_2_GDBCLK_SHIFT,
  738. .ops = &clkops_omap2_dflt,
  739. .recalc = &followparent_recalc,
  740. };
  741. static struct clk gpio3_dbclk = {
  742. .name = "gpio3_dbclk",
  743. .clkdm_name = "l4ls_clkdm",
  744. .parent = &clkdiv32k_ick,
  745. .enable_reg = AM33XX_CM_PER_GPIO3_CLKCTRL,
  746. .enable_bit = AM33XX_OPTFCLKEN_GPIO_3_GDBCLK_SHIFT,
  747. .ops = &clkops_omap2_dflt,
  748. .recalc = &followparent_recalc,
  749. };
  750. static const struct clksel pruss_ocp_clk_mux_sel[] = {
  751. { .parent = &l3_gclk, .rates = div_1_0_rates },
  752. { .parent = &dpll_disp_m2_ck, .rates = div_1_1_rates },
  753. { .parent = NULL },
  754. };
  755. static struct clk pruss_ocp_gclk = {
  756. .name = "pruss_ocp_gclk",
  757. .clkdm_name = "pruss_ocp_clkdm",
  758. .parent = &l3_gclk,
  759. .init = &omap2_init_clksel_parent,
  760. .clksel = pruss_ocp_clk_mux_sel,
  761. .clksel_reg = AM33XX_CLKSEL_PRUSS_OCP_CLK,
  762. .clksel_mask = AM33XX_CLKSEL_0_0_MASK,
  763. .ops = &clkops_null,
  764. .recalc = &followparent_recalc,
  765. };
  766. static const struct clksel lcd_clk_mux_sel[] = {
  767. { .parent = &dpll_disp_m2_ck, .rates = div_1_0_rates },
  768. { .parent = &dpll_core_m5_ck, .rates = div_1_1_rates },
  769. { .parent = &dpll_per_m2_ck, .rates = div_1_2_rates },
  770. { .parent = NULL },
  771. };
  772. static struct clk lcd_gclk = {
  773. .name = "lcd_gclk",
  774. .clkdm_name = "lcdc_clkdm",
  775. .parent = &dpll_disp_m2_ck,
  776. .init = &omap2_init_clksel_parent,
  777. .clksel = lcd_clk_mux_sel,
  778. .clksel_reg = AM33XX_CLKSEL_LCDC_PIXEL_CLK,
  779. .clksel_mask = AM33XX_CLKSEL_0_1_MASK,
  780. .ops = &clkops_null,
  781. .recalc = &followparent_recalc,
  782. };
  783. static struct clk mmc_clk = {
  784. .name = "mmc_clk",
  785. .clkdm_name = "l4ls_clkdm",
  786. .parent = &dpll_per_m2_ck,
  787. .ops = &clkops_null,
  788. .fixed_div = 2,
  789. .recalc = &omap_fixed_divisor_recalc,
  790. };
  791. static struct clk mmc2_fck = {
  792. .name = "mmc2_fck",
  793. .clkdm_name = "l3s_clkdm",
  794. .parent = &mmc_clk,
  795. .ops = &clkops_null,
  796. .recalc = &followparent_recalc,
  797. };
  798. static const struct clksel gfx_clksel_sel[] = {
  799. { .parent = &dpll_core_m4_ck, .rates = div_1_0_rates },
  800. { .parent = &dpll_per_m2_ck, .rates = div_1_1_rates },
  801. { .parent = NULL },
  802. };
  803. static struct clk gfx_fclk_clksel_ck = {
  804. .name = "gfx_fclk_clksel_ck",
  805. .parent = &dpll_core_m4_ck,
  806. .clksel = gfx_clksel_sel,
  807. .ops = &clkops_null,
  808. .clksel_reg = AM33XX_CLKSEL_GFX_FCLK,
  809. .clksel_mask = AM33XX_CLKSEL_GFX_FCLK_MASK,
  810. .recalc = &omap2_clksel_recalc,
  811. };
  812. static const struct clksel_rate div_1_0_2_1_rates[] = {
  813. { .div = 1, .val = 0, .flags = RATE_IN_AM33XX },
  814. { .div = 2, .val = 1, .flags = RATE_IN_AM33XX },
  815. { .div = 0 },
  816. };
  817. static const struct clksel gfx_div_sel[] = {
  818. { .parent = &gfx_fclk_clksel_ck, .rates = div_1_0_2_1_rates },
  819. { .parent = NULL },
  820. };
  821. static struct clk gfx_fck_div_ck = {
  822. .name = "gfx_fck_div_ck",
  823. .clkdm_name = "gfx_l3_clkdm",
  824. .parent = &gfx_fclk_clksel_ck,
  825. .init = &omap2_init_clksel_parent,
  826. .clksel = gfx_div_sel,
  827. .clksel_reg = AM33XX_CLKSEL_GFX_FCLK,
  828. .clksel_mask = AM33XX_CLKSEL_0_0_MASK,
  829. .recalc = &omap2_clksel_recalc,
  830. .round_rate = &omap2_clksel_round_rate,
  831. .set_rate = &omap2_clksel_set_rate,
  832. .ops = &clkops_null,
  833. };
  834. static const struct clksel sysclkout_pre_sel[] = {
  835. { .parent = &clk_32768_ck, .rates = div_1_0_rates },
  836. { .parent = &l3_gclk, .rates = div_1_1_rates },
  837. { .parent = &dpll_ddr_m2_ck, .rates = div_1_2_rates },
  838. { .parent = &dpll_per_m2_ck, .rates = div_1_3_rates },
  839. { .parent = &lcd_gclk, .rates = div_1_4_rates },
  840. { .parent = NULL },
  841. };
  842. static struct clk sysclkout_pre_ck = {
  843. .name = "sysclkout_pre_ck",
  844. .parent = &clk_32768_ck,
  845. .init = &omap2_init_clksel_parent,
  846. .clksel = sysclkout_pre_sel,
  847. .clksel_reg = AM33XX_CM_CLKOUT_CTRL,
  848. .clksel_mask = AM33XX_CLKOUT2SOURCE_MASK,
  849. .ops = &clkops_null,
  850. .recalc = &omap2_clksel_recalc,
  851. };
  852. /* Divide by 8 clock rates with default clock is 1/1*/
  853. static const struct clksel_rate div8_rates[] = {
  854. { .div = 1, .val = 0, .flags = RATE_IN_AM33XX },
  855. { .div = 2, .val = 1, .flags = RATE_IN_AM33XX },
  856. { .div = 3, .val = 2, .flags = RATE_IN_AM33XX },
  857. { .div = 4, .val = 3, .flags = RATE_IN_AM33XX },
  858. { .div = 5, .val = 4, .flags = RATE_IN_AM33XX },
  859. { .div = 6, .val = 5, .flags = RATE_IN_AM33XX },
  860. { .div = 7, .val = 6, .flags = RATE_IN_AM33XX },
  861. { .div = 8, .val = 7, .flags = RATE_IN_AM33XX },
  862. { .div = 0 },
  863. };
  864. static const struct clksel clkout2_div[] = {
  865. { .parent = &sysclkout_pre_ck, .rates = div8_rates },
  866. { .parent = NULL },
  867. };
  868. static struct clk clkout2_ck = {
  869. .name = "clkout2_ck",
  870. .parent = &sysclkout_pre_ck,
  871. .ops = &clkops_omap2_dflt,
  872. .clksel = clkout2_div,
  873. .clksel_reg = AM33XX_CM_CLKOUT_CTRL,
  874. .clksel_mask = AM33XX_CLKOUT2DIV_MASK,
  875. .enable_reg = AM33XX_CM_CLKOUT_CTRL,
  876. .enable_bit = AM33XX_CLKOUT2EN_SHIFT,
  877. .recalc = &omap2_clksel_recalc,
  878. .round_rate = &omap2_clksel_round_rate,
  879. .set_rate = &omap2_clksel_set_rate,
  880. };
  881. static const struct clksel wdt_clkmux_sel[] = {
  882. { .parent = &clk_rc32k_ck, .rates = div_1_0_rates },
  883. { .parent = &clkdiv32k_ick, .rates = div_1_1_rates },
  884. { .parent = NULL },
  885. };
  886. static struct clk wdt1_fck = {
  887. .name = "wdt1_fck",
  888. .clkdm_name = "l4_wkup_clkdm",
  889. .parent = &clk_rc32k_ck,
  890. .init = &omap2_init_clksel_parent,
  891. .clksel = wdt_clkmux_sel,
  892. .clksel_reg = AM33XX_CLKSEL_WDT1_CLK,
  893. .clksel_mask = AM33XX_CLKSEL_0_1_MASK,
  894. .ops = &clkops_null,
  895. .recalc = &omap2_clksel_recalc,
  896. };
  897. /*
  898. * clkdev
  899. */
  900. static struct omap_clk am33xx_clks[] = {
  901. CLK(NULL, "clk_32768_ck", &clk_32768_ck, CK_AM33XX),
  902. CLK(NULL, "clk_rc32k_ck", &clk_rc32k_ck, CK_AM33XX),
  903. CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_AM33XX),
  904. CLK(NULL, "virt_24000000_ck", &virt_24000000_ck, CK_AM33XX),
  905. CLK(NULL, "virt_25000000_ck", &virt_25000000_ck, CK_AM33XX),
  906. CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_AM33XX),
  907. CLK(NULL, "sys_clkin_ck", &sys_clkin_ck, CK_AM33XX),
  908. CLK(NULL, "tclkin_ck", &tclkin_ck, CK_AM33XX),
  909. CLK(NULL, "dpll_core_ck", &dpll_core_ck, CK_AM33XX),
  910. CLK(NULL, "dpll_core_x2_ck", &dpll_core_x2_ck, CK_AM33XX),
  911. CLK(NULL, "dpll_core_m4_ck", &dpll_core_m4_ck, CK_AM33XX),
  912. CLK(NULL, "dpll_core_m5_ck", &dpll_core_m5_ck, CK_AM33XX),
  913. CLK(NULL, "dpll_core_m6_ck", &dpll_core_m6_ck, CK_AM33XX),
  914. CLK(NULL, "dpll_mpu_ck", &dpll_mpu_ck, CK_AM33XX),
  915. CLK(NULL, "dpll_mpu_m2_ck", &dpll_mpu_m2_ck, CK_AM33XX),
  916. CLK(NULL, "dpll_ddr_ck", &dpll_ddr_ck, CK_AM33XX),
  917. CLK(NULL, "dpll_ddr_m2_ck", &dpll_ddr_m2_ck, CK_AM33XX),
  918. CLK(NULL, "dpll_ddr_m2_div2_ck", &dpll_ddr_m2_div2_ck, CK_AM33XX),
  919. CLK(NULL, "dpll_disp_ck", &dpll_disp_ck, CK_AM33XX),
  920. CLK(NULL, "dpll_disp_m2_ck", &dpll_disp_m2_ck, CK_AM33XX),
  921. CLK(NULL, "dpll_per_ck", &dpll_per_ck, CK_AM33XX),
  922. CLK(NULL, "dpll_per_m2_ck", &dpll_per_m2_ck, CK_AM33XX),
  923. CLK(NULL, "dpll_per_m2_div4_wkupdm_ck", &dpll_per_m2_div4_wkupdm_ck, CK_AM33XX),
  924. CLK(NULL, "dpll_per_m2_div4_ck", &dpll_per_m2_div4_ck, CK_AM33XX),
  925. CLK(NULL, "adc_tsc_fck", &adc_tsc_fck, CK_AM33XX),
  926. CLK(NULL, "cefuse_fck", &cefuse_fck, CK_AM33XX),
  927. CLK(NULL, "clkdiv32k_ick", &clkdiv32k_ick, CK_AM33XX),
  928. CLK(NULL, "dcan0_fck", &dcan0_fck, CK_AM33XX),
  929. CLK(NULL, "dcan1_fck", &dcan1_fck, CK_AM33XX),
  930. CLK(NULL, "debugss_ick", &debugss_ick, CK_AM33XX),
  931. CLK(NULL, "pruss_ocp_gclk", &pruss_ocp_gclk, CK_AM33XX),
  932. CLK("davinci-mcasp.0", NULL, &mcasp0_fck, CK_AM33XX),
  933. CLK("davinci-mcasp.1", NULL, &mcasp1_fck, CK_AM33XX),
  934. CLK("NULL", "mmc2_fck", &mmc2_fck, CK_AM33XX),
  935. CLK(NULL, "mmu_fck", &mmu_fck, CK_AM33XX),
  936. CLK(NULL, "smartreflex0_fck", &smartreflex0_fck, CK_AM33XX),
  937. CLK(NULL, "smartreflex1_fck", &smartreflex1_fck, CK_AM33XX),
  938. CLK(NULL, "gpt1_fck", &timer1_fck, CK_AM33XX),
  939. CLK(NULL, "gpt2_fck", &timer2_fck, CK_AM33XX),
  940. CLK(NULL, "gpt3_fck", &timer3_fck, CK_AM33XX),
  941. CLK(NULL, "gpt4_fck", &timer4_fck, CK_AM33XX),
  942. CLK(NULL, "gpt5_fck", &timer5_fck, CK_AM33XX),
  943. CLK(NULL, "gpt6_fck", &timer6_fck, CK_AM33XX),
  944. CLK(NULL, "gpt7_fck", &timer7_fck, CK_AM33XX),
  945. CLK(NULL, "usbotg_fck", &usbotg_fck, CK_AM33XX),
  946. CLK(NULL, "ieee5000_fck", &ieee5000_fck, CK_AM33XX),
  947. CLK(NULL, "wdt1_fck", &wdt1_fck, CK_AM33XX),
  948. CLK(NULL, "l4_rtc_gclk", &l4_rtc_gclk, CK_AM33XX),
  949. CLK(NULL, "l3_gclk", &l3_gclk, CK_AM33XX),
  950. CLK(NULL, "dpll_core_m4_div2_ck", &dpll_core_m4_div2_ck, CK_AM33XX),
  951. CLK(NULL, "l4hs_gclk", &l4hs_gclk, CK_AM33XX),
  952. CLK(NULL, "l3s_gclk", &l3s_gclk, CK_AM33XX),
  953. CLK(NULL, "l4fw_gclk", &l4fw_gclk, CK_AM33XX),
  954. CLK(NULL, "l4ls_gclk", &l4ls_gclk, CK_AM33XX),
  955. CLK(NULL, "clk_24mhz", &clk_24mhz, CK_AM33XX),
  956. CLK(NULL, "sysclk_div_ck", &sysclk_div_ck, CK_AM33XX),
  957. CLK(NULL, "cpsw_125mhz_gclk", &cpsw_125mhz_gclk, CK_AM33XX),
  958. CLK(NULL, "cpsw_cpts_rft_clk", &cpsw_cpts_rft_clk, CK_AM33XX),
  959. CLK(NULL, "gpio0_dbclk_mux_ck", &gpio0_dbclk_mux_ck, CK_AM33XX),
  960. CLK(NULL, "gpio0_dbclk", &gpio0_dbclk, CK_AM33XX),
  961. CLK(NULL, "gpio1_dbclk", &gpio1_dbclk, CK_AM33XX),
  962. CLK(NULL, "gpio2_dbclk", &gpio2_dbclk, CK_AM33XX),
  963. CLK(NULL, "gpio3_dbclk", &gpio3_dbclk, CK_AM33XX),
  964. CLK(NULL, "lcd_gclk", &lcd_gclk, CK_AM33XX),
  965. CLK(NULL, "mmc_clk", &mmc_clk, CK_AM33XX),
  966. CLK(NULL, "gfx_fclk_clksel_ck", &gfx_fclk_clksel_ck, CK_AM33XX),
  967. CLK(NULL, "gfx_fck_div_ck", &gfx_fck_div_ck, CK_AM33XX),
  968. CLK(NULL, "sysclkout_pre_ck", &sysclkout_pre_ck, CK_AM33XX),
  969. CLK(NULL, "clkout2_ck", &clkout2_ck, CK_AM33XX),
  970. };
  971. int __init am33xx_clk_init(void)
  972. {
  973. struct omap_clk *c;
  974. u32 cpu_clkflg;
  975. if (soc_is_am33xx()) {
  976. cpu_mask = RATE_IN_AM33XX;
  977. cpu_clkflg = CK_AM33XX;
  978. }
  979. clk_init(&omap2_clk_functions);
  980. for (c = am33xx_clks; c < am33xx_clks + ARRAY_SIZE(am33xx_clks); c++)
  981. clk_preinit(c->lk.clk);
  982. for (c = am33xx_clks; c < am33xx_clks + ARRAY_SIZE(am33xx_clks); c++) {
  983. if (c->cpu & cpu_clkflg) {
  984. clkdev_add(&c->lk);
  985. clk_register(c->lk.clk);
  986. omap2_init_clk_clkdm(c->lk.clk);
  987. }
  988. }
  989. recalculate_root_clocks();
  990. /*
  991. * Only enable those clocks we will need, let the drivers
  992. * enable other clocks as necessary
  993. */
  994. clk_enable_init_clocks();
  995. return 0;
  996. }