clock_data.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955
  1. /*
  2. * linux/arch/arm/mach-omap1/clock_data.c
  3. *
  4. * Copyright (C) 2004 - 2005, 2009-2010 Nokia Corporation
  5. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  6. * Based on clocks.h by Tony Lindgren, Gordon McNutt and RidgeRun, Inc
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * To do:
  13. * - Clocks that are only available on some chips should be marked with the
  14. * chips that they are present on.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/io.h>
  18. #include <linux/clk.h>
  19. #include <linux/cpufreq.h>
  20. #include <linux/delay.h>
  21. #include <asm/mach-types.h> /* for machine_is_* */
  22. #include <plat/clock.h>
  23. #include <plat/cpu.h>
  24. #include <plat/clkdev_omap.h>
  25. #include <plat/board.h>
  26. #include <plat/sram.h> /* for omap_sram_reprogram_clock() */
  27. #include <mach/hardware.h>
  28. #include <mach/usb.h> /* for OTG_BASE */
  29. #include "iomap.h"
  30. #include "clock.h"
  31. /* Some ARM_IDLECT1 bit shifts - used in struct arm_idlect1_clk */
  32. #define IDL_CLKOUT_ARM_SHIFT 12
  33. #define IDLTIM_ARM_SHIFT 9
  34. #define IDLAPI_ARM_SHIFT 8
  35. #define IDLIF_ARM_SHIFT 6
  36. #define IDLLB_ARM_SHIFT 4 /* undocumented? */
  37. #define OMAP1510_IDLLCD_ARM_SHIFT 3 /* undocumented? */
  38. #define IDLPER_ARM_SHIFT 2
  39. #define IDLXORP_ARM_SHIFT 1
  40. #define IDLWDT_ARM_SHIFT 0
  41. /* Some MOD_CONF_CTRL_0 bit shifts - used in struct clk.enable_bit */
  42. #define CONF_MOD_UART3_CLK_MODE_R 31
  43. #define CONF_MOD_UART2_CLK_MODE_R 30
  44. #define CONF_MOD_UART1_CLK_MODE_R 29
  45. #define CONF_MOD_MMC_SD_CLK_REQ_R 23
  46. #define CONF_MOD_MCBSP3_AUXON 20
  47. /* Some MOD_CONF_CTRL_1 bit shifts - used in struct clk.enable_bit */
  48. #define CONF_MOD_SOSSI_CLK_EN_R 16
  49. /* Some OTG_SYSCON_2-specific bit fields */
  50. #define OTG_SYSCON_2_UHOST_EN_SHIFT 8
  51. /* Some SOFT_REQ_REG bit fields - used in struct clk.enable_bit */
  52. #define SOFT_MMC2_DPLL_REQ_SHIFT 13
  53. #define SOFT_MMC_DPLL_REQ_SHIFT 12
  54. #define SOFT_UART3_DPLL_REQ_SHIFT 11
  55. #define SOFT_UART2_DPLL_REQ_SHIFT 10
  56. #define SOFT_UART1_DPLL_REQ_SHIFT 9
  57. #define SOFT_USB_OTG_DPLL_REQ_SHIFT 8
  58. #define SOFT_CAM_DPLL_REQ_SHIFT 7
  59. #define SOFT_COM_MCKO_REQ_SHIFT 6
  60. #define SOFT_PERIPH_REQ_SHIFT 5 /* sys_ck gate for UART2 ? */
  61. #define USB_REQ_EN_SHIFT 4
  62. #define SOFT_USB_REQ_SHIFT 3 /* sys_ck gate for USB host? */
  63. #define SOFT_SDW_REQ_SHIFT 2 /* sys_ck gate for Bluetooth? */
  64. #define SOFT_COM_REQ_SHIFT 1 /* sys_ck gate for com proc? */
  65. #define SOFT_DPLL_REQ_SHIFT 0
  66. /*
  67. * Omap1 clocks
  68. */
  69. static struct clk ck_ref = {
  70. .name = "ck_ref",
  71. .ops = &clkops_null,
  72. .rate = 12000000,
  73. };
  74. static struct clk ck_dpll1 = {
  75. .name = "ck_dpll1",
  76. .ops = &clkops_null,
  77. .parent = &ck_ref,
  78. };
  79. /*
  80. * FIXME: This clock seems to be necessary but no-one has asked for its
  81. * activation. [ FIX: SoSSI, SSR ]
  82. */
  83. static struct arm_idlect1_clk ck_dpll1out = {
  84. .clk = {
  85. .name = "ck_dpll1out",
  86. .ops = &clkops_generic,
  87. .parent = &ck_dpll1,
  88. .flags = CLOCK_IDLE_CONTROL | ENABLE_REG_32BIT |
  89. ENABLE_ON_INIT,
  90. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  91. .enable_bit = EN_CKOUT_ARM,
  92. .recalc = &followparent_recalc,
  93. },
  94. .idlect_shift = IDL_CLKOUT_ARM_SHIFT,
  95. };
  96. static struct clk sossi_ck = {
  97. .name = "ck_sossi",
  98. .ops = &clkops_generic,
  99. .parent = &ck_dpll1out.clk,
  100. .flags = CLOCK_NO_IDLE_PARENT | ENABLE_REG_32BIT,
  101. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_1),
  102. .enable_bit = CONF_MOD_SOSSI_CLK_EN_R,
  103. .recalc = &omap1_sossi_recalc,
  104. .set_rate = &omap1_set_sossi_rate,
  105. };
  106. static struct clk arm_ck = {
  107. .name = "arm_ck",
  108. .ops = &clkops_null,
  109. .parent = &ck_dpll1,
  110. .rate_offset = CKCTL_ARMDIV_OFFSET,
  111. .recalc = &omap1_ckctl_recalc,
  112. .round_rate = omap1_clk_round_rate_ckctl_arm,
  113. .set_rate = omap1_clk_set_rate_ckctl_arm,
  114. };
  115. static struct arm_idlect1_clk armper_ck = {
  116. .clk = {
  117. .name = "armper_ck",
  118. .ops = &clkops_generic,
  119. .parent = &ck_dpll1,
  120. .flags = CLOCK_IDLE_CONTROL,
  121. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  122. .enable_bit = EN_PERCK,
  123. .rate_offset = CKCTL_PERDIV_OFFSET,
  124. .recalc = &omap1_ckctl_recalc,
  125. .round_rate = omap1_clk_round_rate_ckctl_arm,
  126. .set_rate = omap1_clk_set_rate_ckctl_arm,
  127. },
  128. .idlect_shift = IDLPER_ARM_SHIFT,
  129. };
  130. /*
  131. * FIXME: This clock seems to be necessary but no-one has asked for its
  132. * activation. [ GPIO code for 1510 ]
  133. */
  134. static struct clk arm_gpio_ck = {
  135. .name = "ick",
  136. .ops = &clkops_generic,
  137. .parent = &ck_dpll1,
  138. .flags = ENABLE_ON_INIT,
  139. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  140. .enable_bit = EN_GPIOCK,
  141. .recalc = &followparent_recalc,
  142. };
  143. static struct arm_idlect1_clk armxor_ck = {
  144. .clk = {
  145. .name = "armxor_ck",
  146. .ops = &clkops_generic,
  147. .parent = &ck_ref,
  148. .flags = CLOCK_IDLE_CONTROL,
  149. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  150. .enable_bit = EN_XORPCK,
  151. .recalc = &followparent_recalc,
  152. },
  153. .idlect_shift = IDLXORP_ARM_SHIFT,
  154. };
  155. static struct arm_idlect1_clk armtim_ck = {
  156. .clk = {
  157. .name = "armtim_ck",
  158. .ops = &clkops_generic,
  159. .parent = &ck_ref,
  160. .flags = CLOCK_IDLE_CONTROL,
  161. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  162. .enable_bit = EN_TIMCK,
  163. .recalc = &followparent_recalc,
  164. },
  165. .idlect_shift = IDLTIM_ARM_SHIFT,
  166. };
  167. static struct arm_idlect1_clk armwdt_ck = {
  168. .clk = {
  169. .name = "armwdt_ck",
  170. .ops = &clkops_generic,
  171. .parent = &ck_ref,
  172. .flags = CLOCK_IDLE_CONTROL,
  173. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  174. .enable_bit = EN_WDTCK,
  175. .fixed_div = 14,
  176. .recalc = &omap_fixed_divisor_recalc,
  177. },
  178. .idlect_shift = IDLWDT_ARM_SHIFT,
  179. };
  180. static struct clk arminth_ck16xx = {
  181. .name = "arminth_ck",
  182. .ops = &clkops_null,
  183. .parent = &arm_ck,
  184. .recalc = &followparent_recalc,
  185. /* Note: On 16xx the frequency can be divided by 2 by programming
  186. * ARM_CKCTL:ARM_INTHCK_SEL(14) to 1
  187. *
  188. * 1510 version is in TC clocks.
  189. */
  190. };
  191. static struct clk dsp_ck = {
  192. .name = "dsp_ck",
  193. .ops = &clkops_generic,
  194. .parent = &ck_dpll1,
  195. .enable_reg = OMAP1_IO_ADDRESS(ARM_CKCTL),
  196. .enable_bit = EN_DSPCK,
  197. .rate_offset = CKCTL_DSPDIV_OFFSET,
  198. .recalc = &omap1_ckctl_recalc,
  199. .round_rate = omap1_clk_round_rate_ckctl_arm,
  200. .set_rate = omap1_clk_set_rate_ckctl_arm,
  201. };
  202. static struct clk dspmmu_ck = {
  203. .name = "dspmmu_ck",
  204. .ops = &clkops_null,
  205. .parent = &ck_dpll1,
  206. .rate_offset = CKCTL_DSPMMUDIV_OFFSET,
  207. .recalc = &omap1_ckctl_recalc,
  208. .round_rate = omap1_clk_round_rate_ckctl_arm,
  209. .set_rate = omap1_clk_set_rate_ckctl_arm,
  210. };
  211. static struct clk dspper_ck = {
  212. .name = "dspper_ck",
  213. .ops = &clkops_dspck,
  214. .parent = &ck_dpll1,
  215. .enable_reg = DSP_IDLECT2,
  216. .enable_bit = EN_PERCK,
  217. .rate_offset = CKCTL_PERDIV_OFFSET,
  218. .recalc = &omap1_ckctl_recalc_dsp_domain,
  219. .round_rate = omap1_clk_round_rate_ckctl_arm,
  220. .set_rate = &omap1_clk_set_rate_dsp_domain,
  221. };
  222. static struct clk dspxor_ck = {
  223. .name = "dspxor_ck",
  224. .ops = &clkops_dspck,
  225. .parent = &ck_ref,
  226. .enable_reg = DSP_IDLECT2,
  227. .enable_bit = EN_XORPCK,
  228. .recalc = &followparent_recalc,
  229. };
  230. static struct clk dsptim_ck = {
  231. .name = "dsptim_ck",
  232. .ops = &clkops_dspck,
  233. .parent = &ck_ref,
  234. .enable_reg = DSP_IDLECT2,
  235. .enable_bit = EN_DSPTIMCK,
  236. .recalc = &followparent_recalc,
  237. };
  238. static struct arm_idlect1_clk tc_ck = {
  239. .clk = {
  240. .name = "tc_ck",
  241. .ops = &clkops_null,
  242. .parent = &ck_dpll1,
  243. .flags = CLOCK_IDLE_CONTROL,
  244. .rate_offset = CKCTL_TCDIV_OFFSET,
  245. .recalc = &omap1_ckctl_recalc,
  246. .round_rate = omap1_clk_round_rate_ckctl_arm,
  247. .set_rate = omap1_clk_set_rate_ckctl_arm,
  248. },
  249. .idlect_shift = IDLIF_ARM_SHIFT,
  250. };
  251. static struct clk arminth_ck1510 = {
  252. .name = "arminth_ck",
  253. .ops = &clkops_null,
  254. .parent = &tc_ck.clk,
  255. .recalc = &followparent_recalc,
  256. /* Note: On 1510 the frequency follows TC_CK
  257. *
  258. * 16xx version is in MPU clocks.
  259. */
  260. };
  261. static struct clk tipb_ck = {
  262. /* No-idle controlled by "tc_ck" */
  263. .name = "tipb_ck",
  264. .ops = &clkops_null,
  265. .parent = &tc_ck.clk,
  266. .recalc = &followparent_recalc,
  267. };
  268. static struct clk l3_ocpi_ck = {
  269. /* No-idle controlled by "tc_ck" */
  270. .name = "l3_ocpi_ck",
  271. .ops = &clkops_generic,
  272. .parent = &tc_ck.clk,
  273. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT3),
  274. .enable_bit = EN_OCPI_CK,
  275. .recalc = &followparent_recalc,
  276. };
  277. static struct clk tc1_ck = {
  278. .name = "tc1_ck",
  279. .ops = &clkops_generic,
  280. .parent = &tc_ck.clk,
  281. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT3),
  282. .enable_bit = EN_TC1_CK,
  283. .recalc = &followparent_recalc,
  284. };
  285. /*
  286. * FIXME: This clock seems to be necessary but no-one has asked for its
  287. * activation. [ pm.c (SRAM), CCP, Camera ]
  288. */
  289. static struct clk tc2_ck = {
  290. .name = "tc2_ck",
  291. .ops = &clkops_generic,
  292. .parent = &tc_ck.clk,
  293. .flags = ENABLE_ON_INIT,
  294. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT3),
  295. .enable_bit = EN_TC2_CK,
  296. .recalc = &followparent_recalc,
  297. };
  298. static struct clk dma_ck = {
  299. /* No-idle controlled by "tc_ck" */
  300. .name = "dma_ck",
  301. .ops = &clkops_null,
  302. .parent = &tc_ck.clk,
  303. .recalc = &followparent_recalc,
  304. };
  305. static struct clk dma_lcdfree_ck = {
  306. .name = "dma_lcdfree_ck",
  307. .ops = &clkops_null,
  308. .parent = &tc_ck.clk,
  309. .recalc = &followparent_recalc,
  310. };
  311. static struct arm_idlect1_clk api_ck = {
  312. .clk = {
  313. .name = "api_ck",
  314. .ops = &clkops_generic,
  315. .parent = &tc_ck.clk,
  316. .flags = CLOCK_IDLE_CONTROL,
  317. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  318. .enable_bit = EN_APICK,
  319. .recalc = &followparent_recalc,
  320. },
  321. .idlect_shift = IDLAPI_ARM_SHIFT,
  322. };
  323. static struct arm_idlect1_clk lb_ck = {
  324. .clk = {
  325. .name = "lb_ck",
  326. .ops = &clkops_generic,
  327. .parent = &tc_ck.clk,
  328. .flags = CLOCK_IDLE_CONTROL,
  329. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  330. .enable_bit = EN_LBCK,
  331. .recalc = &followparent_recalc,
  332. },
  333. .idlect_shift = IDLLB_ARM_SHIFT,
  334. };
  335. static struct clk rhea1_ck = {
  336. .name = "rhea1_ck",
  337. .ops = &clkops_null,
  338. .parent = &tc_ck.clk,
  339. .recalc = &followparent_recalc,
  340. };
  341. static struct clk rhea2_ck = {
  342. .name = "rhea2_ck",
  343. .ops = &clkops_null,
  344. .parent = &tc_ck.clk,
  345. .recalc = &followparent_recalc,
  346. };
  347. static struct clk lcd_ck_16xx = {
  348. .name = "lcd_ck",
  349. .ops = &clkops_generic,
  350. .parent = &ck_dpll1,
  351. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  352. .enable_bit = EN_LCDCK,
  353. .rate_offset = CKCTL_LCDDIV_OFFSET,
  354. .recalc = &omap1_ckctl_recalc,
  355. .round_rate = omap1_clk_round_rate_ckctl_arm,
  356. .set_rate = omap1_clk_set_rate_ckctl_arm,
  357. };
  358. static struct arm_idlect1_clk lcd_ck_1510 = {
  359. .clk = {
  360. .name = "lcd_ck",
  361. .ops = &clkops_generic,
  362. .parent = &ck_dpll1,
  363. .flags = CLOCK_IDLE_CONTROL,
  364. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  365. .enable_bit = EN_LCDCK,
  366. .rate_offset = CKCTL_LCDDIV_OFFSET,
  367. .recalc = &omap1_ckctl_recalc,
  368. .round_rate = omap1_clk_round_rate_ckctl_arm,
  369. .set_rate = omap1_clk_set_rate_ckctl_arm,
  370. },
  371. .idlect_shift = OMAP1510_IDLLCD_ARM_SHIFT,
  372. };
  373. /*
  374. * XXX The enable_bit here is misused - it simply switches between 12MHz
  375. * and 48MHz. Reimplement with clksel.
  376. *
  377. * XXX does this need SYSC register handling?
  378. */
  379. static struct clk uart1_1510 = {
  380. .name = "uart1_ck",
  381. .ops = &clkops_null,
  382. /* Direct from ULPD, no real parent */
  383. .parent = &armper_ck.clk,
  384. .rate = 12000000,
  385. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  386. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  387. .enable_bit = CONF_MOD_UART1_CLK_MODE_R,
  388. .set_rate = &omap1_set_uart_rate,
  389. .recalc = &omap1_uart_recalc,
  390. };
  391. /*
  392. * XXX The enable_bit here is misused - it simply switches between 12MHz
  393. * and 48MHz. Reimplement with clksel.
  394. *
  395. * XXX SYSC register handling does not belong in the clock framework
  396. */
  397. static struct uart_clk uart1_16xx = {
  398. .clk = {
  399. .name = "uart1_ck",
  400. .ops = &clkops_uart_16xx,
  401. /* Direct from ULPD, no real parent */
  402. .parent = &armper_ck.clk,
  403. .rate = 48000000,
  404. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  405. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  406. .enable_bit = CONF_MOD_UART1_CLK_MODE_R,
  407. },
  408. .sysc_addr = 0xfffb0054,
  409. };
  410. /*
  411. * XXX The enable_bit here is misused - it simply switches between 12MHz
  412. * and 48MHz. Reimplement with clksel.
  413. *
  414. * XXX does this need SYSC register handling?
  415. */
  416. static struct clk uart2_ck = {
  417. .name = "uart2_ck",
  418. .ops = &clkops_null,
  419. /* Direct from ULPD, no real parent */
  420. .parent = &armper_ck.clk,
  421. .rate = 12000000,
  422. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  423. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  424. .enable_bit = CONF_MOD_UART2_CLK_MODE_R,
  425. .set_rate = &omap1_set_uart_rate,
  426. .recalc = &omap1_uart_recalc,
  427. };
  428. /*
  429. * XXX The enable_bit here is misused - it simply switches between 12MHz
  430. * and 48MHz. Reimplement with clksel.
  431. *
  432. * XXX does this need SYSC register handling?
  433. */
  434. static struct clk uart3_1510 = {
  435. .name = "uart3_ck",
  436. .ops = &clkops_null,
  437. /* Direct from ULPD, no real parent */
  438. .parent = &armper_ck.clk,
  439. .rate = 12000000,
  440. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  441. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  442. .enable_bit = CONF_MOD_UART3_CLK_MODE_R,
  443. .set_rate = &omap1_set_uart_rate,
  444. .recalc = &omap1_uart_recalc,
  445. };
  446. /*
  447. * XXX The enable_bit here is misused - it simply switches between 12MHz
  448. * and 48MHz. Reimplement with clksel.
  449. *
  450. * XXX SYSC register handling does not belong in the clock framework
  451. */
  452. static struct uart_clk uart3_16xx = {
  453. .clk = {
  454. .name = "uart3_ck",
  455. .ops = &clkops_uart_16xx,
  456. /* Direct from ULPD, no real parent */
  457. .parent = &armper_ck.clk,
  458. .rate = 48000000,
  459. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  460. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  461. .enable_bit = CONF_MOD_UART3_CLK_MODE_R,
  462. },
  463. .sysc_addr = 0xfffb9854,
  464. };
  465. static struct clk usb_clko = { /* 6 MHz output on W4_USB_CLKO */
  466. .name = "usb_clko",
  467. .ops = &clkops_generic,
  468. /* Direct from ULPD, no parent */
  469. .rate = 6000000,
  470. .flags = ENABLE_REG_32BIT,
  471. .enable_reg = OMAP1_IO_ADDRESS(ULPD_CLOCK_CTRL),
  472. .enable_bit = USB_MCLK_EN_BIT,
  473. };
  474. static struct clk usb_hhc_ck1510 = {
  475. .name = "usb_hhc_ck",
  476. .ops = &clkops_generic,
  477. /* Direct from ULPD, no parent */
  478. .rate = 48000000, /* Actually 2 clocks, 12MHz and 48MHz */
  479. .flags = ENABLE_REG_32BIT,
  480. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  481. .enable_bit = USB_HOST_HHC_UHOST_EN,
  482. };
  483. static struct clk usb_hhc_ck16xx = {
  484. .name = "usb_hhc_ck",
  485. .ops = &clkops_generic,
  486. /* Direct from ULPD, no parent */
  487. .rate = 48000000,
  488. /* OTG_SYSCON_2.OTG_PADEN == 0 (not 1510-compatible) */
  489. .flags = ENABLE_REG_32BIT,
  490. .enable_reg = OMAP1_IO_ADDRESS(OTG_BASE + 0x08), /* OTG_SYSCON_2 */
  491. .enable_bit = OTG_SYSCON_2_UHOST_EN_SHIFT
  492. };
  493. static struct clk usb_dc_ck = {
  494. .name = "usb_dc_ck",
  495. .ops = &clkops_generic,
  496. /* Direct from ULPD, no parent */
  497. .rate = 48000000,
  498. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  499. .enable_bit = USB_REQ_EN_SHIFT,
  500. };
  501. static struct clk usb_dc_ck7xx = {
  502. .name = "usb_dc_ck",
  503. .ops = &clkops_generic,
  504. /* Direct from ULPD, no parent */
  505. .rate = 48000000,
  506. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  507. .enable_bit = SOFT_USB_OTG_DPLL_REQ_SHIFT,
  508. };
  509. static struct clk uart1_7xx = {
  510. .name = "uart1_ck",
  511. .ops = &clkops_generic,
  512. /* Direct from ULPD, no parent */
  513. .rate = 12000000,
  514. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  515. .enable_bit = 9,
  516. };
  517. static struct clk uart2_7xx = {
  518. .name = "uart2_ck",
  519. .ops = &clkops_generic,
  520. /* Direct from ULPD, no parent */
  521. .rate = 12000000,
  522. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  523. .enable_bit = 11,
  524. };
  525. static struct clk mclk_1510 = {
  526. .name = "mclk",
  527. .ops = &clkops_generic,
  528. /* Direct from ULPD, no parent. May be enabled by ext hardware. */
  529. .rate = 12000000,
  530. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  531. .enable_bit = SOFT_COM_MCKO_REQ_SHIFT,
  532. };
  533. static struct clk mclk_16xx = {
  534. .name = "mclk",
  535. .ops = &clkops_generic,
  536. /* Direct from ULPD, no parent. May be enabled by ext hardware. */
  537. .enable_reg = OMAP1_IO_ADDRESS(COM_CLK_DIV_CTRL_SEL),
  538. .enable_bit = COM_ULPD_PLL_CLK_REQ,
  539. .set_rate = &omap1_set_ext_clk_rate,
  540. .round_rate = &omap1_round_ext_clk_rate,
  541. .init = &omap1_init_ext_clk,
  542. };
  543. static struct clk bclk_1510 = {
  544. .name = "bclk",
  545. .ops = &clkops_generic,
  546. /* Direct from ULPD, no parent. May be enabled by ext hardware. */
  547. .rate = 12000000,
  548. };
  549. static struct clk bclk_16xx = {
  550. .name = "bclk",
  551. .ops = &clkops_generic,
  552. /* Direct from ULPD, no parent. May be enabled by ext hardware. */
  553. .enable_reg = OMAP1_IO_ADDRESS(SWD_CLK_DIV_CTRL_SEL),
  554. .enable_bit = SWD_ULPD_PLL_CLK_REQ,
  555. .set_rate = &omap1_set_ext_clk_rate,
  556. .round_rate = &omap1_round_ext_clk_rate,
  557. .init = &omap1_init_ext_clk,
  558. };
  559. static struct clk mmc1_ck = {
  560. .name = "mmc1_ck",
  561. .ops = &clkops_generic,
  562. /* Functional clock is direct from ULPD, interface clock is ARMPER */
  563. .parent = &armper_ck.clk,
  564. .rate = 48000000,
  565. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  566. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  567. .enable_bit = CONF_MOD_MMC_SD_CLK_REQ_R,
  568. };
  569. /*
  570. * XXX MOD_CONF_CTRL_0 bit 20 is defined in the 1510 TRM as
  571. * CONF_MOD_MCBSP3_AUXON ??
  572. */
  573. static struct clk mmc2_ck = {
  574. .name = "mmc2_ck",
  575. .ops = &clkops_generic,
  576. /* Functional clock is direct from ULPD, interface clock is ARMPER */
  577. .parent = &armper_ck.clk,
  578. .rate = 48000000,
  579. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  580. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  581. .enable_bit = 20,
  582. };
  583. static struct clk mmc3_ck = {
  584. .name = "mmc3_ck",
  585. .ops = &clkops_generic,
  586. /* Functional clock is direct from ULPD, interface clock is ARMPER */
  587. .parent = &armper_ck.clk,
  588. .rate = 48000000,
  589. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  590. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  591. .enable_bit = SOFT_MMC_DPLL_REQ_SHIFT,
  592. };
  593. static struct clk virtual_ck_mpu = {
  594. .name = "mpu",
  595. .ops = &clkops_null,
  596. .parent = &arm_ck, /* Is smarter alias for */
  597. .recalc = &followparent_recalc,
  598. .set_rate = &omap1_select_table_rate,
  599. .round_rate = &omap1_round_to_table_rate,
  600. };
  601. /* virtual functional clock domain for I2C. Just for making sure that ARMXOR_CK
  602. remains active during MPU idle whenever this is enabled */
  603. static struct clk i2c_fck = {
  604. .name = "i2c_fck",
  605. .ops = &clkops_null,
  606. .flags = CLOCK_NO_IDLE_PARENT,
  607. .parent = &armxor_ck.clk,
  608. .recalc = &followparent_recalc,
  609. };
  610. static struct clk i2c_ick = {
  611. .name = "i2c_ick",
  612. .ops = &clkops_null,
  613. .flags = CLOCK_NO_IDLE_PARENT,
  614. .parent = &armper_ck.clk,
  615. .recalc = &followparent_recalc,
  616. };
  617. /*
  618. * clkdev integration
  619. */
  620. static struct omap_clk omap_clks[] = {
  621. /* non-ULPD clocks */
  622. CLK(NULL, "ck_ref", &ck_ref, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  623. CLK(NULL, "ck_dpll1", &ck_dpll1, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  624. /* CK_GEN1 clocks */
  625. CLK(NULL, "ck_dpll1out", &ck_dpll1out.clk, CK_16XX),
  626. CLK(NULL, "ck_sossi", &sossi_ck, CK_16XX),
  627. CLK(NULL, "arm_ck", &arm_ck, CK_16XX | CK_1510 | CK_310),
  628. CLK(NULL, "armper_ck", &armper_ck.clk, CK_16XX | CK_1510 | CK_310),
  629. CLK("omap_gpio.0", "ick", &arm_gpio_ck, CK_1510 | CK_310),
  630. CLK(NULL, "armxor_ck", &armxor_ck.clk, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  631. CLK(NULL, "armtim_ck", &armtim_ck.clk, CK_16XX | CK_1510 | CK_310),
  632. CLK("omap_wdt", "fck", &armwdt_ck.clk, CK_16XX | CK_1510 | CK_310),
  633. CLK("omap_wdt", "ick", &armper_ck.clk, CK_16XX),
  634. CLK("omap_wdt", "ick", &dummy_ck, CK_1510 | CK_310),
  635. CLK(NULL, "arminth_ck", &arminth_ck1510, CK_1510 | CK_310),
  636. CLK(NULL, "arminth_ck", &arminth_ck16xx, CK_16XX),
  637. /* CK_GEN2 clocks */
  638. CLK(NULL, "dsp_ck", &dsp_ck, CK_16XX | CK_1510 | CK_310),
  639. CLK(NULL, "dspmmu_ck", &dspmmu_ck, CK_16XX | CK_1510 | CK_310),
  640. CLK(NULL, "dspper_ck", &dspper_ck, CK_16XX | CK_1510 | CK_310),
  641. CLK(NULL, "dspxor_ck", &dspxor_ck, CK_16XX | CK_1510 | CK_310),
  642. CLK(NULL, "dsptim_ck", &dsptim_ck, CK_16XX | CK_1510 | CK_310),
  643. /* CK_GEN3 clocks */
  644. CLK(NULL, "tc_ck", &tc_ck.clk, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  645. CLK(NULL, "tipb_ck", &tipb_ck, CK_1510 | CK_310),
  646. CLK(NULL, "l3_ocpi_ck", &l3_ocpi_ck, CK_16XX | CK_7XX),
  647. CLK(NULL, "tc1_ck", &tc1_ck, CK_16XX),
  648. CLK(NULL, "tc2_ck", &tc2_ck, CK_16XX),
  649. CLK(NULL, "dma_ck", &dma_ck, CK_16XX | CK_1510 | CK_310),
  650. CLK(NULL, "dma_lcdfree_ck", &dma_lcdfree_ck, CK_16XX),
  651. CLK(NULL, "api_ck", &api_ck.clk, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  652. CLK(NULL, "lb_ck", &lb_ck.clk, CK_1510 | CK_310),
  653. CLK(NULL, "rhea1_ck", &rhea1_ck, CK_16XX),
  654. CLK(NULL, "rhea2_ck", &rhea2_ck, CK_16XX),
  655. CLK(NULL, "lcd_ck", &lcd_ck_16xx, CK_16XX | CK_7XX),
  656. CLK(NULL, "lcd_ck", &lcd_ck_1510.clk, CK_1510 | CK_310),
  657. /* ULPD clocks */
  658. CLK(NULL, "uart1_ck", &uart1_1510, CK_1510 | CK_310),
  659. CLK(NULL, "uart1_ck", &uart1_16xx.clk, CK_16XX),
  660. CLK(NULL, "uart1_ck", &uart1_7xx, CK_7XX),
  661. CLK(NULL, "uart2_ck", &uart2_ck, CK_16XX | CK_1510 | CK_310),
  662. CLK(NULL, "uart2_ck", &uart2_7xx, CK_7XX),
  663. CLK(NULL, "uart3_ck", &uart3_1510, CK_1510 | CK_310),
  664. CLK(NULL, "uart3_ck", &uart3_16xx.clk, CK_16XX),
  665. CLK(NULL, "usb_clko", &usb_clko, CK_16XX | CK_1510 | CK_310),
  666. CLK(NULL, "usb_hhc_ck", &usb_hhc_ck1510, CK_1510 | CK_310),
  667. CLK(NULL, "usb_hhc_ck", &usb_hhc_ck16xx, CK_16XX),
  668. CLK(NULL, "usb_dc_ck", &usb_dc_ck, CK_16XX),
  669. CLK(NULL, "usb_dc_ck", &usb_dc_ck7xx, CK_7XX),
  670. CLK(NULL, "mclk", &mclk_1510, CK_1510 | CK_310),
  671. CLK(NULL, "mclk", &mclk_16xx, CK_16XX),
  672. CLK(NULL, "bclk", &bclk_1510, CK_1510 | CK_310),
  673. CLK(NULL, "bclk", &bclk_16xx, CK_16XX),
  674. CLK("mmci-omap.0", "fck", &mmc1_ck, CK_16XX | CK_1510 | CK_310),
  675. CLK("mmci-omap.0", "fck", &mmc3_ck, CK_7XX),
  676. CLK("mmci-omap.0", "ick", &armper_ck.clk, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  677. CLK("mmci-omap.1", "fck", &mmc2_ck, CK_16XX),
  678. CLK("mmci-omap.1", "ick", &armper_ck.clk, CK_16XX),
  679. /* Virtual clocks */
  680. CLK(NULL, "mpu", &virtual_ck_mpu, CK_16XX | CK_1510 | CK_310),
  681. CLK("omap_i2c.1", "fck", &i2c_fck, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  682. CLK("omap_i2c.1", "ick", &i2c_ick, CK_16XX),
  683. CLK("omap_i2c.1", "ick", &dummy_ck, CK_1510 | CK_310 | CK_7XX),
  684. CLK("omap1_spi100k.1", "fck", &dummy_ck, CK_7XX),
  685. CLK("omap1_spi100k.1", "ick", &dummy_ck, CK_7XX),
  686. CLK("omap1_spi100k.2", "fck", &dummy_ck, CK_7XX),
  687. CLK("omap1_spi100k.2", "ick", &dummy_ck, CK_7XX),
  688. CLK("omap_uwire", "fck", &armxor_ck.clk, CK_16XX | CK_1510 | CK_310),
  689. CLK("omap-mcbsp.1", "ick", &dspper_ck, CK_16XX),
  690. CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_1510 | CK_310),
  691. CLK("omap-mcbsp.2", "ick", &armper_ck.clk, CK_16XX),
  692. CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_1510 | CK_310),
  693. CLK("omap-mcbsp.3", "ick", &dspper_ck, CK_16XX),
  694. CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_1510 | CK_310),
  695. CLK("omap-mcbsp.1", "fck", &dspxor_ck, CK_16XX | CK_1510 | CK_310),
  696. CLK("omap-mcbsp.2", "fck", &armper_ck.clk, CK_16XX | CK_1510 | CK_310),
  697. CLK("omap-mcbsp.3", "fck", &dspxor_ck, CK_16XX | CK_1510 | CK_310),
  698. };
  699. /*
  700. * init
  701. */
  702. static struct clk_functions omap1_clk_functions = {
  703. .clk_enable = omap1_clk_enable,
  704. .clk_disable = omap1_clk_disable,
  705. .clk_round_rate = omap1_clk_round_rate,
  706. .clk_set_rate = omap1_clk_set_rate,
  707. .clk_disable_unused = omap1_clk_disable_unused,
  708. };
  709. static void __init omap1_show_rates(void)
  710. {
  711. pr_notice("Clocking rate (xtal/DPLL1/MPU): "
  712. "%ld.%01ld/%ld.%01ld/%ld.%01ld MHz\n",
  713. ck_ref.rate / 1000000, (ck_ref.rate / 100000) % 10,
  714. ck_dpll1.rate / 1000000, (ck_dpll1.rate / 100000) % 10,
  715. arm_ck.rate / 1000000, (arm_ck.rate / 100000) % 10);
  716. }
  717. u32 cpu_mask;
  718. int __init omap1_clk_init(void)
  719. {
  720. struct omap_clk *c;
  721. const struct omap_clock_config *info;
  722. int crystal_type = 0; /* Default 12 MHz */
  723. u32 reg;
  724. #ifdef CONFIG_DEBUG_LL
  725. /*
  726. * Resets some clocks that may be left on from bootloader,
  727. * but leaves serial clocks on.
  728. */
  729. omap_writel(0x3 << 29, MOD_CONF_CTRL_0);
  730. #endif
  731. /* USB_REQ_EN will be disabled later if necessary (usb_dc_ck) */
  732. reg = omap_readw(SOFT_REQ_REG) & (1 << 4);
  733. omap_writew(reg, SOFT_REQ_REG);
  734. if (!cpu_is_omap15xx())
  735. omap_writew(0, SOFT_REQ_REG2);
  736. clk_init(&omap1_clk_functions);
  737. /* By default all idlect1 clocks are allowed to idle */
  738. arm_idlect1_mask = ~0;
  739. for (c = omap_clks; c < omap_clks + ARRAY_SIZE(omap_clks); c++)
  740. clk_preinit(c->lk.clk);
  741. cpu_mask = 0;
  742. if (cpu_is_omap1710())
  743. cpu_mask |= CK_1710;
  744. if (cpu_is_omap16xx())
  745. cpu_mask |= CK_16XX;
  746. if (cpu_is_omap1510())
  747. cpu_mask |= CK_1510;
  748. if (cpu_is_omap7xx())
  749. cpu_mask |= CK_7XX;
  750. if (cpu_is_omap310())
  751. cpu_mask |= CK_310;
  752. for (c = omap_clks; c < omap_clks + ARRAY_SIZE(omap_clks); c++)
  753. if (c->cpu & cpu_mask) {
  754. clkdev_add(&c->lk);
  755. clk_register(c->lk.clk);
  756. }
  757. /* Pointers to these clocks are needed by code in clock.c */
  758. api_ck_p = clk_get(NULL, "api_ck");
  759. ck_dpll1_p = clk_get(NULL, "ck_dpll1");
  760. ck_ref_p = clk_get(NULL, "ck_ref");
  761. info = omap_get_config(OMAP_TAG_CLOCK, struct omap_clock_config);
  762. if (info != NULL) {
  763. if (!cpu_is_omap15xx())
  764. crystal_type = info->system_clock_type;
  765. }
  766. if (cpu_is_omap7xx())
  767. ck_ref.rate = 13000000;
  768. if (cpu_is_omap16xx() && crystal_type == 2)
  769. ck_ref.rate = 19200000;
  770. pr_info("Clocks: ARM_SYSST: 0x%04x DPLL_CTL: 0x%04x ARM_CKCTL: "
  771. "0x%04x\n", omap_readw(ARM_SYSST), omap_readw(DPLL_CTL),
  772. omap_readw(ARM_CKCTL));
  773. /* We want to be in syncronous scalable mode */
  774. omap_writew(0x1000, ARM_SYSST);
  775. /*
  776. * Initially use the values set by bootloader. Determine PLL rate and
  777. * recalculate dependent clocks as if kernel had changed PLL or
  778. * divisors. See also omap1_clk_late_init() that can reprogram dpll1
  779. * after the SRAM is initialized.
  780. */
  781. {
  782. unsigned pll_ctl_val = omap_readw(DPLL_CTL);
  783. ck_dpll1.rate = ck_ref.rate; /* Base xtal rate */
  784. if (pll_ctl_val & 0x10) {
  785. /* PLL enabled, apply multiplier and divisor */
  786. if (pll_ctl_val & 0xf80)
  787. ck_dpll1.rate *= (pll_ctl_val & 0xf80) >> 7;
  788. ck_dpll1.rate /= ((pll_ctl_val & 0x60) >> 5) + 1;
  789. } else {
  790. /* PLL disabled, apply bypass divisor */
  791. switch (pll_ctl_val & 0xc) {
  792. case 0:
  793. break;
  794. case 0x4:
  795. ck_dpll1.rate /= 2;
  796. break;
  797. default:
  798. ck_dpll1.rate /= 4;
  799. break;
  800. }
  801. }
  802. }
  803. propagate_rate(&ck_dpll1);
  804. /* Cache rates for clocks connected to ck_ref (not dpll1) */
  805. propagate_rate(&ck_ref);
  806. omap1_show_rates();
  807. if (machine_is_omap_perseus2() || machine_is_omap_fsample()) {
  808. /* Select slicer output as OMAP input clock */
  809. omap_writew(omap_readw(OMAP7XX_PCC_UPLD_CTRL) & ~0x1,
  810. OMAP7XX_PCC_UPLD_CTRL);
  811. }
  812. /* Amstrad Delta wants BCLK high when inactive */
  813. if (machine_is_ams_delta())
  814. omap_writel(omap_readl(ULPD_CLOCK_CTRL) |
  815. (1 << SDW_MCLK_INV_BIT),
  816. ULPD_CLOCK_CTRL);
  817. /* Turn off DSP and ARM_TIMXO. Make sure ARM_INTHCK is not divided */
  818. /* (on 730, bit 13 must not be cleared) */
  819. if (cpu_is_omap7xx())
  820. omap_writew(omap_readw(ARM_CKCTL) & 0x2fff, ARM_CKCTL);
  821. else
  822. omap_writew(omap_readw(ARM_CKCTL) & 0x0fff, ARM_CKCTL);
  823. /* Put DSP/MPUI into reset until needed */
  824. omap_writew(0, ARM_RSTCT1);
  825. omap_writew(1, ARM_RSTCT2);
  826. omap_writew(0x400, ARM_IDLECT1);
  827. /*
  828. * According to OMAP5910 Erratum SYS_DMA_1, bit DMACK_REQ (bit 8)
  829. * of the ARM_IDLECT2 register must be set to zero. The power-on
  830. * default value of this bit is one.
  831. */
  832. omap_writew(0x0000, ARM_IDLECT2); /* Turn LCD clock off also */
  833. /*
  834. * Only enable those clocks we will need, let the drivers
  835. * enable other clocks as necessary
  836. */
  837. clk_enable(&armper_ck.clk);
  838. clk_enable(&armxor_ck.clk);
  839. clk_enable(&armtim_ck.clk); /* This should be done by timer code */
  840. if (cpu_is_omap15xx())
  841. clk_enable(&arm_gpio_ck);
  842. return 0;
  843. }
  844. #define OMAP1_DPLL1_SANE_VALUE 60000000
  845. void __init omap1_clk_late_init(void)
  846. {
  847. unsigned long rate = ck_dpll1.rate;
  848. /* Find the highest supported frequency and enable it */
  849. if (omap1_select_table_rate(&virtual_ck_mpu, ~0)) {
  850. pr_err("System frequencies not set, using default. Check your config.\n");
  851. /*
  852. * Reprogramming the DPLL is tricky, it must be done from SRAM.
  853. */
  854. omap_sram_reprogram_clock(0x2290, 0x0005);
  855. ck_dpll1.rate = OMAP1_DPLL1_SANE_VALUE;
  856. }
  857. propagate_rate(&ck_dpll1);
  858. omap1_show_rates();
  859. loops_per_jiffy = cpufreq_scale(loops_per_jiffy, rate, ck_dpll1.rate);
  860. }