clock.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609
  1. /*
  2. * linux/arch/arm/mach-omap1/clock.c
  3. *
  4. * Copyright (C) 2004 - 2005, 2009-2010 Nokia Corporation
  5. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  6. *
  7. * Modified to use omap shared clock framework by
  8. * Tony Lindgren <tony@atomide.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/io.h>
  19. #include <linux/clk.h>
  20. #include <linux/clkdev.h>
  21. #include <asm/mach-types.h>
  22. #include <plat/cpu.h>
  23. #include <plat/usb.h>
  24. #include <plat/clock.h>
  25. #include <plat/sram.h>
  26. #include <plat/clkdev_omap.h>
  27. #include <mach/hardware.h>
  28. #include "iomap.h"
  29. #include "clock.h"
  30. #include "opp.h"
  31. __u32 arm_idlect1_mask;
  32. struct clk *api_ck_p, *ck_dpll1_p, *ck_ref_p;
  33. /*
  34. * Omap1 specific clock functions
  35. */
  36. unsigned long omap1_uart_recalc(struct clk *clk)
  37. {
  38. unsigned int val = __raw_readl(clk->enable_reg);
  39. return val & clk->enable_bit ? 48000000 : 12000000;
  40. }
  41. unsigned long omap1_sossi_recalc(struct clk *clk)
  42. {
  43. u32 div = omap_readl(MOD_CONF_CTRL_1);
  44. div = (div >> 17) & 0x7;
  45. div++;
  46. return clk->parent->rate / div;
  47. }
  48. static void omap1_clk_allow_idle(struct clk *clk)
  49. {
  50. struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
  51. if (!(clk->flags & CLOCK_IDLE_CONTROL))
  52. return;
  53. if (iclk->no_idle_count > 0 && !(--iclk->no_idle_count))
  54. arm_idlect1_mask |= 1 << iclk->idlect_shift;
  55. }
  56. static void omap1_clk_deny_idle(struct clk *clk)
  57. {
  58. struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
  59. if (!(clk->flags & CLOCK_IDLE_CONTROL))
  60. return;
  61. if (iclk->no_idle_count++ == 0)
  62. arm_idlect1_mask &= ~(1 << iclk->idlect_shift);
  63. }
  64. static __u16 verify_ckctl_value(__u16 newval)
  65. {
  66. /* This function checks for following limitations set
  67. * by the hardware (all conditions must be true):
  68. * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
  69. * ARM_CK >= TC_CK
  70. * DSP_CK >= TC_CK
  71. * DSPMMU_CK >= TC_CK
  72. *
  73. * In addition following rules are enforced:
  74. * LCD_CK <= TC_CK
  75. * ARMPER_CK <= TC_CK
  76. *
  77. * However, maximum frequencies are not checked for!
  78. */
  79. __u8 per_exp;
  80. __u8 lcd_exp;
  81. __u8 arm_exp;
  82. __u8 dsp_exp;
  83. __u8 tc_exp;
  84. __u8 dspmmu_exp;
  85. per_exp = (newval >> CKCTL_PERDIV_OFFSET) & 3;
  86. lcd_exp = (newval >> CKCTL_LCDDIV_OFFSET) & 3;
  87. arm_exp = (newval >> CKCTL_ARMDIV_OFFSET) & 3;
  88. dsp_exp = (newval >> CKCTL_DSPDIV_OFFSET) & 3;
  89. tc_exp = (newval >> CKCTL_TCDIV_OFFSET) & 3;
  90. dspmmu_exp = (newval >> CKCTL_DSPMMUDIV_OFFSET) & 3;
  91. if (dspmmu_exp < dsp_exp)
  92. dspmmu_exp = dsp_exp;
  93. if (dspmmu_exp > dsp_exp+1)
  94. dspmmu_exp = dsp_exp+1;
  95. if (tc_exp < arm_exp)
  96. tc_exp = arm_exp;
  97. if (tc_exp < dspmmu_exp)
  98. tc_exp = dspmmu_exp;
  99. if (tc_exp > lcd_exp)
  100. lcd_exp = tc_exp;
  101. if (tc_exp > per_exp)
  102. per_exp = tc_exp;
  103. newval &= 0xf000;
  104. newval |= per_exp << CKCTL_PERDIV_OFFSET;
  105. newval |= lcd_exp << CKCTL_LCDDIV_OFFSET;
  106. newval |= arm_exp << CKCTL_ARMDIV_OFFSET;
  107. newval |= dsp_exp << CKCTL_DSPDIV_OFFSET;
  108. newval |= tc_exp << CKCTL_TCDIV_OFFSET;
  109. newval |= dspmmu_exp << CKCTL_DSPMMUDIV_OFFSET;
  110. return newval;
  111. }
  112. static int calc_dsor_exp(struct clk *clk, unsigned long rate)
  113. {
  114. /* Note: If target frequency is too low, this function will return 4,
  115. * which is invalid value. Caller must check for this value and act
  116. * accordingly.
  117. *
  118. * Note: This function does not check for following limitations set
  119. * by the hardware (all conditions must be true):
  120. * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
  121. * ARM_CK >= TC_CK
  122. * DSP_CK >= TC_CK
  123. * DSPMMU_CK >= TC_CK
  124. */
  125. unsigned long realrate;
  126. struct clk * parent;
  127. unsigned dsor_exp;
  128. parent = clk->parent;
  129. if (unlikely(parent == NULL))
  130. return -EIO;
  131. realrate = parent->rate;
  132. for (dsor_exp=0; dsor_exp<4; dsor_exp++) {
  133. if (realrate <= rate)
  134. break;
  135. realrate /= 2;
  136. }
  137. return dsor_exp;
  138. }
  139. unsigned long omap1_ckctl_recalc(struct clk *clk)
  140. {
  141. /* Calculate divisor encoded as 2-bit exponent */
  142. int dsor = 1 << (3 & (omap_readw(ARM_CKCTL) >> clk->rate_offset));
  143. return clk->parent->rate / dsor;
  144. }
  145. unsigned long omap1_ckctl_recalc_dsp_domain(struct clk *clk)
  146. {
  147. int dsor;
  148. /* Calculate divisor encoded as 2-bit exponent
  149. *
  150. * The clock control bits are in DSP domain,
  151. * so api_ck is needed for access.
  152. * Note that DSP_CKCTL virt addr = phys addr, so
  153. * we must use __raw_readw() instead of omap_readw().
  154. */
  155. omap1_clk_enable(api_ck_p);
  156. dsor = 1 << (3 & (__raw_readw(DSP_CKCTL) >> clk->rate_offset));
  157. omap1_clk_disable(api_ck_p);
  158. return clk->parent->rate / dsor;
  159. }
  160. /* MPU virtual clock functions */
  161. int omap1_select_table_rate(struct clk *clk, unsigned long rate)
  162. {
  163. /* Find the highest supported frequency <= rate and switch to it */
  164. struct mpu_rate * ptr;
  165. unsigned long ref_rate;
  166. ref_rate = ck_ref_p->rate;
  167. for (ptr = omap1_rate_table; ptr->rate; ptr++) {
  168. if (!(ptr->flags & cpu_mask))
  169. continue;
  170. if (ptr->xtal != ref_rate)
  171. continue;
  172. /* Can check only after xtal frequency check */
  173. if (ptr->rate <= rate)
  174. break;
  175. }
  176. if (!ptr->rate)
  177. return -EINVAL;
  178. /*
  179. * In most cases we should not need to reprogram DPLL.
  180. * Reprogramming the DPLL is tricky, it must be done from SRAM.
  181. */
  182. omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val);
  183. /* XXX Do we need to recalculate the tree below DPLL1 at this point? */
  184. ck_dpll1_p->rate = ptr->pll_rate;
  185. return 0;
  186. }
  187. int omap1_clk_set_rate_dsp_domain(struct clk *clk, unsigned long rate)
  188. {
  189. int dsor_exp;
  190. u16 regval;
  191. dsor_exp = calc_dsor_exp(clk, rate);
  192. if (dsor_exp > 3)
  193. dsor_exp = -EINVAL;
  194. if (dsor_exp < 0)
  195. return dsor_exp;
  196. regval = __raw_readw(DSP_CKCTL);
  197. regval &= ~(3 << clk->rate_offset);
  198. regval |= dsor_exp << clk->rate_offset;
  199. __raw_writew(regval, DSP_CKCTL);
  200. clk->rate = clk->parent->rate / (1 << dsor_exp);
  201. return 0;
  202. }
  203. long omap1_clk_round_rate_ckctl_arm(struct clk *clk, unsigned long rate)
  204. {
  205. int dsor_exp = calc_dsor_exp(clk, rate);
  206. if (dsor_exp < 0)
  207. return dsor_exp;
  208. if (dsor_exp > 3)
  209. dsor_exp = 3;
  210. return clk->parent->rate / (1 << dsor_exp);
  211. }
  212. int omap1_clk_set_rate_ckctl_arm(struct clk *clk, unsigned long rate)
  213. {
  214. int dsor_exp;
  215. u16 regval;
  216. dsor_exp = calc_dsor_exp(clk, rate);
  217. if (dsor_exp > 3)
  218. dsor_exp = -EINVAL;
  219. if (dsor_exp < 0)
  220. return dsor_exp;
  221. regval = omap_readw(ARM_CKCTL);
  222. regval &= ~(3 << clk->rate_offset);
  223. regval |= dsor_exp << clk->rate_offset;
  224. regval = verify_ckctl_value(regval);
  225. omap_writew(regval, ARM_CKCTL);
  226. clk->rate = clk->parent->rate / (1 << dsor_exp);
  227. return 0;
  228. }
  229. long omap1_round_to_table_rate(struct clk *clk, unsigned long rate)
  230. {
  231. /* Find the highest supported frequency <= rate */
  232. struct mpu_rate * ptr;
  233. long highest_rate;
  234. unsigned long ref_rate;
  235. ref_rate = ck_ref_p->rate;
  236. highest_rate = -EINVAL;
  237. for (ptr = omap1_rate_table; ptr->rate; ptr++) {
  238. if (!(ptr->flags & cpu_mask))
  239. continue;
  240. if (ptr->xtal != ref_rate)
  241. continue;
  242. highest_rate = ptr->rate;
  243. /* Can check only after xtal frequency check */
  244. if (ptr->rate <= rate)
  245. break;
  246. }
  247. return highest_rate;
  248. }
  249. static unsigned calc_ext_dsor(unsigned long rate)
  250. {
  251. unsigned dsor;
  252. /* MCLK and BCLK divisor selection is not linear:
  253. * freq = 96MHz / dsor
  254. *
  255. * RATIO_SEL range: dsor <-> RATIO_SEL
  256. * 0..6: (RATIO_SEL+2) <-> (dsor-2)
  257. * 6..48: (8+(RATIO_SEL-6)*2) <-> ((dsor-8)/2+6)
  258. * Minimum dsor is 2 and maximum is 96. Odd divisors starting from 9
  259. * can not be used.
  260. */
  261. for (dsor = 2; dsor < 96; ++dsor) {
  262. if ((dsor & 1) && dsor > 8)
  263. continue;
  264. if (rate >= 96000000 / dsor)
  265. break;
  266. }
  267. return dsor;
  268. }
  269. /* XXX Only needed on 1510 */
  270. int omap1_set_uart_rate(struct clk *clk, unsigned long rate)
  271. {
  272. unsigned int val;
  273. val = __raw_readl(clk->enable_reg);
  274. if (rate == 12000000)
  275. val &= ~(1 << clk->enable_bit);
  276. else if (rate == 48000000)
  277. val |= (1 << clk->enable_bit);
  278. else
  279. return -EINVAL;
  280. __raw_writel(val, clk->enable_reg);
  281. clk->rate = rate;
  282. return 0;
  283. }
  284. /* External clock (MCLK & BCLK) functions */
  285. int omap1_set_ext_clk_rate(struct clk *clk, unsigned long rate)
  286. {
  287. unsigned dsor;
  288. __u16 ratio_bits;
  289. dsor = calc_ext_dsor(rate);
  290. clk->rate = 96000000 / dsor;
  291. if (dsor > 8)
  292. ratio_bits = ((dsor - 8) / 2 + 6) << 2;
  293. else
  294. ratio_bits = (dsor - 2) << 2;
  295. ratio_bits |= __raw_readw(clk->enable_reg) & ~0xfd;
  296. __raw_writew(ratio_bits, clk->enable_reg);
  297. return 0;
  298. }
  299. int omap1_set_sossi_rate(struct clk *clk, unsigned long rate)
  300. {
  301. u32 l;
  302. int div;
  303. unsigned long p_rate;
  304. p_rate = clk->parent->rate;
  305. /* Round towards slower frequency */
  306. div = (p_rate + rate - 1) / rate;
  307. div--;
  308. if (div < 0 || div > 7)
  309. return -EINVAL;
  310. l = omap_readl(MOD_CONF_CTRL_1);
  311. l &= ~(7 << 17);
  312. l |= div << 17;
  313. omap_writel(l, MOD_CONF_CTRL_1);
  314. clk->rate = p_rate / (div + 1);
  315. return 0;
  316. }
  317. long omap1_round_ext_clk_rate(struct clk *clk, unsigned long rate)
  318. {
  319. return 96000000 / calc_ext_dsor(rate);
  320. }
  321. void omap1_init_ext_clk(struct clk *clk)
  322. {
  323. unsigned dsor;
  324. __u16 ratio_bits;
  325. /* Determine current rate and ensure clock is based on 96MHz APLL */
  326. ratio_bits = __raw_readw(clk->enable_reg) & ~1;
  327. __raw_writew(ratio_bits, clk->enable_reg);
  328. ratio_bits = (ratio_bits & 0xfc) >> 2;
  329. if (ratio_bits > 6)
  330. dsor = (ratio_bits - 6) * 2 + 8;
  331. else
  332. dsor = ratio_bits + 2;
  333. clk-> rate = 96000000 / dsor;
  334. }
  335. int omap1_clk_enable(struct clk *clk)
  336. {
  337. int ret = 0;
  338. if (clk->usecount++ == 0) {
  339. if (clk->parent) {
  340. ret = omap1_clk_enable(clk->parent);
  341. if (ret)
  342. goto err;
  343. if (clk->flags & CLOCK_NO_IDLE_PARENT)
  344. omap1_clk_deny_idle(clk->parent);
  345. }
  346. ret = clk->ops->enable(clk);
  347. if (ret) {
  348. if (clk->parent)
  349. omap1_clk_disable(clk->parent);
  350. goto err;
  351. }
  352. }
  353. return ret;
  354. err:
  355. clk->usecount--;
  356. return ret;
  357. }
  358. void omap1_clk_disable(struct clk *clk)
  359. {
  360. if (clk->usecount > 0 && !(--clk->usecount)) {
  361. clk->ops->disable(clk);
  362. if (likely(clk->parent)) {
  363. omap1_clk_disable(clk->parent);
  364. if (clk->flags & CLOCK_NO_IDLE_PARENT)
  365. omap1_clk_allow_idle(clk->parent);
  366. }
  367. }
  368. }
  369. static int omap1_clk_enable_generic(struct clk *clk)
  370. {
  371. __u16 regval16;
  372. __u32 regval32;
  373. if (unlikely(clk->enable_reg == NULL)) {
  374. printk(KERN_ERR "clock.c: Enable for %s without enable code\n",
  375. clk->name);
  376. return -EINVAL;
  377. }
  378. if (clk->flags & ENABLE_REG_32BIT) {
  379. regval32 = __raw_readl(clk->enable_reg);
  380. regval32 |= (1 << clk->enable_bit);
  381. __raw_writel(regval32, clk->enable_reg);
  382. } else {
  383. regval16 = __raw_readw(clk->enable_reg);
  384. regval16 |= (1 << clk->enable_bit);
  385. __raw_writew(regval16, clk->enable_reg);
  386. }
  387. return 0;
  388. }
  389. static void omap1_clk_disable_generic(struct clk *clk)
  390. {
  391. __u16 regval16;
  392. __u32 regval32;
  393. if (clk->enable_reg == NULL)
  394. return;
  395. if (clk->flags & ENABLE_REG_32BIT) {
  396. regval32 = __raw_readl(clk->enable_reg);
  397. regval32 &= ~(1 << clk->enable_bit);
  398. __raw_writel(regval32, clk->enable_reg);
  399. } else {
  400. regval16 = __raw_readw(clk->enable_reg);
  401. regval16 &= ~(1 << clk->enable_bit);
  402. __raw_writew(regval16, clk->enable_reg);
  403. }
  404. }
  405. const struct clkops clkops_generic = {
  406. .enable = omap1_clk_enable_generic,
  407. .disable = omap1_clk_disable_generic,
  408. };
  409. static int omap1_clk_enable_dsp_domain(struct clk *clk)
  410. {
  411. int retval;
  412. retval = omap1_clk_enable(api_ck_p);
  413. if (!retval) {
  414. retval = omap1_clk_enable_generic(clk);
  415. omap1_clk_disable(api_ck_p);
  416. }
  417. return retval;
  418. }
  419. static void omap1_clk_disable_dsp_domain(struct clk *clk)
  420. {
  421. if (omap1_clk_enable(api_ck_p) == 0) {
  422. omap1_clk_disable_generic(clk);
  423. omap1_clk_disable(api_ck_p);
  424. }
  425. }
  426. const struct clkops clkops_dspck = {
  427. .enable = omap1_clk_enable_dsp_domain,
  428. .disable = omap1_clk_disable_dsp_domain,
  429. };
  430. /* XXX SYSC register handling does not belong in the clock framework */
  431. static int omap1_clk_enable_uart_functional_16xx(struct clk *clk)
  432. {
  433. int ret;
  434. struct uart_clk *uclk;
  435. ret = omap1_clk_enable_generic(clk);
  436. if (ret == 0) {
  437. /* Set smart idle acknowledgement mode */
  438. uclk = (struct uart_clk *)clk;
  439. omap_writeb((omap_readb(uclk->sysc_addr) & ~0x10) | 8,
  440. uclk->sysc_addr);
  441. }
  442. return ret;
  443. }
  444. /* XXX SYSC register handling does not belong in the clock framework */
  445. static void omap1_clk_disable_uart_functional_16xx(struct clk *clk)
  446. {
  447. struct uart_clk *uclk;
  448. /* Set force idle acknowledgement mode */
  449. uclk = (struct uart_clk *)clk;
  450. omap_writeb((omap_readb(uclk->sysc_addr) & ~0x18), uclk->sysc_addr);
  451. omap1_clk_disable_generic(clk);
  452. }
  453. /* XXX SYSC register handling does not belong in the clock framework */
  454. const struct clkops clkops_uart_16xx = {
  455. .enable = omap1_clk_enable_uart_functional_16xx,
  456. .disable = omap1_clk_disable_uart_functional_16xx,
  457. };
  458. long omap1_clk_round_rate(struct clk *clk, unsigned long rate)
  459. {
  460. if (clk->round_rate != NULL)
  461. return clk->round_rate(clk, rate);
  462. return clk->rate;
  463. }
  464. int omap1_clk_set_rate(struct clk *clk, unsigned long rate)
  465. {
  466. int ret = -EINVAL;
  467. if (clk->set_rate)
  468. ret = clk->set_rate(clk, rate);
  469. return ret;
  470. }
  471. /*
  472. * Omap1 clock reset and init functions
  473. */
  474. #ifdef CONFIG_OMAP_RESET_CLOCKS
  475. void omap1_clk_disable_unused(struct clk *clk)
  476. {
  477. __u32 regval32;
  478. /* Clocks in the DSP domain need api_ck. Just assume bootloader
  479. * has not enabled any DSP clocks */
  480. if (clk->enable_reg == DSP_IDLECT2) {
  481. printk(KERN_INFO "Skipping reset check for DSP domain "
  482. "clock \"%s\"\n", clk->name);
  483. return;
  484. }
  485. /* Is the clock already disabled? */
  486. if (clk->flags & ENABLE_REG_32BIT)
  487. regval32 = __raw_readl(clk->enable_reg);
  488. else
  489. regval32 = __raw_readw(clk->enable_reg);
  490. if ((regval32 & (1 << clk->enable_bit)) == 0)
  491. return;
  492. printk(KERN_INFO "Disabling unused clock \"%s\"... ", clk->name);
  493. clk->ops->disable(clk);
  494. printk(" done\n");
  495. }
  496. #endif