integrator_ap.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486
  1. /*
  2. * linux/arch/arm/mach-integrator/integrator_ap.c
  3. *
  4. * Copyright (C) 2000-2003 Deep Blue Solutions Ltd
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #include <linux/types.h>
  21. #include <linux/kernel.h>
  22. #include <linux/init.h>
  23. #include <linux/list.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/slab.h>
  26. #include <linux/string.h>
  27. #include <linux/syscore_ops.h>
  28. #include <linux/amba/bus.h>
  29. #include <linux/amba/kmi.h>
  30. #include <linux/clocksource.h>
  31. #include <linux/clockchips.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/io.h>
  34. #include <linux/mtd/physmap.h>
  35. #include <linux/clk.h>
  36. #include <linux/platform_data/clk-integrator.h>
  37. #include <video/vga.h>
  38. #include <mach/hardware.h>
  39. #include <mach/platform.h>
  40. #include <asm/hardware/arm_timer.h>
  41. #include <asm/setup.h>
  42. #include <asm/param.h> /* HZ */
  43. #include <asm/mach-types.h>
  44. #include <asm/sched_clock.h>
  45. #include <mach/lm.h>
  46. #include <mach/irqs.h>
  47. #include <asm/mach/arch.h>
  48. #include <asm/mach/irq.h>
  49. #include <asm/mach/map.h>
  50. #include <asm/mach/time.h>
  51. #include <plat/fpga-irq.h>
  52. #include "common.h"
  53. /*
  54. * All IO addresses are mapped onto VA 0xFFFx.xxxx, where x.xxxx
  55. * is the (PA >> 12).
  56. *
  57. * Setup a VA for the Integrator interrupt controller (for header #0,
  58. * just for now).
  59. */
  60. #define VA_IC_BASE __io_address(INTEGRATOR_IC_BASE)
  61. #define VA_SC_BASE __io_address(INTEGRATOR_SC_BASE)
  62. #define VA_EBI_BASE __io_address(INTEGRATOR_EBI_BASE)
  63. #define VA_CMIC_BASE __io_address(INTEGRATOR_HDR_IC)
  64. /*
  65. * Logical Physical
  66. * e8000000 40000000 PCI memory PHYS_PCI_MEM_BASE (max 512M)
  67. * ec000000 61000000 PCI config space PHYS_PCI_CONFIG_BASE (max 16M)
  68. * ed000000 62000000 PCI V3 regs PHYS_PCI_V3_BASE (max 64k)
  69. * ee000000 60000000 PCI IO PHYS_PCI_IO_BASE (max 16M)
  70. * ef000000 Cache flush
  71. * f1000000 10000000 Core module registers
  72. * f1100000 11000000 System controller registers
  73. * f1200000 12000000 EBI registers
  74. * f1300000 13000000 Counter/Timer
  75. * f1400000 14000000 Interrupt controller
  76. * f1600000 16000000 UART 0
  77. * f1700000 17000000 UART 1
  78. * f1a00000 1a000000 Debug LEDs
  79. * f1b00000 1b000000 GPIO
  80. */
  81. static struct map_desc ap_io_desc[] __initdata = {
  82. {
  83. .virtual = IO_ADDRESS(INTEGRATOR_HDR_BASE),
  84. .pfn = __phys_to_pfn(INTEGRATOR_HDR_BASE),
  85. .length = SZ_4K,
  86. .type = MT_DEVICE
  87. }, {
  88. .virtual = IO_ADDRESS(INTEGRATOR_SC_BASE),
  89. .pfn = __phys_to_pfn(INTEGRATOR_SC_BASE),
  90. .length = SZ_4K,
  91. .type = MT_DEVICE
  92. }, {
  93. .virtual = IO_ADDRESS(INTEGRATOR_EBI_BASE),
  94. .pfn = __phys_to_pfn(INTEGRATOR_EBI_BASE),
  95. .length = SZ_4K,
  96. .type = MT_DEVICE
  97. }, {
  98. .virtual = IO_ADDRESS(INTEGRATOR_CT_BASE),
  99. .pfn = __phys_to_pfn(INTEGRATOR_CT_BASE),
  100. .length = SZ_4K,
  101. .type = MT_DEVICE
  102. }, {
  103. .virtual = IO_ADDRESS(INTEGRATOR_IC_BASE),
  104. .pfn = __phys_to_pfn(INTEGRATOR_IC_BASE),
  105. .length = SZ_4K,
  106. .type = MT_DEVICE
  107. }, {
  108. .virtual = IO_ADDRESS(INTEGRATOR_UART0_BASE),
  109. .pfn = __phys_to_pfn(INTEGRATOR_UART0_BASE),
  110. .length = SZ_4K,
  111. .type = MT_DEVICE
  112. }, {
  113. .virtual = IO_ADDRESS(INTEGRATOR_UART1_BASE),
  114. .pfn = __phys_to_pfn(INTEGRATOR_UART1_BASE),
  115. .length = SZ_4K,
  116. .type = MT_DEVICE
  117. }, {
  118. .virtual = IO_ADDRESS(INTEGRATOR_DBG_BASE),
  119. .pfn = __phys_to_pfn(INTEGRATOR_DBG_BASE),
  120. .length = SZ_4K,
  121. .type = MT_DEVICE
  122. }, {
  123. .virtual = IO_ADDRESS(INTEGRATOR_AP_GPIO_BASE),
  124. .pfn = __phys_to_pfn(INTEGRATOR_AP_GPIO_BASE),
  125. .length = SZ_4K,
  126. .type = MT_DEVICE
  127. }, {
  128. .virtual = PCI_MEMORY_VADDR,
  129. .pfn = __phys_to_pfn(PHYS_PCI_MEM_BASE),
  130. .length = SZ_16M,
  131. .type = MT_DEVICE
  132. }, {
  133. .virtual = PCI_CONFIG_VADDR,
  134. .pfn = __phys_to_pfn(PHYS_PCI_CONFIG_BASE),
  135. .length = SZ_16M,
  136. .type = MT_DEVICE
  137. }, {
  138. .virtual = PCI_V3_VADDR,
  139. .pfn = __phys_to_pfn(PHYS_PCI_V3_BASE),
  140. .length = SZ_64K,
  141. .type = MT_DEVICE
  142. }, {
  143. .virtual = PCI_IO_VADDR,
  144. .pfn = __phys_to_pfn(PHYS_PCI_IO_BASE),
  145. .length = SZ_64K,
  146. .type = MT_DEVICE
  147. }
  148. };
  149. static void __init ap_map_io(void)
  150. {
  151. iotable_init(ap_io_desc, ARRAY_SIZE(ap_io_desc));
  152. vga_base = PCI_MEMORY_VADDR;
  153. }
  154. #define INTEGRATOR_SC_VALID_INT 0x003fffff
  155. static void __init ap_init_irq(void)
  156. {
  157. /* Disable all interrupts initially. */
  158. /* Do the core module ones */
  159. writel(-1, VA_CMIC_BASE + IRQ_ENABLE_CLEAR);
  160. /* do the header card stuff next */
  161. writel(-1, VA_IC_BASE + IRQ_ENABLE_CLEAR);
  162. writel(-1, VA_IC_BASE + FIQ_ENABLE_CLEAR);
  163. fpga_irq_init(VA_IC_BASE, "SC", IRQ_PIC_START,
  164. -1, INTEGRATOR_SC_VALID_INT, NULL);
  165. integrator_clk_init(false);
  166. }
  167. #ifdef CONFIG_PM
  168. static unsigned long ic_irq_enable;
  169. static int irq_suspend(void)
  170. {
  171. ic_irq_enable = readl(VA_IC_BASE + IRQ_ENABLE);
  172. return 0;
  173. }
  174. static void irq_resume(void)
  175. {
  176. /* disable all irq sources */
  177. writel(-1, VA_CMIC_BASE + IRQ_ENABLE_CLEAR);
  178. writel(-1, VA_IC_BASE + IRQ_ENABLE_CLEAR);
  179. writel(-1, VA_IC_BASE + FIQ_ENABLE_CLEAR);
  180. writel(ic_irq_enable, VA_IC_BASE + IRQ_ENABLE_SET);
  181. }
  182. #else
  183. #define irq_suspend NULL
  184. #define irq_resume NULL
  185. #endif
  186. static struct syscore_ops irq_syscore_ops = {
  187. .suspend = irq_suspend,
  188. .resume = irq_resume,
  189. };
  190. static int __init irq_syscore_init(void)
  191. {
  192. register_syscore_ops(&irq_syscore_ops);
  193. return 0;
  194. }
  195. device_initcall(irq_syscore_init);
  196. /*
  197. * Flash handling.
  198. */
  199. #define SC_CTRLC (VA_SC_BASE + INTEGRATOR_SC_CTRLC_OFFSET)
  200. #define SC_CTRLS (VA_SC_BASE + INTEGRATOR_SC_CTRLS_OFFSET)
  201. #define EBI_CSR1 (VA_EBI_BASE + INTEGRATOR_EBI_CSR1_OFFSET)
  202. #define EBI_LOCK (VA_EBI_BASE + INTEGRATOR_EBI_LOCK_OFFSET)
  203. static int ap_flash_init(struct platform_device *dev)
  204. {
  205. u32 tmp;
  206. writel(INTEGRATOR_SC_CTRL_nFLVPPEN | INTEGRATOR_SC_CTRL_nFLWP, SC_CTRLC);
  207. tmp = readl(EBI_CSR1) | INTEGRATOR_EBI_WRITE_ENABLE;
  208. writel(tmp, EBI_CSR1);
  209. if (!(readl(EBI_CSR1) & INTEGRATOR_EBI_WRITE_ENABLE)) {
  210. writel(0xa05f, EBI_LOCK);
  211. writel(tmp, EBI_CSR1);
  212. writel(0, EBI_LOCK);
  213. }
  214. return 0;
  215. }
  216. static void ap_flash_exit(struct platform_device *dev)
  217. {
  218. u32 tmp;
  219. writel(INTEGRATOR_SC_CTRL_nFLVPPEN | INTEGRATOR_SC_CTRL_nFLWP, SC_CTRLC);
  220. tmp = readl(EBI_CSR1) & ~INTEGRATOR_EBI_WRITE_ENABLE;
  221. writel(tmp, EBI_CSR1);
  222. if (readl(EBI_CSR1) & INTEGRATOR_EBI_WRITE_ENABLE) {
  223. writel(0xa05f, EBI_LOCK);
  224. writel(tmp, EBI_CSR1);
  225. writel(0, EBI_LOCK);
  226. }
  227. }
  228. static void ap_flash_set_vpp(struct platform_device *pdev, int on)
  229. {
  230. void __iomem *reg = on ? SC_CTRLS : SC_CTRLC;
  231. writel(INTEGRATOR_SC_CTRL_nFLVPPEN, reg);
  232. }
  233. static struct physmap_flash_data ap_flash_data = {
  234. .width = 4,
  235. .init = ap_flash_init,
  236. .exit = ap_flash_exit,
  237. .set_vpp = ap_flash_set_vpp,
  238. };
  239. static struct resource cfi_flash_resource = {
  240. .start = INTEGRATOR_FLASH_BASE,
  241. .end = INTEGRATOR_FLASH_BASE + INTEGRATOR_FLASH_SIZE - 1,
  242. .flags = IORESOURCE_MEM,
  243. };
  244. static struct platform_device cfi_flash_device = {
  245. .name = "physmap-flash",
  246. .id = 0,
  247. .dev = {
  248. .platform_data = &ap_flash_data,
  249. },
  250. .num_resources = 1,
  251. .resource = &cfi_flash_resource,
  252. };
  253. static void __init ap_init(void)
  254. {
  255. unsigned long sc_dec;
  256. int i;
  257. platform_device_register(&cfi_flash_device);
  258. sc_dec = readl(VA_SC_BASE + INTEGRATOR_SC_DEC_OFFSET);
  259. for (i = 0; i < 4; i++) {
  260. struct lm_device *lmdev;
  261. if ((sc_dec & (16 << i)) == 0)
  262. continue;
  263. lmdev = kzalloc(sizeof(struct lm_device), GFP_KERNEL);
  264. if (!lmdev)
  265. continue;
  266. lmdev->resource.start = 0xc0000000 + 0x10000000 * i;
  267. lmdev->resource.end = lmdev->resource.start + 0x0fffffff;
  268. lmdev->resource.flags = IORESOURCE_MEM;
  269. lmdev->irq = IRQ_AP_EXPINT0 + i;
  270. lmdev->id = i;
  271. lm_device_register(lmdev);
  272. }
  273. }
  274. /*
  275. * Where is the timer (VA)?
  276. */
  277. #define TIMER0_VA_BASE IO_ADDRESS(INTEGRATOR_TIMER0_BASE)
  278. #define TIMER1_VA_BASE IO_ADDRESS(INTEGRATOR_TIMER1_BASE)
  279. #define TIMER2_VA_BASE IO_ADDRESS(INTEGRATOR_TIMER2_BASE)
  280. static unsigned long timer_reload;
  281. static u32 notrace integrator_read_sched_clock(void)
  282. {
  283. return -readl((void __iomem *) TIMER2_VA_BASE + TIMER_VALUE);
  284. }
  285. static void integrator_clocksource_init(unsigned long inrate)
  286. {
  287. void __iomem *base = (void __iomem *)TIMER2_VA_BASE;
  288. u32 ctrl = TIMER_CTRL_ENABLE | TIMER_CTRL_PERIODIC;
  289. unsigned long rate = inrate;
  290. if (rate >= 1500000) {
  291. rate /= 16;
  292. ctrl |= TIMER_CTRL_DIV16;
  293. }
  294. writel(0xffff, base + TIMER_LOAD);
  295. writel(ctrl, base + TIMER_CTRL);
  296. clocksource_mmio_init(base + TIMER_VALUE, "timer2",
  297. rate, 200, 16, clocksource_mmio_readl_down);
  298. setup_sched_clock(integrator_read_sched_clock, 16, rate);
  299. }
  300. static void __iomem * const clkevt_base = (void __iomem *)TIMER1_VA_BASE;
  301. /*
  302. * IRQ handler for the timer
  303. */
  304. static irqreturn_t integrator_timer_interrupt(int irq, void *dev_id)
  305. {
  306. struct clock_event_device *evt = dev_id;
  307. /* clear the interrupt */
  308. writel(1, clkevt_base + TIMER_INTCLR);
  309. evt->event_handler(evt);
  310. return IRQ_HANDLED;
  311. }
  312. static void clkevt_set_mode(enum clock_event_mode mode, struct clock_event_device *evt)
  313. {
  314. u32 ctrl = readl(clkevt_base + TIMER_CTRL) & ~TIMER_CTRL_ENABLE;
  315. /* Disable timer */
  316. writel(ctrl, clkevt_base + TIMER_CTRL);
  317. switch (mode) {
  318. case CLOCK_EVT_MODE_PERIODIC:
  319. /* Enable the timer and start the periodic tick */
  320. writel(timer_reload, clkevt_base + TIMER_LOAD);
  321. ctrl |= TIMER_CTRL_PERIODIC | TIMER_CTRL_ENABLE;
  322. writel(ctrl, clkevt_base + TIMER_CTRL);
  323. break;
  324. case CLOCK_EVT_MODE_ONESHOT:
  325. /* Leave the timer disabled, .set_next_event will enable it */
  326. ctrl &= ~TIMER_CTRL_PERIODIC;
  327. writel(ctrl, clkevt_base + TIMER_CTRL);
  328. break;
  329. case CLOCK_EVT_MODE_UNUSED:
  330. case CLOCK_EVT_MODE_SHUTDOWN:
  331. case CLOCK_EVT_MODE_RESUME:
  332. default:
  333. /* Just leave in disabled state */
  334. break;
  335. }
  336. }
  337. static int clkevt_set_next_event(unsigned long next, struct clock_event_device *evt)
  338. {
  339. unsigned long ctrl = readl(clkevt_base + TIMER_CTRL);
  340. writel(ctrl & ~TIMER_CTRL_ENABLE, clkevt_base + TIMER_CTRL);
  341. writel(next, clkevt_base + TIMER_LOAD);
  342. writel(ctrl | TIMER_CTRL_ENABLE, clkevt_base + TIMER_CTRL);
  343. return 0;
  344. }
  345. static struct clock_event_device integrator_clockevent = {
  346. .name = "timer1",
  347. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  348. .set_mode = clkevt_set_mode,
  349. .set_next_event = clkevt_set_next_event,
  350. .rating = 300,
  351. };
  352. static struct irqaction integrator_timer_irq = {
  353. .name = "timer",
  354. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  355. .handler = integrator_timer_interrupt,
  356. .dev_id = &integrator_clockevent,
  357. };
  358. static void integrator_clockevent_init(unsigned long inrate)
  359. {
  360. unsigned long rate = inrate;
  361. unsigned int ctrl = 0;
  362. /* Calculate and program a divisor */
  363. if (rate > 0x100000 * HZ) {
  364. rate /= 256;
  365. ctrl |= TIMER_CTRL_DIV256;
  366. } else if (rate > 0x10000 * HZ) {
  367. rate /= 16;
  368. ctrl |= TIMER_CTRL_DIV16;
  369. }
  370. timer_reload = rate / HZ;
  371. writel(ctrl, clkevt_base + TIMER_CTRL);
  372. setup_irq(IRQ_TIMERINT1, &integrator_timer_irq);
  373. clockevents_config_and_register(&integrator_clockevent,
  374. rate,
  375. 1,
  376. 0xffffU);
  377. }
  378. void __init ap_init_early(void)
  379. {
  380. }
  381. /*
  382. * Set up timer(s).
  383. */
  384. static void __init ap_init_timer(void)
  385. {
  386. struct clk *clk;
  387. unsigned long rate;
  388. clk = clk_get_sys("ap_timer", NULL);
  389. BUG_ON(IS_ERR(clk));
  390. clk_enable(clk);
  391. rate = clk_get_rate(clk);
  392. writel(0, TIMER0_VA_BASE + TIMER_CTRL);
  393. writel(0, TIMER1_VA_BASE + TIMER_CTRL);
  394. writel(0, TIMER2_VA_BASE + TIMER_CTRL);
  395. integrator_clocksource_init(rate);
  396. integrator_clockevent_init(rate);
  397. }
  398. static struct sys_timer ap_timer = {
  399. .init = ap_init_timer,
  400. };
  401. MACHINE_START(INTEGRATOR, "ARM-Integrator")
  402. /* Maintainer: ARM Ltd/Deep Blue Solutions Ltd */
  403. .atag_offset = 0x100,
  404. .reserve = integrator_reserve,
  405. .map_io = ap_map_io,
  406. .nr_irqs = NR_IRQS_INTEGRATOR_AP,
  407. .init_early = ap_init_early,
  408. .init_irq = ap_init_irq,
  409. .handle_irq = fpga_handle_irq,
  410. .timer = &ap_timer,
  411. .init_machine = ap_init,
  412. .restart = integrator_restart,
  413. MACHINE_END