mm-imx3.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296
  1. /*
  2. * Copyright (C) 1999,2000 Arm Limited
  3. * Copyright (C) 2000 Deep Blue Solutions Ltd
  4. * Copyright (C) 2002 Shane Nay (shane@minirl.com)
  5. * Copyright 2005-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  6. * - add MX31 specific definitions
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/mm.h>
  19. #include <linux/init.h>
  20. #include <linux/err.h>
  21. #include <linux/pinctrl/machine.h>
  22. #include <asm/pgtable.h>
  23. #include <asm/system_misc.h>
  24. #include <asm/hardware/cache-l2x0.h>
  25. #include <asm/mach/map.h>
  26. #include <mach/common.h>
  27. #include <mach/devices-common.h>
  28. #include <mach/hardware.h>
  29. #include <mach/iomux-v3.h>
  30. #include "crmregs-imx3.h"
  31. void __iomem *mx3_ccm_base;
  32. static void imx3_idle(void)
  33. {
  34. unsigned long reg = 0;
  35. mx3_cpu_lp_set(MX3_WAIT);
  36. __asm__ __volatile__(
  37. /* disable I and D cache */
  38. "mrc p15, 0, %0, c1, c0, 0\n"
  39. "bic %0, %0, #0x00001000\n"
  40. "bic %0, %0, #0x00000004\n"
  41. "mcr p15, 0, %0, c1, c0, 0\n"
  42. /* invalidate I cache */
  43. "mov %0, #0\n"
  44. "mcr p15, 0, %0, c7, c5, 0\n"
  45. /* clear and invalidate D cache */
  46. "mov %0, #0\n"
  47. "mcr p15, 0, %0, c7, c14, 0\n"
  48. /* WFI */
  49. "mov %0, #0\n"
  50. "mcr p15, 0, %0, c7, c0, 4\n"
  51. "nop\n" "nop\n" "nop\n" "nop\n"
  52. "nop\n" "nop\n" "nop\n"
  53. /* enable I and D cache */
  54. "mrc p15, 0, %0, c1, c0, 0\n"
  55. "orr %0, %0, #0x00001000\n"
  56. "orr %0, %0, #0x00000004\n"
  57. "mcr p15, 0, %0, c1, c0, 0\n"
  58. : "=r" (reg));
  59. }
  60. static void __iomem *imx3_ioremap_caller(unsigned long phys_addr, size_t size,
  61. unsigned int mtype, void *caller)
  62. {
  63. if (mtype == MT_DEVICE) {
  64. /*
  65. * Access all peripherals below 0x80000000 as nonshared device
  66. * on mx3, but leave l2cc alone. Otherwise cache corruptions
  67. * can occur.
  68. */
  69. if (phys_addr < 0x80000000 &&
  70. !addr_in_module(phys_addr, MX3x_L2CC))
  71. mtype = MT_DEVICE_NONSHARED;
  72. }
  73. return __arm_ioremap_caller(phys_addr, size, mtype, caller);
  74. }
  75. void __init imx3_init_l2x0(void)
  76. {
  77. #ifdef CONFIG_CACHE_L2X0
  78. void __iomem *l2x0_base;
  79. void __iomem *clkctl_base;
  80. /*
  81. * First of all, we must repair broken chip settings. There are some
  82. * i.MX35 CPUs in the wild, comming with bogus L2 cache settings. These
  83. * misconfigured CPUs will run amok immediately when the L2 cache gets enabled.
  84. * Workaraound is to setup the correct register setting prior enabling the
  85. * L2 cache. This should not hurt already working CPUs, as they are using the
  86. * same value.
  87. */
  88. #define L2_MEM_VAL 0x10
  89. clkctl_base = ioremap(MX35_CLKCTL_BASE_ADDR, 4096);
  90. if (clkctl_base != NULL) {
  91. writel(0x00000515, clkctl_base + L2_MEM_VAL);
  92. iounmap(clkctl_base);
  93. } else {
  94. pr_err("L2 cache: Cannot fix timing. Trying to continue without\n");
  95. }
  96. l2x0_base = ioremap(MX3x_L2CC_BASE_ADDR, 4096);
  97. if (IS_ERR(l2x0_base)) {
  98. printk(KERN_ERR "remapping L2 cache area failed with %ld\n",
  99. PTR_ERR(l2x0_base));
  100. return;
  101. }
  102. l2x0_init(l2x0_base, 0x00030024, 0x00000000);
  103. #endif
  104. }
  105. #ifdef CONFIG_SOC_IMX31
  106. static struct map_desc mx31_io_desc[] __initdata = {
  107. imx_map_entry(MX31, X_MEMC, MT_DEVICE),
  108. imx_map_entry(MX31, AVIC, MT_DEVICE_NONSHARED),
  109. imx_map_entry(MX31, AIPS1, MT_DEVICE_NONSHARED),
  110. imx_map_entry(MX31, AIPS2, MT_DEVICE_NONSHARED),
  111. imx_map_entry(MX31, SPBA0, MT_DEVICE_NONSHARED),
  112. };
  113. /*
  114. * This function initializes the memory map. It is called during the
  115. * system startup to create static physical to virtual memory mappings
  116. * for the IO modules.
  117. */
  118. void __init mx31_map_io(void)
  119. {
  120. iotable_init(mx31_io_desc, ARRAY_SIZE(mx31_io_desc));
  121. }
  122. void __init imx31_init_early(void)
  123. {
  124. mxc_set_cpu_type(MXC_CPU_MX31);
  125. mxc_arch_reset_init(MX31_IO_ADDRESS(MX31_WDOG_BASE_ADDR));
  126. arch_ioremap_caller = imx3_ioremap_caller;
  127. arm_pm_idle = imx3_idle;
  128. mx3_ccm_base = MX31_IO_ADDRESS(MX31_CCM_BASE_ADDR);
  129. }
  130. void __init mx31_init_irq(void)
  131. {
  132. mxc_init_irq(MX31_IO_ADDRESS(MX31_AVIC_BASE_ADDR));
  133. }
  134. static struct sdma_script_start_addrs imx31_to1_sdma_script __initdata = {
  135. .per_2_per_addr = 1677,
  136. };
  137. static struct sdma_script_start_addrs imx31_to2_sdma_script __initdata = {
  138. .ap_2_ap_addr = 423,
  139. .ap_2_bp_addr = 829,
  140. .bp_2_ap_addr = 1029,
  141. };
  142. static struct sdma_platform_data imx31_sdma_pdata __initdata = {
  143. .fw_name = "sdma-imx31-to2.bin",
  144. .script_addrs = &imx31_to2_sdma_script,
  145. };
  146. static const struct resource imx31_audmux_res[] __initconst = {
  147. DEFINE_RES_MEM(MX31_AUDMUX_BASE_ADDR, SZ_16K),
  148. };
  149. void __init imx31_soc_init(void)
  150. {
  151. int to_version = mx31_revision() >> 4;
  152. imx3_init_l2x0();
  153. mxc_register_gpio("imx31-gpio", 0, MX31_GPIO1_BASE_ADDR, SZ_16K, MX31_INT_GPIO1, 0);
  154. mxc_register_gpio("imx31-gpio", 1, MX31_GPIO2_BASE_ADDR, SZ_16K, MX31_INT_GPIO2, 0);
  155. mxc_register_gpio("imx31-gpio", 2, MX31_GPIO3_BASE_ADDR, SZ_16K, MX31_INT_GPIO3, 0);
  156. pinctrl_provide_dummies();
  157. if (to_version == 1) {
  158. strncpy(imx31_sdma_pdata.fw_name, "sdma-imx31-to1.bin",
  159. strlen(imx31_sdma_pdata.fw_name));
  160. imx31_sdma_pdata.script_addrs = &imx31_to1_sdma_script;
  161. }
  162. imx_add_imx_sdma("imx31-sdma", MX31_SDMA_BASE_ADDR, MX31_INT_SDMA, &imx31_sdma_pdata);
  163. imx_set_aips(MX31_IO_ADDRESS(MX31_AIPS1_BASE_ADDR));
  164. imx_set_aips(MX31_IO_ADDRESS(MX31_AIPS2_BASE_ADDR));
  165. platform_device_register_simple("imx31-audmux", 0, imx31_audmux_res,
  166. ARRAY_SIZE(imx31_audmux_res));
  167. }
  168. #endif /* ifdef CONFIG_SOC_IMX31 */
  169. #ifdef CONFIG_SOC_IMX35
  170. static struct map_desc mx35_io_desc[] __initdata = {
  171. imx_map_entry(MX35, X_MEMC, MT_DEVICE),
  172. imx_map_entry(MX35, AVIC, MT_DEVICE_NONSHARED),
  173. imx_map_entry(MX35, AIPS1, MT_DEVICE_NONSHARED),
  174. imx_map_entry(MX35, AIPS2, MT_DEVICE_NONSHARED),
  175. imx_map_entry(MX35, SPBA0, MT_DEVICE_NONSHARED),
  176. };
  177. void __init mx35_map_io(void)
  178. {
  179. iotable_init(mx35_io_desc, ARRAY_SIZE(mx35_io_desc));
  180. }
  181. void __init imx35_init_early(void)
  182. {
  183. mxc_set_cpu_type(MXC_CPU_MX35);
  184. mxc_iomux_v3_init(MX35_IO_ADDRESS(MX35_IOMUXC_BASE_ADDR));
  185. mxc_arch_reset_init(MX35_IO_ADDRESS(MX35_WDOG_BASE_ADDR));
  186. arm_pm_idle = imx3_idle;
  187. arch_ioremap_caller = imx3_ioremap_caller;
  188. mx3_ccm_base = MX35_IO_ADDRESS(MX35_CCM_BASE_ADDR);
  189. }
  190. void __init mx35_init_irq(void)
  191. {
  192. mxc_init_irq(MX35_IO_ADDRESS(MX35_AVIC_BASE_ADDR));
  193. }
  194. static struct sdma_script_start_addrs imx35_to1_sdma_script __initdata = {
  195. .ap_2_ap_addr = 642,
  196. .uart_2_mcu_addr = 817,
  197. .mcu_2_app_addr = 747,
  198. .uartsh_2_mcu_addr = 1183,
  199. .per_2_shp_addr = 1033,
  200. .mcu_2_shp_addr = 961,
  201. .ata_2_mcu_addr = 1333,
  202. .mcu_2_ata_addr = 1252,
  203. .app_2_mcu_addr = 683,
  204. .shp_2_per_addr = 1111,
  205. .shp_2_mcu_addr = 892,
  206. };
  207. static struct sdma_script_start_addrs imx35_to2_sdma_script __initdata = {
  208. .ap_2_ap_addr = 729,
  209. .uart_2_mcu_addr = 904,
  210. .per_2_app_addr = 1597,
  211. .mcu_2_app_addr = 834,
  212. .uartsh_2_mcu_addr = 1270,
  213. .per_2_shp_addr = 1120,
  214. .mcu_2_shp_addr = 1048,
  215. .ata_2_mcu_addr = 1429,
  216. .mcu_2_ata_addr = 1339,
  217. .app_2_per_addr = 1531,
  218. .app_2_mcu_addr = 770,
  219. .shp_2_per_addr = 1198,
  220. .shp_2_mcu_addr = 979,
  221. };
  222. static struct sdma_platform_data imx35_sdma_pdata __initdata = {
  223. .fw_name = "sdma-imx35-to2.bin",
  224. .script_addrs = &imx35_to2_sdma_script,
  225. };
  226. static const struct resource imx35_audmux_res[] __initconst = {
  227. DEFINE_RES_MEM(MX35_AUDMUX_BASE_ADDR, SZ_16K),
  228. };
  229. void __init imx35_soc_init(void)
  230. {
  231. int to_version = mx35_revision() >> 4;
  232. imx3_init_l2x0();
  233. mxc_register_gpio("imx35-gpio", 0, MX35_GPIO1_BASE_ADDR, SZ_16K, MX35_INT_GPIO1, 0);
  234. mxc_register_gpio("imx35-gpio", 1, MX35_GPIO2_BASE_ADDR, SZ_16K, MX35_INT_GPIO2, 0);
  235. mxc_register_gpio("imx35-gpio", 2, MX35_GPIO3_BASE_ADDR, SZ_16K, MX35_INT_GPIO3, 0);
  236. pinctrl_provide_dummies();
  237. if (to_version == 1) {
  238. strncpy(imx35_sdma_pdata.fw_name, "sdma-imx35-to1.bin",
  239. strlen(imx35_sdma_pdata.fw_name));
  240. imx35_sdma_pdata.script_addrs = &imx35_to1_sdma_script;
  241. }
  242. imx_add_imx_sdma("imx35-sdma", MX35_SDMA_BASE_ADDR, MX35_INT_SDMA, &imx35_sdma_pdata);
  243. /* Setup AIPS registers */
  244. imx_set_aips(MX35_IO_ADDRESS(MX35_AIPS1_BASE_ADDR));
  245. imx_set_aips(MX35_IO_ADDRESS(MX35_AIPS2_BASE_ADDR));
  246. /* i.mx35 has the i.mx31 type audmux */
  247. platform_device_register_simple("imx31-audmux", 0, imx35_audmux_res,
  248. ARRAY_SIZE(imx35_audmux_res));
  249. }
  250. #endif /* ifdef CONFIG_SOC_IMX35 */