mach-mx31ads.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592
  1. /*
  2. * Copyright (C) 2000 Deep Blue Solutions Ltd
  3. * Copyright (C) 2002 Shane Nay (shane@minirl.com)
  4. * Copyright 2005-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/init.h>
  18. #include <linux/clk.h>
  19. #include <linux/serial_8250.h>
  20. #include <linux/gpio.h>
  21. #include <linux/i2c.h>
  22. #include <linux/irq.h>
  23. #include <linux/irqdomain.h>
  24. #include <asm/mach-types.h>
  25. #include <asm/mach/arch.h>
  26. #include <asm/mach/time.h>
  27. #include <asm/memory.h>
  28. #include <asm/mach/map.h>
  29. #include <mach/common.h>
  30. #include <mach/iomux-mx3.h>
  31. #ifdef CONFIG_MACH_MX31ADS_WM1133_EV1
  32. #include <linux/mfd/wm8350/audio.h>
  33. #include <linux/mfd/wm8350/core.h>
  34. #include <linux/mfd/wm8350/pmic.h>
  35. #endif
  36. #include "devices-imx31.h"
  37. /* Base address of PBC controller */
  38. #define PBC_BASE_ADDRESS MX31_CS4_BASE_ADDR_VIRT
  39. /* PBC Board interrupt status register */
  40. #define PBC_INTSTATUS 0x000016
  41. /* PBC Board interrupt current status register */
  42. #define PBC_INTCURR_STATUS 0x000018
  43. /* PBC Interrupt mask register set address */
  44. #define PBC_INTMASK_SET 0x00001A
  45. /* PBC Interrupt mask register clear address */
  46. #define PBC_INTMASK_CLEAR 0x00001C
  47. /* External UART A */
  48. #define PBC_SC16C652_UARTA 0x010000
  49. /* External UART B */
  50. #define PBC_SC16C652_UARTB 0x010010
  51. #define PBC_INTSTATUS_REG (PBC_INTSTATUS + PBC_BASE_ADDRESS)
  52. #define PBC_INTMASK_SET_REG (PBC_INTMASK_SET + PBC_BASE_ADDRESS)
  53. #define PBC_INTMASK_CLEAR_REG (PBC_INTMASK_CLEAR + PBC_BASE_ADDRESS)
  54. #define EXPIO_INT_XUART_INTA 10
  55. #define EXPIO_INT_XUART_INTB 11
  56. #define MXC_MAX_EXP_IO_LINES 16
  57. /* CS8900 */
  58. #define EXPIO_INT_ENET_INT 8
  59. #define CS4_CS8900_MMIO_START 0x20000
  60. static struct irq_domain *domain;
  61. /*
  62. * The serial port definition structure.
  63. */
  64. static struct plat_serial8250_port serial_platform_data[] = {
  65. {
  66. .membase = (void *)(PBC_BASE_ADDRESS + PBC_SC16C652_UARTA),
  67. .mapbase = (unsigned long)(MX31_CS4_BASE_ADDR + PBC_SC16C652_UARTA),
  68. .uartclk = 14745600,
  69. .regshift = 0,
  70. .iotype = UPIO_MEM,
  71. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_AUTO_IRQ,
  72. }, {
  73. .membase = (void *)(PBC_BASE_ADDRESS + PBC_SC16C652_UARTB),
  74. .mapbase = (unsigned long)(MX31_CS4_BASE_ADDR + PBC_SC16C652_UARTB),
  75. .uartclk = 14745600,
  76. .regshift = 0,
  77. .iotype = UPIO_MEM,
  78. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_AUTO_IRQ,
  79. },
  80. {},
  81. };
  82. static struct platform_device serial_device = {
  83. .name = "serial8250",
  84. .id = 0,
  85. .dev = {
  86. .platform_data = serial_platform_data,
  87. },
  88. };
  89. static struct resource mx31ads_cs8900_resources[] __initdata = {
  90. DEFINE_RES_MEM(MX31_CS4_BASE_ADDR + CS4_CS8900_MMIO_START, SZ_64K),
  91. DEFINE_RES_IRQ(-1),
  92. };
  93. static const struct platform_device_info mx31ads_cs8900_devinfo __initconst = {
  94. .name = "cs89x0",
  95. .id = 0,
  96. .res = mx31ads_cs8900_resources,
  97. .num_res = ARRAY_SIZE(mx31ads_cs8900_resources),
  98. };
  99. static int __init mxc_init_extuart(void)
  100. {
  101. serial_platform_data[0].irq = irq_find_mapping(domain,
  102. EXPIO_INT_XUART_INTA);
  103. serial_platform_data[1].irq = irq_find_mapping(domain,
  104. EXPIO_INT_XUART_INTB);
  105. return platform_device_register(&serial_device);
  106. }
  107. static void __init mxc_init_ext_ethernet(void)
  108. {
  109. mx31ads_cs8900_resources[1].start =
  110. irq_find_mapping(domain, EXPIO_INT_ENET_INT);
  111. mx31ads_cs8900_resources[1].end =
  112. irq_find_mapping(domain, EXPIO_INT_ENET_INT);
  113. platform_device_register_full(
  114. (struct platform_device_info *)&mx31ads_cs8900_devinfo);
  115. }
  116. static const struct imxuart_platform_data uart_pdata __initconst = {
  117. .flags = IMXUART_HAVE_RTSCTS,
  118. };
  119. static unsigned int uart_pins[] = {
  120. MX31_PIN_CTS1__CTS1,
  121. MX31_PIN_RTS1__RTS1,
  122. MX31_PIN_TXD1__TXD1,
  123. MX31_PIN_RXD1__RXD1
  124. };
  125. static inline void mxc_init_imx_uart(void)
  126. {
  127. mxc_iomux_setup_multiple_pins(uart_pins, ARRAY_SIZE(uart_pins), "uart-0");
  128. imx31_add_imx_uart0(&uart_pdata);
  129. }
  130. static void mx31ads_expio_irq_handler(u32 irq, struct irq_desc *desc)
  131. {
  132. u32 imr_val;
  133. u32 int_valid;
  134. u32 expio_irq;
  135. imr_val = __raw_readw(PBC_INTMASK_SET_REG);
  136. int_valid = __raw_readw(PBC_INTSTATUS_REG) & imr_val;
  137. expio_irq = 0;
  138. for (; int_valid != 0; int_valid >>= 1, expio_irq++) {
  139. if ((int_valid & 1) == 0)
  140. continue;
  141. generic_handle_irq(irq_find_mapping(domain, expio_irq));
  142. }
  143. }
  144. /*
  145. * Disable an expio pin's interrupt by setting the bit in the imr.
  146. * @param d an expio virtual irq description
  147. */
  148. static void expio_mask_irq(struct irq_data *d)
  149. {
  150. u32 expio = d->hwirq;
  151. /* mask the interrupt */
  152. __raw_writew(1 << expio, PBC_INTMASK_CLEAR_REG);
  153. __raw_readw(PBC_INTMASK_CLEAR_REG);
  154. }
  155. /*
  156. * Acknowledge an expanded io pin's interrupt by clearing the bit in the isr.
  157. * @param d an expio virtual irq description
  158. */
  159. static void expio_ack_irq(struct irq_data *d)
  160. {
  161. u32 expio = d->hwirq;
  162. /* clear the interrupt status */
  163. __raw_writew(1 << expio, PBC_INTSTATUS_REG);
  164. }
  165. /*
  166. * Enable a expio pin's interrupt by clearing the bit in the imr.
  167. * @param d an expio virtual irq description
  168. */
  169. static void expio_unmask_irq(struct irq_data *d)
  170. {
  171. u32 expio = d->hwirq;
  172. /* unmask the interrupt */
  173. __raw_writew(1 << expio, PBC_INTMASK_SET_REG);
  174. }
  175. static struct irq_chip expio_irq_chip = {
  176. .name = "EXPIO(CPLD)",
  177. .irq_ack = expio_ack_irq,
  178. .irq_mask = expio_mask_irq,
  179. .irq_unmask = expio_unmask_irq,
  180. };
  181. static void __init mx31ads_init_expio(void)
  182. {
  183. int irq_base;
  184. int i, irq;
  185. printk(KERN_INFO "MX31ADS EXPIO(CPLD) hardware\n");
  186. /*
  187. * Configure INT line as GPIO input
  188. */
  189. mxc_iomux_alloc_pin(IOMUX_MODE(MX31_PIN_GPIO1_4, IOMUX_CONFIG_GPIO), "expio");
  190. /* disable the interrupt and clear the status */
  191. __raw_writew(0xFFFF, PBC_INTMASK_CLEAR_REG);
  192. __raw_writew(0xFFFF, PBC_INTSTATUS_REG);
  193. irq_base = irq_alloc_descs(-1, 0, MXC_MAX_EXP_IO_LINES, numa_node_id());
  194. WARN_ON(irq_base < 0);
  195. domain = irq_domain_add_legacy(NULL, MXC_MAX_EXP_IO_LINES, irq_base, 0,
  196. &irq_domain_simple_ops, NULL);
  197. WARN_ON(!domain);
  198. for (i = irq_base; i < irq_base + MXC_MAX_EXP_IO_LINES; i++) {
  199. irq_set_chip_and_handler(i, &expio_irq_chip, handle_level_irq);
  200. set_irq_flags(i, IRQF_VALID);
  201. }
  202. irq = gpio_to_irq(IOMUX_TO_GPIO(MX31_PIN_GPIO1_4));
  203. irq_set_irq_type(irq, IRQ_TYPE_LEVEL_HIGH);
  204. irq_set_chained_handler(irq, mx31ads_expio_irq_handler);
  205. }
  206. #ifdef CONFIG_MACH_MX31ADS_WM1133_EV1
  207. /* This section defines setup for the Wolfson Microelectronics
  208. * 1133-EV1 PMU/audio board. When other PMU boards are supported the
  209. * regulator definitions may be shared with them, but for now they can
  210. * only be used with this board so would generate warnings about
  211. * unused statics and some of the configuration is specific to this
  212. * module.
  213. */
  214. /* CPU */
  215. static struct regulator_consumer_supply sw1a_consumers[] = {
  216. {
  217. .supply = "cpu_vcc",
  218. }
  219. };
  220. static struct regulator_init_data sw1a_data = {
  221. .constraints = {
  222. .name = "SW1A",
  223. .min_uV = 1275000,
  224. .max_uV = 1600000,
  225. .valid_ops_mask = REGULATOR_CHANGE_VOLTAGE |
  226. REGULATOR_CHANGE_MODE,
  227. .valid_modes_mask = REGULATOR_MODE_NORMAL |
  228. REGULATOR_MODE_FAST,
  229. .state_mem = {
  230. .uV = 1400000,
  231. .mode = REGULATOR_MODE_NORMAL,
  232. .enabled = 1,
  233. },
  234. .initial_state = PM_SUSPEND_MEM,
  235. .always_on = 1,
  236. .boot_on = 1,
  237. },
  238. .num_consumer_supplies = ARRAY_SIZE(sw1a_consumers),
  239. .consumer_supplies = sw1a_consumers,
  240. };
  241. /* System IO - High */
  242. static struct regulator_init_data viohi_data = {
  243. .constraints = {
  244. .name = "VIOHO",
  245. .min_uV = 2800000,
  246. .max_uV = 2800000,
  247. .state_mem = {
  248. .uV = 2800000,
  249. .mode = REGULATOR_MODE_NORMAL,
  250. .enabled = 1,
  251. },
  252. .initial_state = PM_SUSPEND_MEM,
  253. .always_on = 1,
  254. .boot_on = 1,
  255. },
  256. };
  257. /* System IO - Low */
  258. static struct regulator_init_data violo_data = {
  259. .constraints = {
  260. .name = "VIOLO",
  261. .min_uV = 1800000,
  262. .max_uV = 1800000,
  263. .state_mem = {
  264. .uV = 1800000,
  265. .mode = REGULATOR_MODE_NORMAL,
  266. .enabled = 1,
  267. },
  268. .initial_state = PM_SUSPEND_MEM,
  269. .always_on = 1,
  270. .boot_on = 1,
  271. },
  272. };
  273. /* DDR RAM */
  274. static struct regulator_init_data sw2a_data = {
  275. .constraints = {
  276. .name = "SW2A",
  277. .min_uV = 1800000,
  278. .max_uV = 1800000,
  279. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  280. .state_mem = {
  281. .uV = 1800000,
  282. .mode = REGULATOR_MODE_NORMAL,
  283. .enabled = 1,
  284. },
  285. .state_disk = {
  286. .mode = REGULATOR_MODE_NORMAL,
  287. .enabled = 0,
  288. },
  289. .always_on = 1,
  290. .boot_on = 1,
  291. .initial_state = PM_SUSPEND_MEM,
  292. },
  293. };
  294. static struct regulator_init_data ldo1_data = {
  295. .constraints = {
  296. .name = "VCAM/VMMC1/VMMC2",
  297. .min_uV = 2800000,
  298. .max_uV = 2800000,
  299. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  300. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  301. .apply_uV = 1,
  302. },
  303. };
  304. static struct regulator_consumer_supply ldo2_consumers[] = {
  305. { .supply = "AVDD", .dev_name = "1-001a" },
  306. { .supply = "HPVDD", .dev_name = "1-001a" },
  307. };
  308. /* CODEC and SIM */
  309. static struct regulator_init_data ldo2_data = {
  310. .constraints = {
  311. .name = "VESIM/VSIM/AVDD",
  312. .min_uV = 3300000,
  313. .max_uV = 3300000,
  314. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  315. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  316. .apply_uV = 1,
  317. },
  318. .num_consumer_supplies = ARRAY_SIZE(ldo2_consumers),
  319. .consumer_supplies = ldo2_consumers,
  320. };
  321. /* General */
  322. static struct regulator_init_data vdig_data = {
  323. .constraints = {
  324. .name = "VDIG",
  325. .min_uV = 1500000,
  326. .max_uV = 1500000,
  327. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  328. .apply_uV = 1,
  329. .always_on = 1,
  330. .boot_on = 1,
  331. },
  332. };
  333. /* Tranceivers */
  334. static struct regulator_init_data ldo4_data = {
  335. .constraints = {
  336. .name = "VRF1/CVDD_2.775",
  337. .min_uV = 2500000,
  338. .max_uV = 2500000,
  339. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  340. .apply_uV = 1,
  341. .always_on = 1,
  342. .boot_on = 1,
  343. },
  344. };
  345. static struct wm8350_led_platform_data wm8350_led_data = {
  346. .name = "wm8350:white",
  347. .default_trigger = "heartbeat",
  348. .max_uA = 27899,
  349. };
  350. static struct wm8350_audio_platform_data imx32ads_wm8350_setup = {
  351. .vmid_discharge_msecs = 1000,
  352. .drain_msecs = 30,
  353. .cap_discharge_msecs = 700,
  354. .vmid_charge_msecs = 700,
  355. .vmid_s_curve = WM8350_S_CURVE_SLOW,
  356. .dis_out4 = WM8350_DISCHARGE_SLOW,
  357. .dis_out3 = WM8350_DISCHARGE_SLOW,
  358. .dis_out2 = WM8350_DISCHARGE_SLOW,
  359. .dis_out1 = WM8350_DISCHARGE_SLOW,
  360. .vroi_out4 = WM8350_TIE_OFF_500R,
  361. .vroi_out3 = WM8350_TIE_OFF_500R,
  362. .vroi_out2 = WM8350_TIE_OFF_500R,
  363. .vroi_out1 = WM8350_TIE_OFF_500R,
  364. .vroi_enable = 0,
  365. .codec_current_on = WM8350_CODEC_ISEL_1_0,
  366. .codec_current_standby = WM8350_CODEC_ISEL_0_5,
  367. .codec_current_charge = WM8350_CODEC_ISEL_1_5,
  368. };
  369. static int mx31_wm8350_init(struct wm8350 *wm8350)
  370. {
  371. wm8350_gpio_config(wm8350, 0, WM8350_GPIO_DIR_IN,
  372. WM8350_GPIO0_PWR_ON_IN, WM8350_GPIO_ACTIVE_LOW,
  373. WM8350_GPIO_PULL_UP, WM8350_GPIO_INVERT_OFF,
  374. WM8350_GPIO_DEBOUNCE_ON);
  375. wm8350_gpio_config(wm8350, 3, WM8350_GPIO_DIR_IN,
  376. WM8350_GPIO3_PWR_OFF_IN, WM8350_GPIO_ACTIVE_HIGH,
  377. WM8350_GPIO_PULL_DOWN, WM8350_GPIO_INVERT_OFF,
  378. WM8350_GPIO_DEBOUNCE_ON);
  379. wm8350_gpio_config(wm8350, 4, WM8350_GPIO_DIR_IN,
  380. WM8350_GPIO4_MR_IN, WM8350_GPIO_ACTIVE_HIGH,
  381. WM8350_GPIO_PULL_DOWN, WM8350_GPIO_INVERT_OFF,
  382. WM8350_GPIO_DEBOUNCE_OFF);
  383. wm8350_gpio_config(wm8350, 7, WM8350_GPIO_DIR_IN,
  384. WM8350_GPIO7_HIBERNATE_IN, WM8350_GPIO_ACTIVE_HIGH,
  385. WM8350_GPIO_PULL_DOWN, WM8350_GPIO_INVERT_OFF,
  386. WM8350_GPIO_DEBOUNCE_OFF);
  387. wm8350_gpio_config(wm8350, 6, WM8350_GPIO_DIR_OUT,
  388. WM8350_GPIO6_SDOUT_OUT, WM8350_GPIO_ACTIVE_HIGH,
  389. WM8350_GPIO_PULL_NONE, WM8350_GPIO_INVERT_OFF,
  390. WM8350_GPIO_DEBOUNCE_OFF);
  391. wm8350_gpio_config(wm8350, 8, WM8350_GPIO_DIR_OUT,
  392. WM8350_GPIO8_VCC_FAULT_OUT, WM8350_GPIO_ACTIVE_LOW,
  393. WM8350_GPIO_PULL_NONE, WM8350_GPIO_INVERT_OFF,
  394. WM8350_GPIO_DEBOUNCE_OFF);
  395. wm8350_gpio_config(wm8350, 9, WM8350_GPIO_DIR_OUT,
  396. WM8350_GPIO9_BATT_FAULT_OUT, WM8350_GPIO_ACTIVE_LOW,
  397. WM8350_GPIO_PULL_NONE, WM8350_GPIO_INVERT_OFF,
  398. WM8350_GPIO_DEBOUNCE_OFF);
  399. wm8350_register_regulator(wm8350, WM8350_DCDC_1, &sw1a_data);
  400. wm8350_register_regulator(wm8350, WM8350_DCDC_3, &viohi_data);
  401. wm8350_register_regulator(wm8350, WM8350_DCDC_4, &violo_data);
  402. wm8350_register_regulator(wm8350, WM8350_DCDC_6, &sw2a_data);
  403. wm8350_register_regulator(wm8350, WM8350_LDO_1, &ldo1_data);
  404. wm8350_register_regulator(wm8350, WM8350_LDO_2, &ldo2_data);
  405. wm8350_register_regulator(wm8350, WM8350_LDO_3, &vdig_data);
  406. wm8350_register_regulator(wm8350, WM8350_LDO_4, &ldo4_data);
  407. /* LEDs */
  408. wm8350_dcdc_set_slot(wm8350, WM8350_DCDC_5, 1, 1,
  409. WM8350_DC5_ERRACT_SHUTDOWN_CONV);
  410. wm8350_isink_set_flash(wm8350, WM8350_ISINK_A,
  411. WM8350_ISINK_FLASH_DISABLE,
  412. WM8350_ISINK_FLASH_TRIG_BIT,
  413. WM8350_ISINK_FLASH_DUR_32MS,
  414. WM8350_ISINK_FLASH_ON_INSTANT,
  415. WM8350_ISINK_FLASH_OFF_INSTANT,
  416. WM8350_ISINK_FLASH_MODE_EN);
  417. wm8350_dcdc25_set_mode(wm8350, WM8350_DCDC_5,
  418. WM8350_ISINK_MODE_BOOST,
  419. WM8350_ISINK_ILIM_NORMAL,
  420. WM8350_DC5_RMP_20V,
  421. WM8350_DC5_FBSRC_ISINKA);
  422. wm8350_register_led(wm8350, 0, WM8350_DCDC_5, WM8350_ISINK_A,
  423. &wm8350_led_data);
  424. wm8350->codec.platform_data = &imx32ads_wm8350_setup;
  425. regulator_has_full_constraints();
  426. return 0;
  427. }
  428. static struct wm8350_platform_data __initdata mx31_wm8350_pdata = {
  429. .init = mx31_wm8350_init,
  430. };
  431. #endif
  432. static struct i2c_board_info __initdata mx31ads_i2c1_devices[] = {
  433. #ifdef CONFIG_MACH_MX31ADS_WM1133_EV1
  434. {
  435. I2C_BOARD_INFO("wm8350", 0x1a),
  436. .platform_data = &mx31_wm8350_pdata,
  437. /* irq number is run-time assigned */
  438. },
  439. #endif
  440. };
  441. static void __init mxc_init_i2c(void)
  442. {
  443. #ifdef CONFIG_MACH_MX31ADS_WM1133_EV1
  444. mx31ads_i2c1_devices[0].irq =
  445. gpio_to_irq(IOMUX_TO_GPIO(MX31_PIN_GPIO1_3));
  446. #endif
  447. i2c_register_board_info(1, mx31ads_i2c1_devices,
  448. ARRAY_SIZE(mx31ads_i2c1_devices));
  449. mxc_iomux_mode(IOMUX_MODE(MX31_PIN_CSPI2_MOSI, IOMUX_CONFIG_ALT1));
  450. mxc_iomux_mode(IOMUX_MODE(MX31_PIN_CSPI2_MISO, IOMUX_CONFIG_ALT1));
  451. imx31_add_imx_i2c1(NULL);
  452. }
  453. static unsigned int ssi_pins[] = {
  454. MX31_PIN_SFS5__SFS5,
  455. MX31_PIN_SCK5__SCK5,
  456. MX31_PIN_SRXD5__SRXD5,
  457. MX31_PIN_STXD5__STXD5,
  458. };
  459. static void __init mxc_init_audio(void)
  460. {
  461. imx31_add_imx_ssi(0, NULL);
  462. mxc_iomux_setup_multiple_pins(ssi_pins, ARRAY_SIZE(ssi_pins), "ssi");
  463. }
  464. /*
  465. * Static mappings, starting from the CS4 start address up to the start address
  466. * of the CS8900.
  467. */
  468. static struct map_desc mx31ads_io_desc[] __initdata = {
  469. {
  470. .virtual = MX31_CS4_BASE_ADDR_VIRT,
  471. .pfn = __phys_to_pfn(MX31_CS4_BASE_ADDR),
  472. .length = CS4_CS8900_MMIO_START,
  473. .type = MT_DEVICE
  474. },
  475. };
  476. static void __init mx31ads_map_io(void)
  477. {
  478. mx31_map_io();
  479. iotable_init(mx31ads_io_desc, ARRAY_SIZE(mx31ads_io_desc));
  480. }
  481. static void __init mx31ads_init_irq(void)
  482. {
  483. mx31_init_irq();
  484. mx31ads_init_expio();
  485. }
  486. static void __init mx31ads_init(void)
  487. {
  488. imx31_soc_init();
  489. mxc_init_extuart();
  490. mxc_init_imx_uart();
  491. mxc_init_i2c();
  492. mxc_init_audio();
  493. mxc_init_ext_ethernet();
  494. }
  495. static void __init mx31ads_timer_init(void)
  496. {
  497. mx31_clocks_init(26000000);
  498. }
  499. static struct sys_timer mx31ads_timer = {
  500. .init = mx31ads_timer_init,
  501. };
  502. MACHINE_START(MX31ADS, "Freescale MX31ADS")
  503. /* Maintainer: Freescale Semiconductor, Inc. */
  504. .atag_offset = 0x100,
  505. .map_io = mx31ads_map_io,
  506. .init_early = imx31_init_early,
  507. .init_irq = mx31ads_init_irq,
  508. .handle_irq = imx31_handle_irq,
  509. .timer = &mx31ads_timer,
  510. .init_machine = mx31ads_init,
  511. .restart = mxc_restart,
  512. MACHINE_END