ehci-imx35.c 2.7 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697
  1. /*
  2. * Copyright (c) 2009 Daniel Mack <daniel@caiaq.de>
  3. * Copyright (C) 2010 Freescale Semiconductor, Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  12. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  13. * for more details.
  14. */
  15. #include <linux/platform_device.h>
  16. #include <linux/io.h>
  17. #include <mach/hardware.h>
  18. #include <mach/mxc_ehci.h>
  19. #define USBCTRL_OTGBASE_OFFSET 0x600
  20. #define MX35_OTG_SIC_SHIFT 29
  21. #define MX35_OTG_SIC_MASK (0x3 << MX35_OTG_SIC_SHIFT)
  22. #define MX35_OTG_PM_BIT (1 << 24)
  23. #define MX35_OTG_PP_BIT (1 << 11)
  24. #define MX35_OTG_OCPOL_BIT (1 << 3)
  25. #define MX35_H1_SIC_SHIFT 21
  26. #define MX35_H1_SIC_MASK (0x3 << MX35_H1_SIC_SHIFT)
  27. #define MX35_H1_PP_BIT (1 << 18)
  28. #define MX35_H1_PM_BIT (1 << 8)
  29. #define MX35_H1_IPPUE_UP_BIT (1 << 7)
  30. #define MX35_H1_IPPUE_DOWN_BIT (1 << 6)
  31. #define MX35_H1_TLL_BIT (1 << 5)
  32. #define MX35_H1_USBTE_BIT (1 << 4)
  33. #define MX35_H1_OCPOL_BIT (1 << 2)
  34. int mx35_initialize_usb_hw(int port, unsigned int flags)
  35. {
  36. unsigned int v;
  37. v = readl(MX35_IO_ADDRESS(MX35_USB_BASE_ADDR + USBCTRL_OTGBASE_OFFSET));
  38. switch (port) {
  39. case 0: /* OTG port */
  40. v &= ~(MX35_OTG_SIC_MASK | MX35_OTG_PM_BIT | MX35_OTG_PP_BIT |
  41. MX35_OTG_OCPOL_BIT);
  42. v |= (flags & MXC_EHCI_INTERFACE_MASK) << MX35_OTG_SIC_SHIFT;
  43. if (!(flags & MXC_EHCI_POWER_PINS_ENABLED))
  44. v |= MX35_OTG_PM_BIT;
  45. if (flags & MXC_EHCI_PWR_PIN_ACTIVE_HIGH)
  46. v |= MX35_OTG_PP_BIT;
  47. if (!(flags & MXC_EHCI_OC_PIN_ACTIVE_LOW))
  48. v |= MX35_OTG_OCPOL_BIT;
  49. break;
  50. case 1: /* H1 port */
  51. v &= ~(MX35_H1_SIC_MASK | MX35_H1_PM_BIT | MX35_H1_PP_BIT |
  52. MX35_H1_OCPOL_BIT | MX35_H1_TLL_BIT | MX35_H1_USBTE_BIT |
  53. MX35_H1_IPPUE_DOWN_BIT | MX35_H1_IPPUE_UP_BIT);
  54. v |= (flags & MXC_EHCI_INTERFACE_MASK) << MX35_H1_SIC_SHIFT;
  55. if (!(flags & MXC_EHCI_POWER_PINS_ENABLED))
  56. v |= MX35_H1_PM_BIT;
  57. if (flags & MXC_EHCI_PWR_PIN_ACTIVE_HIGH)
  58. v |= MX35_H1_PP_BIT;
  59. if (!(flags & MXC_EHCI_OC_PIN_ACTIVE_LOW))
  60. v |= MX35_H1_OCPOL_BIT;
  61. if (!(flags & MXC_EHCI_TTL_ENABLED))
  62. v |= MX35_H1_TLL_BIT;
  63. if (flags & MXC_EHCI_INTERNAL_PHY)
  64. v |= MX35_H1_USBTE_BIT;
  65. if (flags & MXC_EHCI_IPPUE_DOWN)
  66. v |= MX35_H1_IPPUE_DOWN_BIT;
  67. if (flags & MXC_EHCI_IPPUE_UP)
  68. v |= MX35_H1_IPPUE_UP_BIT;
  69. break;
  70. default:
  71. return -EINVAL;
  72. }
  73. writel(v, MX35_IO_ADDRESS(MX35_USB_BASE_ADDR + USBCTRL_OTGBASE_OFFSET));
  74. return 0;
  75. }