clk-imx6q.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/init.h>
  13. #include <linux/types.h>
  14. #include <linux/clk.h>
  15. #include <linux/clkdev.h>
  16. #include <linux/err.h>
  17. #include <linux/io.h>
  18. #include <linux/of.h>
  19. #include <linux/of_address.h>
  20. #include <linux/of_irq.h>
  21. #include <mach/common.h>
  22. #include "clk.h"
  23. #define CCGR0 0x68
  24. #define CCGR1 0x6c
  25. #define CCGR2 0x70
  26. #define CCGR3 0x74
  27. #define CCGR4 0x78
  28. #define CCGR5 0x7c
  29. #define CCGR6 0x80
  30. #define CCGR7 0x84
  31. #define CLPCR 0x54
  32. #define BP_CLPCR_LPM 0
  33. #define BM_CLPCR_LPM (0x3 << 0)
  34. #define BM_CLPCR_BYPASS_PMIC_READY (0x1 << 2)
  35. #define BM_CLPCR_ARM_CLK_DIS_ON_LPM (0x1 << 5)
  36. #define BM_CLPCR_SBYOS (0x1 << 6)
  37. #define BM_CLPCR_DIS_REF_OSC (0x1 << 7)
  38. #define BM_CLPCR_VSTBY (0x1 << 8)
  39. #define BP_CLPCR_STBY_COUNT 9
  40. #define BM_CLPCR_STBY_COUNT (0x3 << 9)
  41. #define BM_CLPCR_COSC_PWRDOWN (0x1 << 11)
  42. #define BM_CLPCR_WB_PER_AT_LPM (0x1 << 16)
  43. #define BM_CLPCR_WB_CORE_AT_LPM (0x1 << 17)
  44. #define BM_CLPCR_BYP_MMDC_CH0_LPM_HS (0x1 << 19)
  45. #define BM_CLPCR_BYP_MMDC_CH1_LPM_HS (0x1 << 21)
  46. #define BM_CLPCR_MASK_CORE0_WFI (0x1 << 22)
  47. #define BM_CLPCR_MASK_CORE1_WFI (0x1 << 23)
  48. #define BM_CLPCR_MASK_CORE2_WFI (0x1 << 24)
  49. #define BM_CLPCR_MASK_CORE3_WFI (0x1 << 25)
  50. #define BM_CLPCR_MASK_SCU_IDLE (0x1 << 26)
  51. #define BM_CLPCR_MASK_L2CC_IDLE (0x1 << 27)
  52. static void __iomem *ccm_base;
  53. void __init imx6q_clock_map_io(void) { }
  54. int imx6q_set_lpm(enum mxc_cpu_pwr_mode mode)
  55. {
  56. u32 val = readl_relaxed(ccm_base + CLPCR);
  57. val &= ~BM_CLPCR_LPM;
  58. switch (mode) {
  59. case WAIT_CLOCKED:
  60. break;
  61. case WAIT_UNCLOCKED:
  62. val |= 0x1 << BP_CLPCR_LPM;
  63. break;
  64. case STOP_POWER_ON:
  65. val |= 0x2 << BP_CLPCR_LPM;
  66. break;
  67. case WAIT_UNCLOCKED_POWER_OFF:
  68. val |= 0x1 << BP_CLPCR_LPM;
  69. val &= ~BM_CLPCR_VSTBY;
  70. val &= ~BM_CLPCR_SBYOS;
  71. break;
  72. case STOP_POWER_OFF:
  73. val |= 0x2 << BP_CLPCR_LPM;
  74. val |= 0x3 << BP_CLPCR_STBY_COUNT;
  75. val |= BM_CLPCR_VSTBY;
  76. val |= BM_CLPCR_SBYOS;
  77. break;
  78. default:
  79. return -EINVAL;
  80. }
  81. writel_relaxed(val, ccm_base + CLPCR);
  82. return 0;
  83. }
  84. static const char *step_sels[] = { "osc", "pll2_pfd2_396m", };
  85. static const char *pll1_sw_sels[] = { "pll1_sys", "step", };
  86. static const char *periph_pre_sels[] = { "pll2_bus", "pll2_pfd2_396m", "pll2_pfd0_352m", "pll2_198m", };
  87. static const char *periph_clk2_sels[] = { "pll3_usb_otg", "osc", };
  88. static const char *periph_sels[] = { "periph_pre", "periph_clk2", };
  89. static const char *periph2_sels[] = { "periph2_pre", "periph2_clk2", };
  90. static const char *axi_sels[] = { "periph", "pll2_pfd2_396m", "pll3_pfd1_540m", };
  91. static const char *audio_sels[] = { "pll4_audio", "pll3_pfd2_508m", "pll3_pfd3_454m", "pll3_usb_otg", };
  92. static const char *gpu_axi_sels[] = { "axi", "ahb", };
  93. static const char *gpu2d_core_sels[] = { "axi", "pll3_usb_otg", "pll2_pfd0_352m", "pll2_pfd2_396m", };
  94. static const char *gpu3d_core_sels[] = { "mmdc_ch0_axi", "pll3_usb_otg", "pll2_pfd1_594m", "pll2_pfd2_396m", };
  95. static const char *gpu3d_shader_sels[] = { "mmdc_ch0_axi", "pll3_usb_otg", "pll2_pfd1_594m", "pll2_pfd9_720m", };
  96. static const char *ipu_sels[] = { "mmdc_ch0_axi", "pll2_pfd2_396m", "pll3_120m", "pll3_pfd1_540m", };
  97. static const char *ldb_di_sels[] = { "pll5_video", "pll2_pfd0_352m", "pll2_pfd2_396m", "pll3_pfd1_540m", };
  98. static const char *ipu_di_pre_sels[] = { "mmdc_ch0_axi", "pll3_usb_otg", "pll5_video", "pll2_pfd0_352m", "pll2_pfd2_396m", "pll3_pfd1_540m", };
  99. static const char *ipu1_di0_sels[] = { "ipu1_di0_pre", "dummy", "dummy", "ldb_di0", "ldb_di1", };
  100. static const char *ipu1_di1_sels[] = { "ipu1_di1_pre", "dummy", "dummy", "ldb_di0", "ldb_di1", };
  101. static const char *ipu2_di0_sels[] = { "ipu2_di0_pre", "dummy", "dummy", "ldb_di0", "ldb_di1", };
  102. static const char *ipu2_di1_sels[] = { "ipu2_di1_pre", "dummy", "dummy", "ldb_di0", "ldb_di1", };
  103. static const char *hsi_tx_sels[] = { "pll3_120m", "pll2_pfd2_396m", };
  104. static const char *pcie_axi_sels[] = { "axi", "ahb", };
  105. static const char *ssi_sels[] = { "pll3_pfd2_508m", "pll3_pfd3_454m", "pll4_audio", };
  106. static const char *usdhc_sels[] = { "pll2_pfd2_396m", "pll2_pfd0_352m", };
  107. static const char *enfc_sels[] = { "pll2_pfd0_352m", "pll2_bus", "pll3_usb_otg", "pll2_pfd2_396m", };
  108. static const char *emi_sels[] = { "axi", "pll3_usb_otg", "pll2_pfd2_396m", "pll2_pfd0_352m", };
  109. static const char *vdo_axi_sels[] = { "axi", "ahb", };
  110. static const char *vpu_axi_sels[] = { "axi", "pll2_pfd2_396m", "pll2_pfd0_352m", };
  111. static const char *cko1_sels[] = { "pll3_usb_otg", "pll2_bus", "pll1_sys", "pll5_video",
  112. "dummy", "axi", "enfc", "ipu1_di0", "ipu1_di1", "ipu2_di0",
  113. "ipu2_di1", "ahb", "ipg", "ipg_per", "ckil", "pll4_audio", };
  114. enum mx6q_clks {
  115. dummy, ckil, ckih, osc, pll2_pfd0_352m, pll2_pfd1_594m, pll2_pfd2_396m,
  116. pll3_pfd0_720m, pll3_pfd1_540m, pll3_pfd2_508m, pll3_pfd3_454m,
  117. pll2_198m, pll3_120m, pll3_80m, pll3_60m, twd, step, pll1_sw,
  118. periph_pre, periph2_pre, periph_clk2_sel, periph2_clk2_sel, axi_sel,
  119. esai_sel, asrc_sel, spdif_sel, gpu2d_axi, gpu3d_axi, gpu2d_core_sel,
  120. gpu3d_core_sel, gpu3d_shader_sel, ipu1_sel, ipu2_sel, ldb_di0_sel,
  121. ldb_di1_sel, ipu1_di0_pre_sel, ipu1_di1_pre_sel, ipu2_di0_pre_sel,
  122. ipu2_di1_pre_sel, ipu1_di0_sel, ipu1_di1_sel, ipu2_di0_sel,
  123. ipu2_di1_sel, hsi_tx_sel, pcie_axi_sel, ssi1_sel, ssi2_sel, ssi3_sel,
  124. usdhc1_sel, usdhc2_sel, usdhc3_sel, usdhc4_sel, enfc_sel, emi_sel,
  125. emi_slow_sel, vdo_axi_sel, vpu_axi_sel, cko1_sel, periph, periph2,
  126. periph_clk2, periph2_clk2, ipg, ipg_per, esai_pred, esai_podf,
  127. asrc_pred, asrc_podf, spdif_pred, spdif_podf, can_root, ecspi_root,
  128. gpu2d_core_podf, gpu3d_core_podf, gpu3d_shader, ipu1_podf, ipu2_podf,
  129. ldb_di0_podf, ldb_di1_podf, ipu1_di0_pre, ipu1_di1_pre, ipu2_di0_pre,
  130. ipu2_di1_pre, hsi_tx_podf, ssi1_pred, ssi1_podf, ssi2_pred, ssi2_podf,
  131. ssi3_pred, ssi3_podf, uart_serial_podf, usdhc1_podf, usdhc2_podf,
  132. usdhc3_podf, usdhc4_podf, enfc_pred, enfc_podf, emi_podf,
  133. emi_slow_podf, vpu_axi_podf, cko1_podf, axi, mmdc_ch0_axi_podf,
  134. mmdc_ch1_axi_podf, arm, ahb, apbh_dma, asrc, can1_ipg, can1_serial,
  135. can2_ipg, can2_serial, ecspi1, ecspi2, ecspi3, ecspi4, ecspi5, enet,
  136. esai, gpt_ipg, gpt_ipg_per, gpu2d_core, gpu3d_core, hdmi_iahb,
  137. hdmi_isfr, i2c1, i2c2, i2c3, iim, enfc, ipu1, ipu1_di0, ipu1_di1, ipu2,
  138. ipu2_di0, ldb_di0, ldb_di1, ipu2_di1, hsi_tx, mlb, mmdc_ch0_axi,
  139. mmdc_ch1_axi, ocram, openvg_axi, pcie_axi, pwm1, pwm2, pwm3, pwm4, per1_bch,
  140. gpmi_bch_apb, gpmi_bch, gpmi_io, gpmi_apb, sata, sdma, spba, ssi1,
  141. ssi2, ssi3, uart_ipg, uart_serial, usboh3, usdhc1, usdhc2, usdhc3,
  142. usdhc4, vdo_axi, vpu_axi, cko1, pll1_sys, pll2_bus, pll3_usb_otg,
  143. pll4_audio, pll5_video, pll6_mlb, pll7_usb_host, pll8_enet, ssi1_ipg,
  144. ssi2_ipg, ssi3_ipg, rom, usbphy1, usbphy2,
  145. clk_max
  146. };
  147. static struct clk *clk[clk_max];
  148. static enum mx6q_clks const clks_init_on[] __initconst = {
  149. mmdc_ch0_axi, rom,
  150. };
  151. int __init mx6q_clocks_init(void)
  152. {
  153. struct device_node *np;
  154. void __iomem *base;
  155. int i, irq;
  156. clk[dummy] = imx_clk_fixed("dummy", 0);
  157. /* retrieve the freqency of fixed clocks from device tree */
  158. for_each_compatible_node(np, NULL, "fixed-clock") {
  159. u32 rate;
  160. if (of_property_read_u32(np, "clock-frequency", &rate))
  161. continue;
  162. if (of_device_is_compatible(np, "fsl,imx-ckil"))
  163. clk[ckil] = imx_clk_fixed("ckil", rate);
  164. else if (of_device_is_compatible(np, "fsl,imx-ckih1"))
  165. clk[ckih] = imx_clk_fixed("ckih", rate);
  166. else if (of_device_is_compatible(np, "fsl,imx-osc"))
  167. clk[osc] = imx_clk_fixed("osc", rate);
  168. }
  169. np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-anatop");
  170. base = of_iomap(np, 0);
  171. WARN_ON(!base);
  172. /* type name parent_name base gate_mask div_mask */
  173. clk[pll1_sys] = imx_clk_pllv3(IMX_PLLV3_SYS, "pll1_sys", "osc", base, 0x2000, 0x7f);
  174. clk[pll2_bus] = imx_clk_pllv3(IMX_PLLV3_GENERIC, "pll2_bus", "osc", base + 0x30, 0x2000, 0x1);
  175. clk[pll3_usb_otg] = imx_clk_pllv3(IMX_PLLV3_USB, "pll3_usb_otg", "osc", base + 0x10, 0x2000, 0x3);
  176. clk[pll4_audio] = imx_clk_pllv3(IMX_PLLV3_AV, "pll4_audio", "osc", base + 0x70, 0x2000, 0x7f);
  177. clk[pll5_video] = imx_clk_pllv3(IMX_PLLV3_AV, "pll5_video", "osc", base + 0xa0, 0x2000, 0x7f);
  178. clk[pll6_mlb] = imx_clk_pllv3(IMX_PLLV3_MLB, "pll6_mlb", "osc", base + 0xd0, 0x2000, 0x0);
  179. clk[pll7_usb_host] = imx_clk_pllv3(IMX_PLLV3_USB, "pll7_usb_host","osc", base + 0x20, 0x2000, 0x3);
  180. clk[pll8_enet] = imx_clk_pllv3(IMX_PLLV3_ENET, "pll8_enet", "osc", base + 0xe0, 0x182000, 0x3);
  181. clk[usbphy1] = imx_clk_gate("usbphy1", "pll3_usb_otg", base + 0x10, 6);
  182. clk[usbphy2] = imx_clk_gate("usbphy2", "pll7_usb_host", base + 0x20, 6);
  183. /* name parent_name reg idx */
  184. clk[pll2_pfd0_352m] = imx_clk_pfd("pll2_pfd0_352m", "pll2_bus", base + 0x100, 0);
  185. clk[pll2_pfd1_594m] = imx_clk_pfd("pll2_pfd1_594m", "pll2_bus", base + 0x100, 1);
  186. clk[pll2_pfd2_396m] = imx_clk_pfd("pll2_pfd2_396m", "pll2_bus", base + 0x100, 2);
  187. clk[pll3_pfd0_720m] = imx_clk_pfd("pll3_pfd0_720m", "pll3_usb_otg", base + 0xf0, 0);
  188. clk[pll3_pfd1_540m] = imx_clk_pfd("pll3_pfd1_540m", "pll3_usb_otg", base + 0xf0, 1);
  189. clk[pll3_pfd2_508m] = imx_clk_pfd("pll3_pfd2_508m", "pll3_usb_otg", base + 0xf0, 2);
  190. clk[pll3_pfd3_454m] = imx_clk_pfd("pll3_pfd3_454m", "pll3_usb_otg", base + 0xf0, 3);
  191. /* name parent_name mult div */
  192. clk[pll2_198m] = imx_clk_fixed_factor("pll2_198m", "pll2_pfd2_396m", 1, 2);
  193. clk[pll3_120m] = imx_clk_fixed_factor("pll3_120m", "pll3_usb_otg", 1, 4);
  194. clk[pll3_80m] = imx_clk_fixed_factor("pll3_80m", "pll3_usb_otg", 1, 6);
  195. clk[pll3_60m] = imx_clk_fixed_factor("pll3_60m", "pll3_usb_otg", 1, 8);
  196. clk[twd] = imx_clk_fixed_factor("twd", "arm", 1, 2);
  197. np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-ccm");
  198. base = of_iomap(np, 0);
  199. WARN_ON(!base);
  200. ccm_base = base;
  201. /* name reg shift width parent_names num_parents */
  202. clk[step] = imx_clk_mux("step", base + 0xc, 8, 1, step_sels, ARRAY_SIZE(step_sels));
  203. clk[pll1_sw] = imx_clk_mux("pll1_sw", base + 0xc, 2, 1, pll1_sw_sels, ARRAY_SIZE(pll1_sw_sels));
  204. clk[periph_pre] = imx_clk_mux("periph_pre", base + 0x18, 18, 2, periph_pre_sels, ARRAY_SIZE(periph_pre_sels));
  205. clk[periph2_pre] = imx_clk_mux("periph2_pre", base + 0x18, 21, 2, periph_pre_sels, ARRAY_SIZE(periph_pre_sels));
  206. clk[periph_clk2_sel] = imx_clk_mux("periph_clk2_sel", base + 0x18, 12, 1, periph_clk2_sels, ARRAY_SIZE(periph_clk2_sels));
  207. clk[periph2_clk2_sel] = imx_clk_mux("periph2_clk2_sel", base + 0x18, 20, 1, periph_clk2_sels, ARRAY_SIZE(periph_clk2_sels));
  208. clk[axi_sel] = imx_clk_mux("axi_sel", base + 0x14, 6, 2, axi_sels, ARRAY_SIZE(axi_sels));
  209. clk[esai_sel] = imx_clk_mux("esai_sel", base + 0x20, 19, 2, audio_sels, ARRAY_SIZE(audio_sels));
  210. clk[asrc_sel] = imx_clk_mux("asrc_sel", base + 0x30, 7, 2, audio_sels, ARRAY_SIZE(audio_sels));
  211. clk[spdif_sel] = imx_clk_mux("spdif_sel", base + 0x30, 20, 2, audio_sels, ARRAY_SIZE(audio_sels));
  212. clk[gpu2d_axi] = imx_clk_mux("gpu2d_axi", base + 0x18, 0, 1, gpu_axi_sels, ARRAY_SIZE(gpu_axi_sels));
  213. clk[gpu3d_axi] = imx_clk_mux("gpu3d_axi", base + 0x18, 1, 1, gpu_axi_sels, ARRAY_SIZE(gpu_axi_sels));
  214. clk[gpu2d_core_sel] = imx_clk_mux("gpu2d_core_sel", base + 0x18, 16, 2, gpu2d_core_sels, ARRAY_SIZE(gpu2d_core_sels));
  215. clk[gpu3d_core_sel] = imx_clk_mux("gpu3d_core_sel", base + 0x18, 4, 2, gpu3d_core_sels, ARRAY_SIZE(gpu3d_core_sels));
  216. clk[gpu3d_shader_sel] = imx_clk_mux("gpu3d_shader_sel", base + 0x18, 8, 2, gpu3d_shader_sels, ARRAY_SIZE(gpu3d_shader_sels));
  217. clk[ipu1_sel] = imx_clk_mux("ipu1_sel", base + 0x3c, 9, 2, ipu_sels, ARRAY_SIZE(ipu_sels));
  218. clk[ipu2_sel] = imx_clk_mux("ipu2_sel", base + 0x3c, 14, 2, ipu_sels, ARRAY_SIZE(ipu_sels));
  219. clk[ldb_di0_sel] = imx_clk_mux("ldb_di0_sel", base + 0x2c, 9, 3, ldb_di_sels, ARRAY_SIZE(ldb_di_sels));
  220. clk[ldb_di1_sel] = imx_clk_mux("ldb_di1_sel", base + 0x2c, 12, 3, ldb_di_sels, ARRAY_SIZE(ldb_di_sels));
  221. clk[ipu1_di0_pre_sel] = imx_clk_mux("ipu1_di0_pre_sel", base + 0x34, 6, 3, ipu_di_pre_sels, ARRAY_SIZE(ipu_di_pre_sels));
  222. clk[ipu1_di1_pre_sel] = imx_clk_mux("ipu1_di1_pre_sel", base + 0x34, 15, 3, ipu_di_pre_sels, ARRAY_SIZE(ipu_di_pre_sels));
  223. clk[ipu2_di0_pre_sel] = imx_clk_mux("ipu2_di0_pre_sel", base + 0x38, 6, 3, ipu_di_pre_sels, ARRAY_SIZE(ipu_di_pre_sels));
  224. clk[ipu2_di1_pre_sel] = imx_clk_mux("ipu2_di1_pre_sel", base + 0x38, 15, 3, ipu_di_pre_sels, ARRAY_SIZE(ipu_di_pre_sels));
  225. clk[ipu1_di0_sel] = imx_clk_mux("ipu1_di0_sel", base + 0x34, 0, 3, ipu1_di0_sels, ARRAY_SIZE(ipu1_di0_sels));
  226. clk[ipu1_di1_sel] = imx_clk_mux("ipu1_di1_sel", base + 0x34, 9, 3, ipu1_di1_sels, ARRAY_SIZE(ipu1_di1_sels));
  227. clk[ipu2_di0_sel] = imx_clk_mux("ipu2_di0_sel", base + 0x38, 0, 3, ipu2_di0_sels, ARRAY_SIZE(ipu2_di0_sels));
  228. clk[ipu2_di1_sel] = imx_clk_mux("ipu2_di1_sel", base + 0x38, 9, 3, ipu2_di1_sels, ARRAY_SIZE(ipu2_di1_sels));
  229. clk[hsi_tx_sel] = imx_clk_mux("hsi_tx_sel", base + 0x30, 28, 1, hsi_tx_sels, ARRAY_SIZE(hsi_tx_sels));
  230. clk[pcie_axi_sel] = imx_clk_mux("pcie_axi_sel", base + 0x18, 10, 1, pcie_axi_sels, ARRAY_SIZE(pcie_axi_sels));
  231. clk[ssi1_sel] = imx_clk_mux("ssi1_sel", base + 0x1c, 10, 2, ssi_sels, ARRAY_SIZE(ssi_sels));
  232. clk[ssi2_sel] = imx_clk_mux("ssi2_sel", base + 0x1c, 12, 2, ssi_sels, ARRAY_SIZE(ssi_sels));
  233. clk[ssi3_sel] = imx_clk_mux("ssi3_sel", base + 0x1c, 14, 2, ssi_sels, ARRAY_SIZE(ssi_sels));
  234. clk[usdhc1_sel] = imx_clk_mux("usdhc1_sel", base + 0x1c, 16, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels));
  235. clk[usdhc2_sel] = imx_clk_mux("usdhc2_sel", base + 0x1c, 17, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels));
  236. clk[usdhc3_sel] = imx_clk_mux("usdhc3_sel", base + 0x1c, 18, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels));
  237. clk[usdhc4_sel] = imx_clk_mux("usdhc4_sel", base + 0x1c, 19, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels));
  238. clk[enfc_sel] = imx_clk_mux("enfc_sel", base + 0x2c, 16, 2, enfc_sels, ARRAY_SIZE(enfc_sels));
  239. clk[emi_sel] = imx_clk_mux("emi_sel", base + 0x1c, 27, 2, emi_sels, ARRAY_SIZE(emi_sels));
  240. clk[emi_slow_sel] = imx_clk_mux("emi_slow_sel", base + 0x1c, 29, 2, emi_sels, ARRAY_SIZE(emi_sels));
  241. clk[vdo_axi_sel] = imx_clk_mux("vdo_axi_sel", base + 0x18, 11, 1, vdo_axi_sels, ARRAY_SIZE(vdo_axi_sels));
  242. clk[vpu_axi_sel] = imx_clk_mux("vpu_axi_sel", base + 0x18, 14, 2, vpu_axi_sels, ARRAY_SIZE(vpu_axi_sels));
  243. clk[cko1_sel] = imx_clk_mux("cko1_sel", base + 0x60, 0, 4, cko1_sels, ARRAY_SIZE(cko1_sels));
  244. /* name reg shift width busy: reg, shift parent_names num_parents */
  245. clk[periph] = imx_clk_busy_mux("periph", base + 0x14, 25, 1, base + 0x48, 5, periph_sels, ARRAY_SIZE(periph_sels));
  246. clk[periph2] = imx_clk_busy_mux("periph2", base + 0x14, 26, 1, base + 0x48, 3, periph2_sels, ARRAY_SIZE(periph2_sels));
  247. /* name parent_name reg shift width */
  248. clk[periph_clk2] = imx_clk_divider("periph_clk2", "periph_clk2_sel", base + 0x14, 27, 3);
  249. clk[periph2_clk2] = imx_clk_divider("periph2_clk2", "periph2_clk2_sel", base + 0x14, 0, 3);
  250. clk[ipg] = imx_clk_divider("ipg", "ahb", base + 0x14, 8, 2);
  251. clk[ipg_per] = imx_clk_divider("ipg_per", "ipg", base + 0x1c, 0, 6);
  252. clk[esai_pred] = imx_clk_divider("esai_pred", "esai_sel", base + 0x28, 9, 3);
  253. clk[esai_podf] = imx_clk_divider("esai_podf", "esai_pred", base + 0x28, 25, 3);
  254. clk[asrc_pred] = imx_clk_divider("asrc_pred", "asrc_sel", base + 0x30, 12, 3);
  255. clk[asrc_podf] = imx_clk_divider("asrc_podf", "asrc_pred", base + 0x30, 9, 3);
  256. clk[spdif_pred] = imx_clk_divider("spdif_pred", "spdif_sel", base + 0x30, 25, 3);
  257. clk[spdif_podf] = imx_clk_divider("spdif_podf", "spdif_pred", base + 0x30, 22, 3);
  258. clk[can_root] = imx_clk_divider("can_root", "pll3_usb_otg", base + 0x20, 2, 6);
  259. clk[ecspi_root] = imx_clk_divider("ecspi_root", "pll3_60m", base + 0x38, 19, 6);
  260. clk[gpu2d_core_podf] = imx_clk_divider("gpu2d_core_podf", "gpu2d_core_sel", base + 0x18, 23, 3);
  261. clk[gpu3d_core_podf] = imx_clk_divider("gpu3d_core_podf", "gpu3d_core_sel", base + 0x18, 26, 3);
  262. clk[gpu3d_shader] = imx_clk_divider("gpu3d_shader", "gpu3d_shader_sel", base + 0x18, 29, 3);
  263. clk[ipu1_podf] = imx_clk_divider("ipu1_podf", "ipu1_sel", base + 0x3c, 11, 3);
  264. clk[ipu2_podf] = imx_clk_divider("ipu2_podf", "ipu2_sel", base + 0x3c, 16, 3);
  265. clk[ldb_di0_podf] = imx_clk_divider("ldb_di0_podf", "ldb_di0_sel", base + 0x20, 10, 1);
  266. clk[ldb_di1_podf] = imx_clk_divider("ldb_di1_podf", "ldb_di1_sel", base + 0x20, 11, 1);
  267. clk[ipu1_di0_pre] = imx_clk_divider("ipu1_di0_pre", "ipu1_di0_pre_sel", base + 0x34, 3, 3);
  268. clk[ipu1_di1_pre] = imx_clk_divider("ipu1_di1_pre", "ipu1_di1_pre_sel", base + 0x34, 12, 3);
  269. clk[ipu2_di0_pre] = imx_clk_divider("ipu2_di0_pre", "ipu2_di0_pre_sel", base + 0x38, 3, 3);
  270. clk[ipu2_di1_pre] = imx_clk_divider("ipu2_di1_pre", "ipu2_di1_pre_sel", base + 0x38, 12, 3);
  271. clk[hsi_tx_podf] = imx_clk_divider("hsi_tx_podf", "hsi_tx_sel", base + 0x30, 29, 3);
  272. clk[ssi1_pred] = imx_clk_divider("ssi1_pred", "ssi1_sel", base + 0x28, 6, 3);
  273. clk[ssi1_podf] = imx_clk_divider("ssi1_podf", "ssi1_pred", base + 0x28, 0, 6);
  274. clk[ssi2_pred] = imx_clk_divider("ssi2_pred", "ssi2_sel", base + 0x2c, 6, 3);
  275. clk[ssi2_podf] = imx_clk_divider("ssi2_podf", "ssi2_pred", base + 0x2c, 0, 6);
  276. clk[ssi3_pred] = imx_clk_divider("ssi3_pred", "ssi3_sel", base + 0x28, 22, 3);
  277. clk[ssi3_podf] = imx_clk_divider("ssi3_podf", "ssi3_pred", base + 0x28, 16, 6);
  278. clk[uart_serial_podf] = imx_clk_divider("uart_serial_podf", "pll3_80m", base + 0x24, 0, 6);
  279. clk[usdhc1_podf] = imx_clk_divider("usdhc1_podf", "usdhc1_sel", base + 0x24, 11, 3);
  280. clk[usdhc2_podf] = imx_clk_divider("usdhc2_podf", "usdhc2_sel", base + 0x24, 16, 3);
  281. clk[usdhc3_podf] = imx_clk_divider("usdhc3_podf", "usdhc3_sel", base + 0x24, 19, 3);
  282. clk[usdhc4_podf] = imx_clk_divider("usdhc4_podf", "usdhc4_sel", base + 0x24, 22, 3);
  283. clk[enfc_pred] = imx_clk_divider("enfc_pred", "enfc_sel", base + 0x2c, 18, 3);
  284. clk[enfc_podf] = imx_clk_divider("enfc_podf", "enfc_pred", base + 0x2c, 21, 6);
  285. clk[emi_podf] = imx_clk_divider("emi_podf", "emi_sel", base + 0x1c, 20, 3);
  286. clk[emi_slow_podf] = imx_clk_divider("emi_slow_podf", "emi_slow_sel", base + 0x1c, 23, 3);
  287. clk[vpu_axi_podf] = imx_clk_divider("vpu_axi_podf", "vpu_axi_sel", base + 0x24, 25, 3);
  288. clk[cko1_podf] = imx_clk_divider("cko1_podf", "cko1_sel", base + 0x60, 4, 3);
  289. /* name parent_name reg shift width busy: reg, shift */
  290. clk[axi] = imx_clk_busy_divider("axi", "axi_sel", base + 0x14, 16, 3, base + 0x48, 0);
  291. clk[mmdc_ch0_axi_podf] = imx_clk_busy_divider("mmdc_ch0_axi_podf", "periph", base + 0x14, 19, 3, base + 0x48, 4);
  292. clk[mmdc_ch1_axi_podf] = imx_clk_busy_divider("mmdc_ch1_axi_podf", "periph2", base + 0x14, 3, 3, base + 0x48, 2);
  293. clk[arm] = imx_clk_busy_divider("arm", "pll1_sw", base + 0x10, 0, 3, base + 0x48, 16);
  294. clk[ahb] = imx_clk_busy_divider("ahb", "periph", base + 0x14, 10, 3, base + 0x48, 1);
  295. /* name parent_name reg shift */
  296. clk[apbh_dma] = imx_clk_gate2("apbh_dma", "usdhc3", base + 0x68, 4);
  297. clk[asrc] = imx_clk_gate2("asrc", "asrc_podf", base + 0x68, 6);
  298. clk[can1_ipg] = imx_clk_gate2("can1_ipg", "ipg", base + 0x68, 14);
  299. clk[can1_serial] = imx_clk_gate2("can1_serial", "can_root", base + 0x68, 16);
  300. clk[can2_ipg] = imx_clk_gate2("can2_ipg", "ipg", base + 0x68, 18);
  301. clk[can2_serial] = imx_clk_gate2("can2_serial", "can_root", base + 0x68, 20);
  302. clk[ecspi1] = imx_clk_gate2("ecspi1", "ecspi_root", base + 0x6c, 0);
  303. clk[ecspi2] = imx_clk_gate2("ecspi2", "ecspi_root", base + 0x6c, 2);
  304. clk[ecspi3] = imx_clk_gate2("ecspi3", "ecspi_root", base + 0x6c, 4);
  305. clk[ecspi4] = imx_clk_gate2("ecspi4", "ecspi_root", base + 0x6c, 6);
  306. clk[ecspi5] = imx_clk_gate2("ecspi5", "ecspi_root", base + 0x6c, 8);
  307. clk[enet] = imx_clk_gate2("enet", "ipg", base + 0x6c, 10);
  308. clk[esai] = imx_clk_gate2("esai", "esai_podf", base + 0x6c, 16);
  309. clk[gpt_ipg] = imx_clk_gate2("gpt_ipg", "ipg", base + 0x6c, 20);
  310. clk[gpt_ipg_per] = imx_clk_gate2("gpt_ipg_per", "ipg_per", base + 0x6c, 22);
  311. clk[gpu2d_core] = imx_clk_gate2("gpu2d_core", "gpu2d_core_podf", base + 0x6c, 24);
  312. clk[gpu3d_core] = imx_clk_gate2("gpu3d_core", "gpu3d_core_podf", base + 0x6c, 26);
  313. clk[hdmi_iahb] = imx_clk_gate2("hdmi_iahb", "ahb", base + 0x70, 0);
  314. clk[hdmi_isfr] = imx_clk_gate2("hdmi_isfr", "pll3_pfd1_540m", base + 0x70, 4);
  315. clk[i2c1] = imx_clk_gate2("i2c1", "ipg_per", base + 0x70, 6);
  316. clk[i2c2] = imx_clk_gate2("i2c2", "ipg_per", base + 0x70, 8);
  317. clk[i2c3] = imx_clk_gate2("i2c3", "ipg_per", base + 0x70, 10);
  318. clk[iim] = imx_clk_gate2("iim", "ipg", base + 0x70, 12);
  319. clk[enfc] = imx_clk_gate2("enfc", "enfc_podf", base + 0x70, 14);
  320. clk[ipu1] = imx_clk_gate2("ipu1", "ipu1_podf", base + 0x74, 0);
  321. clk[ipu1_di0] = imx_clk_gate2("ipu1_di0", "ipu1_di0_sel", base + 0x74, 2);
  322. clk[ipu1_di1] = imx_clk_gate2("ipu1_di1", "ipu1_di1_sel", base + 0x74, 4);
  323. clk[ipu2] = imx_clk_gate2("ipu2", "ipu2_podf", base + 0x74, 6);
  324. clk[ipu2_di0] = imx_clk_gate2("ipu2_di0", "ipu2_di0_sel", base + 0x74, 8);
  325. clk[ldb_di0] = imx_clk_gate2("ldb_di0", "ldb_di0_podf", base + 0x74, 12);
  326. clk[ldb_di1] = imx_clk_gate2("ldb_di1", "ldb_di1_podf", base + 0x74, 14);
  327. clk[ipu2_di1] = imx_clk_gate2("ipu2_di1", "ipu2_di1_sel", base + 0x74, 10);
  328. clk[hsi_tx] = imx_clk_gate2("hsi_tx", "hsi_tx_podf", base + 0x74, 16);
  329. clk[mlb] = imx_clk_gate2("mlb", "pll6_mlb", base + 0x74, 18);
  330. clk[mmdc_ch0_axi] = imx_clk_gate2("mmdc_ch0_axi", "mmdc_ch0_axi_podf", base + 0x74, 20);
  331. clk[mmdc_ch1_axi] = imx_clk_gate2("mmdc_ch1_axi", "mmdc_ch1_axi_podf", base + 0x74, 22);
  332. clk[ocram] = imx_clk_gate2("ocram", "ahb", base + 0x74, 28);
  333. clk[openvg_axi] = imx_clk_gate2("openvg_axi", "axi", base + 0x74, 30);
  334. clk[pcie_axi] = imx_clk_gate2("pcie_axi", "pcie_axi_sel", base + 0x78, 0);
  335. clk[per1_bch] = imx_clk_gate2("per1_bch", "usdhc3", base + 0x78, 12);
  336. clk[pwm1] = imx_clk_gate2("pwm1", "ipg_per", base + 0x78, 16);
  337. clk[pwm2] = imx_clk_gate2("pwm2", "ipg_per", base + 0x78, 18);
  338. clk[pwm3] = imx_clk_gate2("pwm3", "ipg_per", base + 0x78, 20);
  339. clk[pwm4] = imx_clk_gate2("pwm4", "ipg_per", base + 0x78, 22);
  340. clk[gpmi_bch_apb] = imx_clk_gate2("gpmi_bch_apb", "usdhc3", base + 0x78, 24);
  341. clk[gpmi_bch] = imx_clk_gate2("gpmi_bch", "usdhc4", base + 0x78, 26);
  342. clk[gpmi_io] = imx_clk_gate2("gpmi_io", "enfc", base + 0x78, 28);
  343. clk[gpmi_apb] = imx_clk_gate2("gpmi_apb", "usdhc3", base + 0x78, 30);
  344. clk[rom] = imx_clk_gate2("rom", "ahb", base + 0x7c, 0);
  345. clk[sata] = imx_clk_gate2("sata", "ipg", base + 0x7c, 4);
  346. clk[sdma] = imx_clk_gate2("sdma", "ahb", base + 0x7c, 6);
  347. clk[spba] = imx_clk_gate2("spba", "ipg", base + 0x7c, 12);
  348. clk[ssi1_ipg] = imx_clk_gate2("ssi1_ipg", "ipg", base + 0x7c, 18);
  349. clk[ssi2_ipg] = imx_clk_gate2("ssi2_ipg", "ipg", base + 0x7c, 20);
  350. clk[ssi3_ipg] = imx_clk_gate2("ssi3_ipg", "ipg", base + 0x7c, 22);
  351. clk[uart_ipg] = imx_clk_gate2("uart_ipg", "ipg", base + 0x7c, 24);
  352. clk[uart_serial] = imx_clk_gate2("uart_serial", "uart_serial_podf", base + 0x7c, 26);
  353. clk[usboh3] = imx_clk_gate2("usboh3", "ipg", base + 0x80, 0);
  354. clk[usdhc1] = imx_clk_gate2("usdhc1", "usdhc1_podf", base + 0x80, 2);
  355. clk[usdhc2] = imx_clk_gate2("usdhc2", "usdhc2_podf", base + 0x80, 4);
  356. clk[usdhc3] = imx_clk_gate2("usdhc3", "usdhc3_podf", base + 0x80, 6);
  357. clk[usdhc4] = imx_clk_gate2("usdhc4", "usdhc4_podf", base + 0x80, 8);
  358. clk[vdo_axi] = imx_clk_gate2("vdo_axi", "vdo_axi_sel", base + 0x80, 12);
  359. clk[vpu_axi] = imx_clk_gate2("vpu_axi", "vpu_axi_podf", base + 0x80, 14);
  360. clk[cko1] = imx_clk_gate("cko1", "cko1_podf", base + 0x60, 7);
  361. for (i = 0; i < ARRAY_SIZE(clk); i++)
  362. if (IS_ERR(clk[i]))
  363. pr_err("i.MX6q clk %d: register failed with %ld\n",
  364. i, PTR_ERR(clk[i]));
  365. clk_register_clkdev(clk[gpt_ipg], "ipg", "imx-gpt.0");
  366. clk_register_clkdev(clk[gpt_ipg_per], "per", "imx-gpt.0");
  367. clk_register_clkdev(clk[twd], NULL, "smp_twd");
  368. clk_register_clkdev(clk[apbh_dma], NULL, "110000.dma-apbh");
  369. clk_register_clkdev(clk[per1_bch], "per1_bch", "112000.gpmi-nand");
  370. clk_register_clkdev(clk[gpmi_bch_apb], "gpmi_bch_apb", "112000.gpmi-nand");
  371. clk_register_clkdev(clk[gpmi_bch], "gpmi_bch", "112000.gpmi-nand");
  372. clk_register_clkdev(clk[gpmi_apb], "gpmi_apb", "112000.gpmi-nand");
  373. clk_register_clkdev(clk[gpmi_io], "gpmi_io", "112000.gpmi-nand");
  374. clk_register_clkdev(clk[usboh3], NULL, "2184000.usb");
  375. clk_register_clkdev(clk[usboh3], NULL, "2184200.usb");
  376. clk_register_clkdev(clk[usboh3], NULL, "2184400.usb");
  377. clk_register_clkdev(clk[usboh3], NULL, "2184600.usb");
  378. clk_register_clkdev(clk[usbphy1], NULL, "20c9000.usbphy");
  379. clk_register_clkdev(clk[usbphy2], NULL, "20ca000.usbphy");
  380. clk_register_clkdev(clk[uart_serial], "per", "2020000.serial");
  381. clk_register_clkdev(clk[uart_ipg], "ipg", "2020000.serial");
  382. clk_register_clkdev(clk[uart_serial], "per", "21e8000.serial");
  383. clk_register_clkdev(clk[uart_ipg], "ipg", "21e8000.serial");
  384. clk_register_clkdev(clk[uart_serial], "per", "21ec000.serial");
  385. clk_register_clkdev(clk[uart_ipg], "ipg", "21ec000.serial");
  386. clk_register_clkdev(clk[uart_serial], "per", "21f0000.serial");
  387. clk_register_clkdev(clk[uart_ipg], "ipg", "21f0000.serial");
  388. clk_register_clkdev(clk[uart_serial], "per", "21f4000.serial");
  389. clk_register_clkdev(clk[uart_ipg], "ipg", "21f4000.serial");
  390. clk_register_clkdev(clk[enet], NULL, "2188000.ethernet");
  391. clk_register_clkdev(clk[usdhc1], NULL, "2190000.usdhc");
  392. clk_register_clkdev(clk[usdhc2], NULL, "2194000.usdhc");
  393. clk_register_clkdev(clk[usdhc3], NULL, "2198000.usdhc");
  394. clk_register_clkdev(clk[usdhc4], NULL, "219c000.usdhc");
  395. clk_register_clkdev(clk[i2c1], NULL, "21a0000.i2c");
  396. clk_register_clkdev(clk[i2c2], NULL, "21a4000.i2c");
  397. clk_register_clkdev(clk[i2c3], NULL, "21a8000.i2c");
  398. clk_register_clkdev(clk[ecspi1], NULL, "2008000.ecspi");
  399. clk_register_clkdev(clk[ecspi2], NULL, "200c000.ecspi");
  400. clk_register_clkdev(clk[ecspi3], NULL, "2010000.ecspi");
  401. clk_register_clkdev(clk[ecspi4], NULL, "2014000.ecspi");
  402. clk_register_clkdev(clk[ecspi5], NULL, "2018000.ecspi");
  403. clk_register_clkdev(clk[sdma], NULL, "20ec000.sdma");
  404. clk_register_clkdev(clk[dummy], NULL, "20bc000.wdog");
  405. clk_register_clkdev(clk[dummy], NULL, "20c0000.wdog");
  406. clk_register_clkdev(clk[ssi1_ipg], NULL, "2028000.ssi");
  407. clk_register_clkdev(clk[cko1_sel], "cko1_sel", NULL);
  408. clk_register_clkdev(clk[ahb], "ahb", NULL);
  409. clk_register_clkdev(clk[cko1], "cko1", NULL);
  410. for (i = 0; i < ARRAY_SIZE(clks_init_on); i++)
  411. clk_prepare_enable(clk[clks_init_on[i]]);
  412. np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-gpt");
  413. base = of_iomap(np, 0);
  414. WARN_ON(!base);
  415. irq = irq_of_parse_and_map(np, 0);
  416. mxc_timer_init(base, irq);
  417. return 0;
  418. }