clk-imx31.c 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200
  1. /*
  2. * Copyright (C) 2012 Sascha Hauer <kernel@pengutronix.de>
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version 2
  7. * of the License, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/clk.h>
  19. #include <linux/clkdev.h>
  20. #include <linux/io.h>
  21. #include <linux/err.h>
  22. #include <linux/of.h>
  23. #include <mach/hardware.h>
  24. #include <mach/mx31.h>
  25. #include <mach/common.h>
  26. #include "clk.h"
  27. #include "crmregs-imx3.h"
  28. static const char *mcu_main_sel[] = { "spll", "mpll", };
  29. static const char *per_sel[] = { "per_div", "ipg", };
  30. static const char *csi_sel[] = { "upll", "spll", };
  31. static const char *fir_sel[] = { "mcu_main", "upll", "spll" };
  32. enum mx31_clks {
  33. ckih, ckil, mpll, spll, upll, mcu_main, hsp, ahb, nfc, ipg, per_div,
  34. per, csi, fir, csi_div, usb_div_pre, usb_div_post, fir_div_pre,
  35. fir_div_post, sdhc1_gate, sdhc2_gate, gpt_gate, epit1_gate, epit2_gate,
  36. iim_gate, ata_gate, sdma_gate, cspi3_gate, rng_gate, uart1_gate,
  37. uart2_gate, ssi1_gate, i2c1_gate, i2c2_gate, i2c3_gate, hantro_gate,
  38. mstick1_gate, mstick2_gate, csi_gate, rtc_gate, wdog_gate, pwm_gate,
  39. sim_gate, ect_gate, usb_gate, kpp_gate, ipu_gate, uart3_gate,
  40. uart4_gate, uart5_gate, owire_gate, ssi2_gate, cspi1_gate, cspi2_gate,
  41. gacc_gate, emi_gate, rtic_gate, firi_gate, clk_max
  42. };
  43. static struct clk *clk[clk_max];
  44. int __init mx31_clocks_init(unsigned long fref)
  45. {
  46. void __iomem *base = MX31_IO_ADDRESS(MX31_CCM_BASE_ADDR);
  47. int i;
  48. clk[ckih] = imx_clk_fixed("ckih", fref);
  49. clk[ckil] = imx_clk_fixed("ckil", 32768);
  50. clk[mpll] = imx_clk_pllv1("mpll", "ckih", base + MXC_CCM_MPCTL);
  51. clk[spll] = imx_clk_pllv1("spll", "ckih", base + MXC_CCM_SRPCTL);
  52. clk[upll] = imx_clk_pllv1("upll", "ckih", base + MXC_CCM_UPCTL);
  53. clk[mcu_main] = imx_clk_mux("mcu_main", base + MXC_CCM_PMCR0, 31, 1, mcu_main_sel, ARRAY_SIZE(mcu_main_sel));
  54. clk[hsp] = imx_clk_divider("hsp", "mcu_main", base + MXC_CCM_PDR0, 11, 3);
  55. clk[ahb] = imx_clk_divider("ahb", "mcu_main", base + MXC_CCM_PDR0, 3, 3);
  56. clk[nfc] = imx_clk_divider("nfc", "ahb", base + MXC_CCM_PDR0, 8, 3);
  57. clk[ipg] = imx_clk_divider("ipg", "ahb", base + MXC_CCM_PDR0, 6, 2);
  58. clk[per_div] = imx_clk_divider("per_div", "upll", base + MXC_CCM_PDR0, 16, 5);
  59. clk[per] = imx_clk_mux("per", base + MXC_CCM_CCMR, 24, 1, per_sel, ARRAY_SIZE(per_sel));
  60. clk[csi] = imx_clk_mux("csi_sel", base + MXC_CCM_CCMR, 25, 1, csi_sel, ARRAY_SIZE(csi_sel));
  61. clk[fir] = imx_clk_mux("fir_sel", base + MXC_CCM_CCMR, 11, 2, fir_sel, ARRAY_SIZE(fir_sel));
  62. clk[csi_div] = imx_clk_divider("csi_div", "csi_sel", base + MXC_CCM_PDR0, 23, 9);
  63. clk[usb_div_pre] = imx_clk_divider("usb_div_pre", "upll", base + MXC_CCM_PDR1, 30, 2);
  64. clk[usb_div_post] = imx_clk_divider("usb_div_post", "usb_div_pre", base + MXC_CCM_PDR1, 27, 3);
  65. clk[fir_div_pre] = imx_clk_divider("fir_div_pre", "fir_sel", base + MXC_CCM_PDR1, 24, 3);
  66. clk[fir_div_post] = imx_clk_divider("fir_div_post", "fir_div_pre", base + MXC_CCM_PDR1, 23, 6);
  67. clk[sdhc1_gate] = imx_clk_gate2("sdhc1_gate", "per", base + MXC_CCM_CGR0, 0);
  68. clk[sdhc2_gate] = imx_clk_gate2("sdhc2_gate", "per", base + MXC_CCM_CGR0, 2);
  69. clk[gpt_gate] = imx_clk_gate2("gpt_gate", "per", base + MXC_CCM_CGR0, 4);
  70. clk[epit1_gate] = imx_clk_gate2("epit1_gate", "per", base + MXC_CCM_CGR0, 6);
  71. clk[epit2_gate] = imx_clk_gate2("epit2_gate", "per", base + MXC_CCM_CGR0, 8);
  72. clk[iim_gate] = imx_clk_gate2("iim_gate", "ipg", base + MXC_CCM_CGR0, 10);
  73. clk[ata_gate] = imx_clk_gate2("ata_gate", "ipg", base + MXC_CCM_CGR0, 12);
  74. clk[sdma_gate] = imx_clk_gate2("sdma_gate", "ahb", base + MXC_CCM_CGR0, 14);
  75. clk[cspi3_gate] = imx_clk_gate2("cspi3_gate", "ipg", base + MXC_CCM_CGR0, 16);
  76. clk[rng_gate] = imx_clk_gate2("rng_gate", "ipg", base + MXC_CCM_CGR0, 18);
  77. clk[uart1_gate] = imx_clk_gate2("uart1_gate", "per", base + MXC_CCM_CGR0, 20);
  78. clk[uart2_gate] = imx_clk_gate2("uart2_gate", "per", base + MXC_CCM_CGR0, 22);
  79. clk[ssi1_gate] = imx_clk_gate2("ssi1_gate", "spll", base + MXC_CCM_CGR0, 24);
  80. clk[i2c1_gate] = imx_clk_gate2("i2c1_gate", "per", base + MXC_CCM_CGR0, 26);
  81. clk[i2c2_gate] = imx_clk_gate2("i2c2_gate", "per", base + MXC_CCM_CGR0, 28);
  82. clk[i2c3_gate] = imx_clk_gate2("i2c3_gate", "per", base + MXC_CCM_CGR0, 30);
  83. clk[hantro_gate] = imx_clk_gate2("hantro_gate", "per", base + MXC_CCM_CGR1, 0);
  84. clk[mstick1_gate] = imx_clk_gate2("mstick1_gate", "per", base + MXC_CCM_CGR1, 2);
  85. clk[mstick2_gate] = imx_clk_gate2("mstick2_gate", "per", base + MXC_CCM_CGR1, 4);
  86. clk[csi_gate] = imx_clk_gate2("csi_gate", "csi_div", base + MXC_CCM_CGR1, 6);
  87. clk[rtc_gate] = imx_clk_gate2("rtc_gate", "ipg", base + MXC_CCM_CGR1, 8);
  88. clk[wdog_gate] = imx_clk_gate2("wdog_gate", "ipg", base + MXC_CCM_CGR1, 10);
  89. clk[pwm_gate] = imx_clk_gate2("pwm_gate", "per", base + MXC_CCM_CGR1, 12);
  90. clk[sim_gate] = imx_clk_gate2("sim_gate", "per", base + MXC_CCM_CGR1, 14);
  91. clk[ect_gate] = imx_clk_gate2("ect_gate", "per", base + MXC_CCM_CGR1, 16);
  92. clk[usb_gate] = imx_clk_gate2("usb_gate", "ahb", base + MXC_CCM_CGR1, 18);
  93. clk[kpp_gate] = imx_clk_gate2("kpp_gate", "ipg", base + MXC_CCM_CGR1, 20);
  94. clk[ipu_gate] = imx_clk_gate2("ipu_gate", "hsp", base + MXC_CCM_CGR1, 22);
  95. clk[uart3_gate] = imx_clk_gate2("uart3_gate", "per", base + MXC_CCM_CGR1, 24);
  96. clk[uart4_gate] = imx_clk_gate2("uart4_gate", "per", base + MXC_CCM_CGR1, 26);
  97. clk[uart5_gate] = imx_clk_gate2("uart5_gate", "per", base + MXC_CCM_CGR1, 28);
  98. clk[owire_gate] = imx_clk_gate2("owire_gate", "per", base + MXC_CCM_CGR1, 30);
  99. clk[ssi2_gate] = imx_clk_gate2("ssi2_gate", "spll", base + MXC_CCM_CGR2, 0);
  100. clk[cspi1_gate] = imx_clk_gate2("cspi1_gate", "ipg", base + MXC_CCM_CGR2, 2);
  101. clk[cspi2_gate] = imx_clk_gate2("cspi2_gate", "ipg", base + MXC_CCM_CGR2, 4);
  102. clk[gacc_gate] = imx_clk_gate2("gacc_gate", "per", base + MXC_CCM_CGR2, 6);
  103. clk[emi_gate] = imx_clk_gate2("emi_gate", "ahb", base + MXC_CCM_CGR2, 8);
  104. clk[rtic_gate] = imx_clk_gate2("rtic_gate", "ahb", base + MXC_CCM_CGR2, 10);
  105. clk[firi_gate] = imx_clk_gate2("firi_gate", "upll", base+MXC_CCM_CGR2, 12);
  106. for (i = 0; i < ARRAY_SIZE(clk); i++)
  107. if (IS_ERR(clk[i]))
  108. pr_err("imx31 clk %d: register failed with %ld\n",
  109. i, PTR_ERR(clk[i]));
  110. clk_register_clkdev(clk[gpt_gate], "per", "imx-gpt.0");
  111. clk_register_clkdev(clk[ipg], "ipg", "imx-gpt.0");
  112. clk_register_clkdev(clk[cspi1_gate], NULL, "imx31-cspi.0");
  113. clk_register_clkdev(clk[cspi2_gate], NULL, "imx31-cspi.1");
  114. clk_register_clkdev(clk[cspi3_gate], NULL, "imx31-cspi.2");
  115. clk_register_clkdev(clk[pwm_gate], "pwm", NULL);
  116. clk_register_clkdev(clk[wdog_gate], NULL, "imx2-wdt.0");
  117. clk_register_clkdev(clk[rtc_gate], NULL, "mxc_rtc");
  118. clk_register_clkdev(clk[epit1_gate], "epit", NULL);
  119. clk_register_clkdev(clk[epit2_gate], "epit", NULL);
  120. clk_register_clkdev(clk[nfc], NULL, "mxc_nand.0");
  121. clk_register_clkdev(clk[ipu_gate], NULL, "ipu-core");
  122. clk_register_clkdev(clk[ipu_gate], NULL, "mx3_sdc_fb");
  123. clk_register_clkdev(clk[kpp_gate], "kpp", NULL);
  124. clk_register_clkdev(clk[usb_div_post], "per", "mxc-ehci.0");
  125. clk_register_clkdev(clk[usb_gate], "ahb", "mxc-ehci.0");
  126. clk_register_clkdev(clk[ipg], "ipg", "mxc-ehci.0");
  127. clk_register_clkdev(clk[usb_div_post], "per", "mxc-ehci.1");
  128. clk_register_clkdev(clk[usb_gate], "ahb", "mxc-ehci.1");
  129. clk_register_clkdev(clk[ipg], "ipg", "mxc-ehci.1");
  130. clk_register_clkdev(clk[usb_div_post], "per", "mxc-ehci.2");
  131. clk_register_clkdev(clk[usb_gate], "ahb", "mxc-ehci.2");
  132. clk_register_clkdev(clk[ipg], "ipg", "mxc-ehci.2");
  133. clk_register_clkdev(clk[usb_div_post], "per", "fsl-usb2-udc");
  134. clk_register_clkdev(clk[usb_gate], "ahb", "fsl-usb2-udc");
  135. clk_register_clkdev(clk[ipg], "ipg", "fsl-usb2-udc");
  136. clk_register_clkdev(clk[csi_gate], NULL, "mx3-camera.0");
  137. /* i.mx31 has the i.mx21 type uart */
  138. clk_register_clkdev(clk[uart1_gate], "per", "imx21-uart.0");
  139. clk_register_clkdev(clk[ipg], "ipg", "imx21-uart.0");
  140. clk_register_clkdev(clk[uart2_gate], "per", "imx21-uart.1");
  141. clk_register_clkdev(clk[ipg], "ipg", "imx21-uart.1");
  142. clk_register_clkdev(clk[uart3_gate], "per", "imx21-uart.2");
  143. clk_register_clkdev(clk[ipg], "ipg", "imx21-uart.2");
  144. clk_register_clkdev(clk[uart4_gate], "per", "imx21-uart.3");
  145. clk_register_clkdev(clk[ipg], "ipg", "imx21-uart.3");
  146. clk_register_clkdev(clk[uart5_gate], "per", "imx21-uart.4");
  147. clk_register_clkdev(clk[ipg], "ipg", "imx21-uart.4");
  148. clk_register_clkdev(clk[i2c1_gate], NULL, "imx-i2c.0");
  149. clk_register_clkdev(clk[i2c2_gate], NULL, "imx-i2c.1");
  150. clk_register_clkdev(clk[i2c3_gate], NULL, "imx-i2c.2");
  151. clk_register_clkdev(clk[owire_gate], NULL, "mxc_w1.0");
  152. clk_register_clkdev(clk[sdhc1_gate], NULL, "mxc-mmc.0");
  153. clk_register_clkdev(clk[sdhc2_gate], NULL, "mxc-mmc.1");
  154. clk_register_clkdev(clk[ssi1_gate], NULL, "imx-ssi.0");
  155. clk_register_clkdev(clk[ssi2_gate], NULL, "imx-ssi.1");
  156. clk_register_clkdev(clk[firi_gate], "firi", NULL);
  157. clk_register_clkdev(clk[ata_gate], NULL, "pata_imx");
  158. clk_register_clkdev(clk[rtic_gate], "rtic", NULL);
  159. clk_register_clkdev(clk[rng_gate], NULL, "mxc_rnga");
  160. clk_register_clkdev(clk[sdma_gate], NULL, "imx31-sdma");
  161. clk_register_clkdev(clk[iim_gate], "iim", NULL);
  162. clk_set_parent(clk[csi], clk[upll]);
  163. clk_prepare_enable(clk[emi_gate]);
  164. clk_prepare_enable(clk[iim_gate]);
  165. mx31_revision();
  166. clk_disable_unprepare(clk[iim_gate]);
  167. mxc_timer_init(MX31_IO_ADDRESS(MX31_GPT1_BASE_ADDR), MX31_INT_GPT);
  168. return 0;
  169. }
  170. #ifdef CONFIG_OF
  171. int __init mx31_clocks_init_dt(void)
  172. {
  173. struct device_node *np;
  174. u32 fref = 26000000; /* default */
  175. for_each_compatible_node(np, NULL, "fixed-clock") {
  176. if (!of_device_is_compatible(np, "fsl,imx-osc26m"))
  177. continue;
  178. if (!of_property_read_u32(np, "clock-frequency", &fref))
  179. break;
  180. }
  181. return mx31_clocks_init(fref);
  182. }
  183. #endif