dma.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588
  1. /*
  2. * EDMA3 support for DaVinci
  3. *
  4. * Copyright (C) 2006-2009 Texas Instruments.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/module.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/io.h>
  26. #include <linux/slab.h>
  27. #include <mach/edma.h>
  28. /* Offsets matching "struct edmacc_param" */
  29. #define PARM_OPT 0x00
  30. #define PARM_SRC 0x04
  31. #define PARM_A_B_CNT 0x08
  32. #define PARM_DST 0x0c
  33. #define PARM_SRC_DST_BIDX 0x10
  34. #define PARM_LINK_BCNTRLD 0x14
  35. #define PARM_SRC_DST_CIDX 0x18
  36. #define PARM_CCNT 0x1c
  37. #define PARM_SIZE 0x20
  38. /* Offsets for EDMA CC global channel registers and their shadows */
  39. #define SH_ER 0x00 /* 64 bits */
  40. #define SH_ECR 0x08 /* 64 bits */
  41. #define SH_ESR 0x10 /* 64 bits */
  42. #define SH_CER 0x18 /* 64 bits */
  43. #define SH_EER 0x20 /* 64 bits */
  44. #define SH_EECR 0x28 /* 64 bits */
  45. #define SH_EESR 0x30 /* 64 bits */
  46. #define SH_SER 0x38 /* 64 bits */
  47. #define SH_SECR 0x40 /* 64 bits */
  48. #define SH_IER 0x50 /* 64 bits */
  49. #define SH_IECR 0x58 /* 64 bits */
  50. #define SH_IESR 0x60 /* 64 bits */
  51. #define SH_IPR 0x68 /* 64 bits */
  52. #define SH_ICR 0x70 /* 64 bits */
  53. #define SH_IEVAL 0x78
  54. #define SH_QER 0x80
  55. #define SH_QEER 0x84
  56. #define SH_QEECR 0x88
  57. #define SH_QEESR 0x8c
  58. #define SH_QSER 0x90
  59. #define SH_QSECR 0x94
  60. #define SH_SIZE 0x200
  61. /* Offsets for EDMA CC global registers */
  62. #define EDMA_REV 0x0000
  63. #define EDMA_CCCFG 0x0004
  64. #define EDMA_QCHMAP 0x0200 /* 8 registers */
  65. #define EDMA_DMAQNUM 0x0240 /* 8 registers (4 on OMAP-L1xx) */
  66. #define EDMA_QDMAQNUM 0x0260
  67. #define EDMA_QUETCMAP 0x0280
  68. #define EDMA_QUEPRI 0x0284
  69. #define EDMA_EMR 0x0300 /* 64 bits */
  70. #define EDMA_EMCR 0x0308 /* 64 bits */
  71. #define EDMA_QEMR 0x0310
  72. #define EDMA_QEMCR 0x0314
  73. #define EDMA_CCERR 0x0318
  74. #define EDMA_CCERRCLR 0x031c
  75. #define EDMA_EEVAL 0x0320
  76. #define EDMA_DRAE 0x0340 /* 4 x 64 bits*/
  77. #define EDMA_QRAE 0x0380 /* 4 registers */
  78. #define EDMA_QUEEVTENTRY 0x0400 /* 2 x 16 registers */
  79. #define EDMA_QSTAT 0x0600 /* 2 registers */
  80. #define EDMA_QWMTHRA 0x0620
  81. #define EDMA_QWMTHRB 0x0624
  82. #define EDMA_CCSTAT 0x0640
  83. #define EDMA_M 0x1000 /* global channel registers */
  84. #define EDMA_ECR 0x1008
  85. #define EDMA_ECRH 0x100C
  86. #define EDMA_SHADOW0 0x2000 /* 4 regions shadowing global channels */
  87. #define EDMA_PARM 0x4000 /* 128 param entries */
  88. #define PARM_OFFSET(param_no) (EDMA_PARM + ((param_no) << 5))
  89. #define EDMA_DCHMAP 0x0100 /* 64 registers */
  90. #define CHMAP_EXIST BIT(24)
  91. #define EDMA_MAX_DMACH 64
  92. #define EDMA_MAX_PARAMENTRY 512
  93. /*****************************************************************************/
  94. static void __iomem *edmacc_regs_base[EDMA_MAX_CC];
  95. static inline unsigned int edma_read(unsigned ctlr, int offset)
  96. {
  97. return (unsigned int)__raw_readl(edmacc_regs_base[ctlr] + offset);
  98. }
  99. static inline void edma_write(unsigned ctlr, int offset, int val)
  100. {
  101. __raw_writel(val, edmacc_regs_base[ctlr] + offset);
  102. }
  103. static inline void edma_modify(unsigned ctlr, int offset, unsigned and,
  104. unsigned or)
  105. {
  106. unsigned val = edma_read(ctlr, offset);
  107. val &= and;
  108. val |= or;
  109. edma_write(ctlr, offset, val);
  110. }
  111. static inline void edma_and(unsigned ctlr, int offset, unsigned and)
  112. {
  113. unsigned val = edma_read(ctlr, offset);
  114. val &= and;
  115. edma_write(ctlr, offset, val);
  116. }
  117. static inline void edma_or(unsigned ctlr, int offset, unsigned or)
  118. {
  119. unsigned val = edma_read(ctlr, offset);
  120. val |= or;
  121. edma_write(ctlr, offset, val);
  122. }
  123. static inline unsigned int edma_read_array(unsigned ctlr, int offset, int i)
  124. {
  125. return edma_read(ctlr, offset + (i << 2));
  126. }
  127. static inline void edma_write_array(unsigned ctlr, int offset, int i,
  128. unsigned val)
  129. {
  130. edma_write(ctlr, offset + (i << 2), val);
  131. }
  132. static inline void edma_modify_array(unsigned ctlr, int offset, int i,
  133. unsigned and, unsigned or)
  134. {
  135. edma_modify(ctlr, offset + (i << 2), and, or);
  136. }
  137. static inline void edma_or_array(unsigned ctlr, int offset, int i, unsigned or)
  138. {
  139. edma_or(ctlr, offset + (i << 2), or);
  140. }
  141. static inline void edma_or_array2(unsigned ctlr, int offset, int i, int j,
  142. unsigned or)
  143. {
  144. edma_or(ctlr, offset + ((i*2 + j) << 2), or);
  145. }
  146. static inline void edma_write_array2(unsigned ctlr, int offset, int i, int j,
  147. unsigned val)
  148. {
  149. edma_write(ctlr, offset + ((i*2 + j) << 2), val);
  150. }
  151. static inline unsigned int edma_shadow0_read(unsigned ctlr, int offset)
  152. {
  153. return edma_read(ctlr, EDMA_SHADOW0 + offset);
  154. }
  155. static inline unsigned int edma_shadow0_read_array(unsigned ctlr, int offset,
  156. int i)
  157. {
  158. return edma_read(ctlr, EDMA_SHADOW0 + offset + (i << 2));
  159. }
  160. static inline void edma_shadow0_write(unsigned ctlr, int offset, unsigned val)
  161. {
  162. edma_write(ctlr, EDMA_SHADOW0 + offset, val);
  163. }
  164. static inline void edma_shadow0_write_array(unsigned ctlr, int offset, int i,
  165. unsigned val)
  166. {
  167. edma_write(ctlr, EDMA_SHADOW0 + offset + (i << 2), val);
  168. }
  169. static inline unsigned int edma_parm_read(unsigned ctlr, int offset,
  170. int param_no)
  171. {
  172. return edma_read(ctlr, EDMA_PARM + offset + (param_no << 5));
  173. }
  174. static inline void edma_parm_write(unsigned ctlr, int offset, int param_no,
  175. unsigned val)
  176. {
  177. edma_write(ctlr, EDMA_PARM + offset + (param_no << 5), val);
  178. }
  179. static inline void edma_parm_modify(unsigned ctlr, int offset, int param_no,
  180. unsigned and, unsigned or)
  181. {
  182. edma_modify(ctlr, EDMA_PARM + offset + (param_no << 5), and, or);
  183. }
  184. static inline void edma_parm_and(unsigned ctlr, int offset, int param_no,
  185. unsigned and)
  186. {
  187. edma_and(ctlr, EDMA_PARM + offset + (param_no << 5), and);
  188. }
  189. static inline void edma_parm_or(unsigned ctlr, int offset, int param_no,
  190. unsigned or)
  191. {
  192. edma_or(ctlr, EDMA_PARM + offset + (param_no << 5), or);
  193. }
  194. static inline void set_bits(int offset, int len, unsigned long *p)
  195. {
  196. for (; len > 0; len--)
  197. set_bit(offset + (len - 1), p);
  198. }
  199. static inline void clear_bits(int offset, int len, unsigned long *p)
  200. {
  201. for (; len > 0; len--)
  202. clear_bit(offset + (len - 1), p);
  203. }
  204. /*****************************************************************************/
  205. /* actual number of DMA channels and slots on this silicon */
  206. struct edma {
  207. /* how many dma resources of each type */
  208. unsigned num_channels;
  209. unsigned num_region;
  210. unsigned num_slots;
  211. unsigned num_tc;
  212. unsigned num_cc;
  213. enum dma_event_q default_queue;
  214. /* list of channels with no even trigger; terminated by "-1" */
  215. const s8 *noevent;
  216. /* The edma_inuse bit for each PaRAM slot is clear unless the
  217. * channel is in use ... by ARM or DSP, for QDMA, or whatever.
  218. */
  219. DECLARE_BITMAP(edma_inuse, EDMA_MAX_PARAMENTRY);
  220. /* The edma_unused bit for each channel is clear unless
  221. * it is not being used on this platform. It uses a bit
  222. * of SOC-specific initialization code.
  223. */
  224. DECLARE_BITMAP(edma_unused, EDMA_MAX_DMACH);
  225. unsigned irq_res_start;
  226. unsigned irq_res_end;
  227. struct dma_interrupt_data {
  228. void (*callback)(unsigned channel, unsigned short ch_status,
  229. void *data);
  230. void *data;
  231. } intr_data[EDMA_MAX_DMACH];
  232. };
  233. static struct edma *edma_cc[EDMA_MAX_CC];
  234. static int arch_num_cc;
  235. /* dummy param set used to (re)initialize parameter RAM slots */
  236. static const struct edmacc_param dummy_paramset = {
  237. .link_bcntrld = 0xffff,
  238. .ccnt = 1,
  239. };
  240. /*****************************************************************************/
  241. static void map_dmach_queue(unsigned ctlr, unsigned ch_no,
  242. enum dma_event_q queue_no)
  243. {
  244. int bit = (ch_no & 0x7) * 4;
  245. /* default to low priority queue */
  246. if (queue_no == EVENTQ_DEFAULT)
  247. queue_no = edma_cc[ctlr]->default_queue;
  248. queue_no &= 7;
  249. edma_modify_array(ctlr, EDMA_DMAQNUM, (ch_no >> 3),
  250. ~(0x7 << bit), queue_no << bit);
  251. }
  252. static void __init map_queue_tc(unsigned ctlr, int queue_no, int tc_no)
  253. {
  254. int bit = queue_no * 4;
  255. edma_modify(ctlr, EDMA_QUETCMAP, ~(0x7 << bit), ((tc_no & 0x7) << bit));
  256. }
  257. static void __init assign_priority_to_queue(unsigned ctlr, int queue_no,
  258. int priority)
  259. {
  260. int bit = queue_no * 4;
  261. edma_modify(ctlr, EDMA_QUEPRI, ~(0x7 << bit),
  262. ((priority & 0x7) << bit));
  263. }
  264. /**
  265. * map_dmach_param - Maps channel number to param entry number
  266. *
  267. * This maps the dma channel number to param entry numberter. In
  268. * other words using the DMA channel mapping registers a param entry
  269. * can be mapped to any channel
  270. *
  271. * Callers are responsible for ensuring the channel mapping logic is
  272. * included in that particular EDMA variant (Eg : dm646x)
  273. *
  274. */
  275. static void __init map_dmach_param(unsigned ctlr)
  276. {
  277. int i;
  278. for (i = 0; i < EDMA_MAX_DMACH; i++)
  279. edma_write_array(ctlr, EDMA_DCHMAP , i , (i << 5));
  280. }
  281. static inline void
  282. setup_dma_interrupt(unsigned lch,
  283. void (*callback)(unsigned channel, u16 ch_status, void *data),
  284. void *data)
  285. {
  286. unsigned ctlr;
  287. ctlr = EDMA_CTLR(lch);
  288. lch = EDMA_CHAN_SLOT(lch);
  289. if (!callback)
  290. edma_shadow0_write_array(ctlr, SH_IECR, lch >> 5,
  291. BIT(lch & 0x1f));
  292. edma_cc[ctlr]->intr_data[lch].callback = callback;
  293. edma_cc[ctlr]->intr_data[lch].data = data;
  294. if (callback) {
  295. edma_shadow0_write_array(ctlr, SH_ICR, lch >> 5,
  296. BIT(lch & 0x1f));
  297. edma_shadow0_write_array(ctlr, SH_IESR, lch >> 5,
  298. BIT(lch & 0x1f));
  299. }
  300. }
  301. static int irq2ctlr(int irq)
  302. {
  303. if (irq >= edma_cc[0]->irq_res_start && irq <= edma_cc[0]->irq_res_end)
  304. return 0;
  305. else if (irq >= edma_cc[1]->irq_res_start &&
  306. irq <= edma_cc[1]->irq_res_end)
  307. return 1;
  308. return -1;
  309. }
  310. /******************************************************************************
  311. *
  312. * DMA interrupt handler
  313. *
  314. *****************************************************************************/
  315. static irqreturn_t dma_irq_handler(int irq, void *data)
  316. {
  317. int ctlr;
  318. u32 sh_ier;
  319. u32 sh_ipr;
  320. u32 bank;
  321. ctlr = irq2ctlr(irq);
  322. if (ctlr < 0)
  323. return IRQ_NONE;
  324. dev_dbg(data, "dma_irq_handler\n");
  325. sh_ipr = edma_shadow0_read_array(ctlr, SH_IPR, 0);
  326. if (!sh_ipr) {
  327. sh_ipr = edma_shadow0_read_array(ctlr, SH_IPR, 1);
  328. if (!sh_ipr)
  329. return IRQ_NONE;
  330. sh_ier = edma_shadow0_read_array(ctlr, SH_IER, 1);
  331. bank = 1;
  332. } else {
  333. sh_ier = edma_shadow0_read_array(ctlr, SH_IER, 0);
  334. bank = 0;
  335. }
  336. do {
  337. u32 slot;
  338. u32 channel;
  339. dev_dbg(data, "IPR%d %08x\n", bank, sh_ipr);
  340. slot = __ffs(sh_ipr);
  341. sh_ipr &= ~(BIT(slot));
  342. if (sh_ier & BIT(slot)) {
  343. channel = (bank << 5) | slot;
  344. /* Clear the corresponding IPR bits */
  345. edma_shadow0_write_array(ctlr, SH_ICR, bank,
  346. BIT(slot));
  347. if (edma_cc[ctlr]->intr_data[channel].callback)
  348. edma_cc[ctlr]->intr_data[channel].callback(
  349. channel, DMA_COMPLETE,
  350. edma_cc[ctlr]->intr_data[channel].data);
  351. }
  352. } while (sh_ipr);
  353. edma_shadow0_write(ctlr, SH_IEVAL, 1);
  354. return IRQ_HANDLED;
  355. }
  356. /******************************************************************************
  357. *
  358. * DMA error interrupt handler
  359. *
  360. *****************************************************************************/
  361. static irqreturn_t dma_ccerr_handler(int irq, void *data)
  362. {
  363. int i;
  364. int ctlr;
  365. unsigned int cnt = 0;
  366. ctlr = irq2ctlr(irq);
  367. if (ctlr < 0)
  368. return IRQ_NONE;
  369. dev_dbg(data, "dma_ccerr_handler\n");
  370. if ((edma_read_array(ctlr, EDMA_EMR, 0) == 0) &&
  371. (edma_read_array(ctlr, EDMA_EMR, 1) == 0) &&
  372. (edma_read(ctlr, EDMA_QEMR) == 0) &&
  373. (edma_read(ctlr, EDMA_CCERR) == 0))
  374. return IRQ_NONE;
  375. while (1) {
  376. int j = -1;
  377. if (edma_read_array(ctlr, EDMA_EMR, 0))
  378. j = 0;
  379. else if (edma_read_array(ctlr, EDMA_EMR, 1))
  380. j = 1;
  381. if (j >= 0) {
  382. dev_dbg(data, "EMR%d %08x\n", j,
  383. edma_read_array(ctlr, EDMA_EMR, j));
  384. for (i = 0; i < 32; i++) {
  385. int k = (j << 5) + i;
  386. if (edma_read_array(ctlr, EDMA_EMR, j) &
  387. BIT(i)) {
  388. /* Clear the corresponding EMR bits */
  389. edma_write_array(ctlr, EDMA_EMCR, j,
  390. BIT(i));
  391. /* Clear any SER */
  392. edma_shadow0_write_array(ctlr, SH_SECR,
  393. j, BIT(i));
  394. if (edma_cc[ctlr]->intr_data[k].
  395. callback) {
  396. edma_cc[ctlr]->intr_data[k].
  397. callback(k,
  398. DMA_CC_ERROR,
  399. edma_cc[ctlr]->intr_data
  400. [k].data);
  401. }
  402. }
  403. }
  404. } else if (edma_read(ctlr, EDMA_QEMR)) {
  405. dev_dbg(data, "QEMR %02x\n",
  406. edma_read(ctlr, EDMA_QEMR));
  407. for (i = 0; i < 8; i++) {
  408. if (edma_read(ctlr, EDMA_QEMR) & BIT(i)) {
  409. /* Clear the corresponding IPR bits */
  410. edma_write(ctlr, EDMA_QEMCR, BIT(i));
  411. edma_shadow0_write(ctlr, SH_QSECR,
  412. BIT(i));
  413. /* NOTE: not reported!! */
  414. }
  415. }
  416. } else if (edma_read(ctlr, EDMA_CCERR)) {
  417. dev_dbg(data, "CCERR %08x\n",
  418. edma_read(ctlr, EDMA_CCERR));
  419. /* FIXME: CCERR.BIT(16) ignored! much better
  420. * to just write CCERRCLR with CCERR value...
  421. */
  422. for (i = 0; i < 8; i++) {
  423. if (edma_read(ctlr, EDMA_CCERR) & BIT(i)) {
  424. /* Clear the corresponding IPR bits */
  425. edma_write(ctlr, EDMA_CCERRCLR, BIT(i));
  426. /* NOTE: not reported!! */
  427. }
  428. }
  429. }
  430. if ((edma_read_array(ctlr, EDMA_EMR, 0) == 0) &&
  431. (edma_read_array(ctlr, EDMA_EMR, 1) == 0) &&
  432. (edma_read(ctlr, EDMA_QEMR) == 0) &&
  433. (edma_read(ctlr, EDMA_CCERR) == 0))
  434. break;
  435. cnt++;
  436. if (cnt > 10)
  437. break;
  438. }
  439. edma_write(ctlr, EDMA_EEVAL, 1);
  440. return IRQ_HANDLED;
  441. }
  442. /******************************************************************************
  443. *
  444. * Transfer controller error interrupt handlers
  445. *
  446. *****************************************************************************/
  447. #define tc_errs_handled false /* disabled as long as they're NOPs */
  448. static irqreturn_t dma_tc0err_handler(int irq, void *data)
  449. {
  450. dev_dbg(data, "dma_tc0err_handler\n");
  451. return IRQ_HANDLED;
  452. }
  453. static irqreturn_t dma_tc1err_handler(int irq, void *data)
  454. {
  455. dev_dbg(data, "dma_tc1err_handler\n");
  456. return IRQ_HANDLED;
  457. }
  458. static int reserve_contiguous_slots(int ctlr, unsigned int id,
  459. unsigned int num_slots,
  460. unsigned int start_slot)
  461. {
  462. int i, j;
  463. unsigned int count = num_slots;
  464. int stop_slot = start_slot;
  465. DECLARE_BITMAP(tmp_inuse, EDMA_MAX_PARAMENTRY);
  466. for (i = start_slot; i < edma_cc[ctlr]->num_slots; ++i) {
  467. j = EDMA_CHAN_SLOT(i);
  468. if (!test_and_set_bit(j, edma_cc[ctlr]->edma_inuse)) {
  469. /* Record our current beginning slot */
  470. if (count == num_slots)
  471. stop_slot = i;
  472. count--;
  473. set_bit(j, tmp_inuse);
  474. if (count == 0)
  475. break;
  476. } else {
  477. clear_bit(j, tmp_inuse);
  478. if (id == EDMA_CONT_PARAMS_FIXED_EXACT) {
  479. stop_slot = i;
  480. break;
  481. } else {
  482. count = num_slots;
  483. }
  484. }
  485. }
  486. /*
  487. * We have to clear any bits that we set
  488. * if we run out parameter RAM slots, i.e we do find a set
  489. * of contiguous parameter RAM slots but do not find the exact number
  490. * requested as we may reach the total number of parameter RAM slots
  491. */
  492. if (i == edma_cc[ctlr]->num_slots)
  493. stop_slot = i;
  494. j = start_slot;
  495. for_each_set_bit_from(j, tmp_inuse, stop_slot)
  496. clear_bit(j, edma_cc[ctlr]->edma_inuse);
  497. if (count)
  498. return -EBUSY;
  499. for (j = i - num_slots + 1; j <= i; ++j)
  500. memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(j),
  501. &dummy_paramset, PARM_SIZE);
  502. return EDMA_CTLR_CHAN(ctlr, i - num_slots + 1);
  503. }
  504. static int prepare_unused_channel_list(struct device *dev, void *data)
  505. {
  506. struct platform_device *pdev = to_platform_device(dev);
  507. int i, ctlr;
  508. for (i = 0; i < pdev->num_resources; i++) {
  509. if ((pdev->resource[i].flags & IORESOURCE_DMA) &&
  510. (int)pdev->resource[i].start >= 0) {
  511. ctlr = EDMA_CTLR(pdev->resource[i].start);
  512. clear_bit(EDMA_CHAN_SLOT(pdev->resource[i].start),
  513. edma_cc[ctlr]->edma_unused);
  514. }
  515. }
  516. return 0;
  517. }
  518. /*-----------------------------------------------------------------------*/
  519. static bool unused_chan_list_done;
  520. /* Resource alloc/free: dma channels, parameter RAM slots */
  521. /**
  522. * edma_alloc_channel - allocate DMA channel and paired parameter RAM
  523. * @channel: specific channel to allocate; negative for "any unmapped channel"
  524. * @callback: optional; to be issued on DMA completion or errors
  525. * @data: passed to callback
  526. * @eventq_no: an EVENTQ_* constant, used to choose which Transfer
  527. * Controller (TC) executes requests using this channel. Use
  528. * EVENTQ_DEFAULT unless you really need a high priority queue.
  529. *
  530. * This allocates a DMA channel and its associated parameter RAM slot.
  531. * The parameter RAM is initialized to hold a dummy transfer.
  532. *
  533. * Normal use is to pass a specific channel number as @channel, to make
  534. * use of hardware events mapped to that channel. When the channel will
  535. * be used only for software triggering or event chaining, channels not
  536. * mapped to hardware events (or mapped to unused events) are preferable.
  537. *
  538. * DMA transfers start from a channel using edma_start(), or by
  539. * chaining. When the transfer described in that channel's parameter RAM
  540. * slot completes, that slot's data may be reloaded through a link.
  541. *
  542. * DMA errors are only reported to the @callback associated with the
  543. * channel driving that transfer, but transfer completion callbacks can
  544. * be sent to another channel under control of the TCC field in
  545. * the option word of the transfer's parameter RAM set. Drivers must not
  546. * use DMA transfer completion callbacks for channels they did not allocate.
  547. * (The same applies to TCC codes used in transfer chaining.)
  548. *
  549. * Returns the number of the channel, else negative errno.
  550. */
  551. int edma_alloc_channel(int channel,
  552. void (*callback)(unsigned channel, u16 ch_status, void *data),
  553. void *data,
  554. enum dma_event_q eventq_no)
  555. {
  556. unsigned i, done = 0, ctlr = 0;
  557. int ret = 0;
  558. if (!unused_chan_list_done) {
  559. /*
  560. * Scan all the platform devices to find out the EDMA channels
  561. * used and clear them in the unused list, making the rest
  562. * available for ARM usage.
  563. */
  564. ret = bus_for_each_dev(&platform_bus_type, NULL, NULL,
  565. prepare_unused_channel_list);
  566. if (ret < 0)
  567. return ret;
  568. unused_chan_list_done = true;
  569. }
  570. if (channel >= 0) {
  571. ctlr = EDMA_CTLR(channel);
  572. channel = EDMA_CHAN_SLOT(channel);
  573. }
  574. if (channel < 0) {
  575. for (i = 0; i < arch_num_cc; i++) {
  576. channel = 0;
  577. for (;;) {
  578. channel = find_next_bit(edma_cc[i]->edma_unused,
  579. edma_cc[i]->num_channels,
  580. channel);
  581. if (channel == edma_cc[i]->num_channels)
  582. break;
  583. if (!test_and_set_bit(channel,
  584. edma_cc[i]->edma_inuse)) {
  585. done = 1;
  586. ctlr = i;
  587. break;
  588. }
  589. channel++;
  590. }
  591. if (done)
  592. break;
  593. }
  594. if (!done)
  595. return -ENOMEM;
  596. } else if (channel >= edma_cc[ctlr]->num_channels) {
  597. return -EINVAL;
  598. } else if (test_and_set_bit(channel, edma_cc[ctlr]->edma_inuse)) {
  599. return -EBUSY;
  600. }
  601. /* ensure access through shadow region 0 */
  602. edma_or_array2(ctlr, EDMA_DRAE, 0, channel >> 5, BIT(channel & 0x1f));
  603. /* ensure no events are pending */
  604. edma_stop(EDMA_CTLR_CHAN(ctlr, channel));
  605. memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(channel),
  606. &dummy_paramset, PARM_SIZE);
  607. if (callback)
  608. setup_dma_interrupt(EDMA_CTLR_CHAN(ctlr, channel),
  609. callback, data);
  610. map_dmach_queue(ctlr, channel, eventq_no);
  611. return EDMA_CTLR_CHAN(ctlr, channel);
  612. }
  613. EXPORT_SYMBOL(edma_alloc_channel);
  614. /**
  615. * edma_free_channel - deallocate DMA channel
  616. * @channel: dma channel returned from edma_alloc_channel()
  617. *
  618. * This deallocates the DMA channel and associated parameter RAM slot
  619. * allocated by edma_alloc_channel().
  620. *
  621. * Callers are responsible for ensuring the channel is inactive, and
  622. * will not be reactivated by linking, chaining, or software calls to
  623. * edma_start().
  624. */
  625. void edma_free_channel(unsigned channel)
  626. {
  627. unsigned ctlr;
  628. ctlr = EDMA_CTLR(channel);
  629. channel = EDMA_CHAN_SLOT(channel);
  630. if (channel >= edma_cc[ctlr]->num_channels)
  631. return;
  632. setup_dma_interrupt(channel, NULL, NULL);
  633. /* REVISIT should probably take out of shadow region 0 */
  634. memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(channel),
  635. &dummy_paramset, PARM_SIZE);
  636. clear_bit(channel, edma_cc[ctlr]->edma_inuse);
  637. }
  638. EXPORT_SYMBOL(edma_free_channel);
  639. /**
  640. * edma_alloc_slot - allocate DMA parameter RAM
  641. * @slot: specific slot to allocate; negative for "any unused slot"
  642. *
  643. * This allocates a parameter RAM slot, initializing it to hold a
  644. * dummy transfer. Slots allocated using this routine have not been
  645. * mapped to a hardware DMA channel, and will normally be used by
  646. * linking to them from a slot associated with a DMA channel.
  647. *
  648. * Normal use is to pass EDMA_SLOT_ANY as the @slot, but specific
  649. * slots may be allocated on behalf of DSP firmware.
  650. *
  651. * Returns the number of the slot, else negative errno.
  652. */
  653. int edma_alloc_slot(unsigned ctlr, int slot)
  654. {
  655. if (slot >= 0)
  656. slot = EDMA_CHAN_SLOT(slot);
  657. if (slot < 0) {
  658. slot = edma_cc[ctlr]->num_channels;
  659. for (;;) {
  660. slot = find_next_zero_bit(edma_cc[ctlr]->edma_inuse,
  661. edma_cc[ctlr]->num_slots, slot);
  662. if (slot == edma_cc[ctlr]->num_slots)
  663. return -ENOMEM;
  664. if (!test_and_set_bit(slot, edma_cc[ctlr]->edma_inuse))
  665. break;
  666. }
  667. } else if (slot < edma_cc[ctlr]->num_channels ||
  668. slot >= edma_cc[ctlr]->num_slots) {
  669. return -EINVAL;
  670. } else if (test_and_set_bit(slot, edma_cc[ctlr]->edma_inuse)) {
  671. return -EBUSY;
  672. }
  673. memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot),
  674. &dummy_paramset, PARM_SIZE);
  675. return EDMA_CTLR_CHAN(ctlr, slot);
  676. }
  677. EXPORT_SYMBOL(edma_alloc_slot);
  678. /**
  679. * edma_free_slot - deallocate DMA parameter RAM
  680. * @slot: parameter RAM slot returned from edma_alloc_slot()
  681. *
  682. * This deallocates the parameter RAM slot allocated by edma_alloc_slot().
  683. * Callers are responsible for ensuring the slot is inactive, and will
  684. * not be activated.
  685. */
  686. void edma_free_slot(unsigned slot)
  687. {
  688. unsigned ctlr;
  689. ctlr = EDMA_CTLR(slot);
  690. slot = EDMA_CHAN_SLOT(slot);
  691. if (slot < edma_cc[ctlr]->num_channels ||
  692. slot >= edma_cc[ctlr]->num_slots)
  693. return;
  694. memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot),
  695. &dummy_paramset, PARM_SIZE);
  696. clear_bit(slot, edma_cc[ctlr]->edma_inuse);
  697. }
  698. EXPORT_SYMBOL(edma_free_slot);
  699. /**
  700. * edma_alloc_cont_slots- alloc contiguous parameter RAM slots
  701. * The API will return the starting point of a set of
  702. * contiguous parameter RAM slots that have been requested
  703. *
  704. * @id: can only be EDMA_CONT_PARAMS_ANY or EDMA_CONT_PARAMS_FIXED_EXACT
  705. * or EDMA_CONT_PARAMS_FIXED_NOT_EXACT
  706. * @count: number of contiguous Paramter RAM slots
  707. * @slot - the start value of Parameter RAM slot that should be passed if id
  708. * is EDMA_CONT_PARAMS_FIXED_EXACT or EDMA_CONT_PARAMS_FIXED_NOT_EXACT
  709. *
  710. * If id is EDMA_CONT_PARAMS_ANY then the API starts looking for a set of
  711. * contiguous Parameter RAM slots from parameter RAM 64 in the case of
  712. * DaVinci SOCs and 32 in the case of DA8xx SOCs.
  713. *
  714. * If id is EDMA_CONT_PARAMS_FIXED_EXACT then the API starts looking for a
  715. * set of contiguous parameter RAM slots from the "slot" that is passed as an
  716. * argument to the API.
  717. *
  718. * If id is EDMA_CONT_PARAMS_FIXED_NOT_EXACT then the API initially tries
  719. * starts looking for a set of contiguous parameter RAMs from the "slot"
  720. * that is passed as an argument to the API. On failure the API will try to
  721. * find a set of contiguous Parameter RAM slots from the remaining Parameter
  722. * RAM slots
  723. */
  724. int edma_alloc_cont_slots(unsigned ctlr, unsigned int id, int slot, int count)
  725. {
  726. /*
  727. * The start slot requested should be greater than
  728. * the number of channels and lesser than the total number
  729. * of slots
  730. */
  731. if ((id != EDMA_CONT_PARAMS_ANY) &&
  732. (slot < edma_cc[ctlr]->num_channels ||
  733. slot >= edma_cc[ctlr]->num_slots))
  734. return -EINVAL;
  735. /*
  736. * The number of parameter RAM slots requested cannot be less than 1
  737. * and cannot be more than the number of slots minus the number of
  738. * channels
  739. */
  740. if (count < 1 || count >
  741. (edma_cc[ctlr]->num_slots - edma_cc[ctlr]->num_channels))
  742. return -EINVAL;
  743. switch (id) {
  744. case EDMA_CONT_PARAMS_ANY:
  745. return reserve_contiguous_slots(ctlr, id, count,
  746. edma_cc[ctlr]->num_channels);
  747. case EDMA_CONT_PARAMS_FIXED_EXACT:
  748. case EDMA_CONT_PARAMS_FIXED_NOT_EXACT:
  749. return reserve_contiguous_slots(ctlr, id, count, slot);
  750. default:
  751. return -EINVAL;
  752. }
  753. }
  754. EXPORT_SYMBOL(edma_alloc_cont_slots);
  755. /**
  756. * edma_free_cont_slots - deallocate DMA parameter RAM slots
  757. * @slot: first parameter RAM of a set of parameter RAM slots to be freed
  758. * @count: the number of contiguous parameter RAM slots to be freed
  759. *
  760. * This deallocates the parameter RAM slots allocated by
  761. * edma_alloc_cont_slots.
  762. * Callers/applications need to keep track of sets of contiguous
  763. * parameter RAM slots that have been allocated using the edma_alloc_cont_slots
  764. * API.
  765. * Callers are responsible for ensuring the slots are inactive, and will
  766. * not be activated.
  767. */
  768. int edma_free_cont_slots(unsigned slot, int count)
  769. {
  770. unsigned ctlr, slot_to_free;
  771. int i;
  772. ctlr = EDMA_CTLR(slot);
  773. slot = EDMA_CHAN_SLOT(slot);
  774. if (slot < edma_cc[ctlr]->num_channels ||
  775. slot >= edma_cc[ctlr]->num_slots ||
  776. count < 1)
  777. return -EINVAL;
  778. for (i = slot; i < slot + count; ++i) {
  779. ctlr = EDMA_CTLR(i);
  780. slot_to_free = EDMA_CHAN_SLOT(i);
  781. memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot_to_free),
  782. &dummy_paramset, PARM_SIZE);
  783. clear_bit(slot_to_free, edma_cc[ctlr]->edma_inuse);
  784. }
  785. return 0;
  786. }
  787. EXPORT_SYMBOL(edma_free_cont_slots);
  788. /*-----------------------------------------------------------------------*/
  789. /* Parameter RAM operations (i) -- read/write partial slots */
  790. /**
  791. * edma_set_src - set initial DMA source address in parameter RAM slot
  792. * @slot: parameter RAM slot being configured
  793. * @src_port: physical address of source (memory, controller FIFO, etc)
  794. * @addressMode: INCR, except in very rare cases
  795. * @fifoWidth: ignored unless @addressMode is FIFO, else specifies the
  796. * width to use when addressing the fifo (e.g. W8BIT, W32BIT)
  797. *
  798. * Note that the source address is modified during the DMA transfer
  799. * according to edma_set_src_index().
  800. */
  801. void edma_set_src(unsigned slot, dma_addr_t src_port,
  802. enum address_mode mode, enum fifo_width width)
  803. {
  804. unsigned ctlr;
  805. ctlr = EDMA_CTLR(slot);
  806. slot = EDMA_CHAN_SLOT(slot);
  807. if (slot < edma_cc[ctlr]->num_slots) {
  808. unsigned int i = edma_parm_read(ctlr, PARM_OPT, slot);
  809. if (mode) {
  810. /* set SAM and program FWID */
  811. i = (i & ~(EDMA_FWID)) | (SAM | ((width & 0x7) << 8));
  812. } else {
  813. /* clear SAM */
  814. i &= ~SAM;
  815. }
  816. edma_parm_write(ctlr, PARM_OPT, slot, i);
  817. /* set the source port address
  818. in source register of param structure */
  819. edma_parm_write(ctlr, PARM_SRC, slot, src_port);
  820. }
  821. }
  822. EXPORT_SYMBOL(edma_set_src);
  823. /**
  824. * edma_set_dest - set initial DMA destination address in parameter RAM slot
  825. * @slot: parameter RAM slot being configured
  826. * @dest_port: physical address of destination (memory, controller FIFO, etc)
  827. * @addressMode: INCR, except in very rare cases
  828. * @fifoWidth: ignored unless @addressMode is FIFO, else specifies the
  829. * width to use when addressing the fifo (e.g. W8BIT, W32BIT)
  830. *
  831. * Note that the destination address is modified during the DMA transfer
  832. * according to edma_set_dest_index().
  833. */
  834. void edma_set_dest(unsigned slot, dma_addr_t dest_port,
  835. enum address_mode mode, enum fifo_width width)
  836. {
  837. unsigned ctlr;
  838. ctlr = EDMA_CTLR(slot);
  839. slot = EDMA_CHAN_SLOT(slot);
  840. if (slot < edma_cc[ctlr]->num_slots) {
  841. unsigned int i = edma_parm_read(ctlr, PARM_OPT, slot);
  842. if (mode) {
  843. /* set DAM and program FWID */
  844. i = (i & ~(EDMA_FWID)) | (DAM | ((width & 0x7) << 8));
  845. } else {
  846. /* clear DAM */
  847. i &= ~DAM;
  848. }
  849. edma_parm_write(ctlr, PARM_OPT, slot, i);
  850. /* set the destination port address
  851. in dest register of param structure */
  852. edma_parm_write(ctlr, PARM_DST, slot, dest_port);
  853. }
  854. }
  855. EXPORT_SYMBOL(edma_set_dest);
  856. /**
  857. * edma_get_position - returns the current transfer points
  858. * @slot: parameter RAM slot being examined
  859. * @src: pointer to source port position
  860. * @dst: pointer to destination port position
  861. *
  862. * Returns current source and destination addresses for a particular
  863. * parameter RAM slot. Its channel should not be active when this is called.
  864. */
  865. void edma_get_position(unsigned slot, dma_addr_t *src, dma_addr_t *dst)
  866. {
  867. struct edmacc_param temp;
  868. unsigned ctlr;
  869. ctlr = EDMA_CTLR(slot);
  870. slot = EDMA_CHAN_SLOT(slot);
  871. edma_read_slot(EDMA_CTLR_CHAN(ctlr, slot), &temp);
  872. if (src != NULL)
  873. *src = temp.src;
  874. if (dst != NULL)
  875. *dst = temp.dst;
  876. }
  877. EXPORT_SYMBOL(edma_get_position);
  878. /**
  879. * edma_set_src_index - configure DMA source address indexing
  880. * @slot: parameter RAM slot being configured
  881. * @src_bidx: byte offset between source arrays in a frame
  882. * @src_cidx: byte offset between source frames in a block
  883. *
  884. * Offsets are specified to support either contiguous or discontiguous
  885. * memory transfers, or repeated access to a hardware register, as needed.
  886. * When accessing hardware registers, both offsets are normally zero.
  887. */
  888. void edma_set_src_index(unsigned slot, s16 src_bidx, s16 src_cidx)
  889. {
  890. unsigned ctlr;
  891. ctlr = EDMA_CTLR(slot);
  892. slot = EDMA_CHAN_SLOT(slot);
  893. if (slot < edma_cc[ctlr]->num_slots) {
  894. edma_parm_modify(ctlr, PARM_SRC_DST_BIDX, slot,
  895. 0xffff0000, src_bidx);
  896. edma_parm_modify(ctlr, PARM_SRC_DST_CIDX, slot,
  897. 0xffff0000, src_cidx);
  898. }
  899. }
  900. EXPORT_SYMBOL(edma_set_src_index);
  901. /**
  902. * edma_set_dest_index - configure DMA destination address indexing
  903. * @slot: parameter RAM slot being configured
  904. * @dest_bidx: byte offset between destination arrays in a frame
  905. * @dest_cidx: byte offset between destination frames in a block
  906. *
  907. * Offsets are specified to support either contiguous or discontiguous
  908. * memory transfers, or repeated access to a hardware register, as needed.
  909. * When accessing hardware registers, both offsets are normally zero.
  910. */
  911. void edma_set_dest_index(unsigned slot, s16 dest_bidx, s16 dest_cidx)
  912. {
  913. unsigned ctlr;
  914. ctlr = EDMA_CTLR(slot);
  915. slot = EDMA_CHAN_SLOT(slot);
  916. if (slot < edma_cc[ctlr]->num_slots) {
  917. edma_parm_modify(ctlr, PARM_SRC_DST_BIDX, slot,
  918. 0x0000ffff, dest_bidx << 16);
  919. edma_parm_modify(ctlr, PARM_SRC_DST_CIDX, slot,
  920. 0x0000ffff, dest_cidx << 16);
  921. }
  922. }
  923. EXPORT_SYMBOL(edma_set_dest_index);
  924. /**
  925. * edma_set_transfer_params - configure DMA transfer parameters
  926. * @slot: parameter RAM slot being configured
  927. * @acnt: how many bytes per array (at least one)
  928. * @bcnt: how many arrays per frame (at least one)
  929. * @ccnt: how many frames per block (at least one)
  930. * @bcnt_rld: used only for A-Synchronized transfers; this specifies
  931. * the value to reload into bcnt when it decrements to zero
  932. * @sync_mode: ASYNC or ABSYNC
  933. *
  934. * See the EDMA3 documentation to understand how to configure and link
  935. * transfers using the fields in PaRAM slots. If you are not doing it
  936. * all at once with edma_write_slot(), you will use this routine
  937. * plus two calls each for source and destination, setting the initial
  938. * address and saying how to index that address.
  939. *
  940. * An example of an A-Synchronized transfer is a serial link using a
  941. * single word shift register. In that case, @acnt would be equal to
  942. * that word size; the serial controller issues a DMA synchronization
  943. * event to transfer each word, and memory access by the DMA transfer
  944. * controller will be word-at-a-time.
  945. *
  946. * An example of an AB-Synchronized transfer is a device using a FIFO.
  947. * In that case, @acnt equals the FIFO width and @bcnt equals its depth.
  948. * The controller with the FIFO issues DMA synchronization events when
  949. * the FIFO threshold is reached, and the DMA transfer controller will
  950. * transfer one frame to (or from) the FIFO. It will probably use
  951. * efficient burst modes to access memory.
  952. */
  953. void edma_set_transfer_params(unsigned slot,
  954. u16 acnt, u16 bcnt, u16 ccnt,
  955. u16 bcnt_rld, enum sync_dimension sync_mode)
  956. {
  957. unsigned ctlr;
  958. ctlr = EDMA_CTLR(slot);
  959. slot = EDMA_CHAN_SLOT(slot);
  960. if (slot < edma_cc[ctlr]->num_slots) {
  961. edma_parm_modify(ctlr, PARM_LINK_BCNTRLD, slot,
  962. 0x0000ffff, bcnt_rld << 16);
  963. if (sync_mode == ASYNC)
  964. edma_parm_and(ctlr, PARM_OPT, slot, ~SYNCDIM);
  965. else
  966. edma_parm_or(ctlr, PARM_OPT, slot, SYNCDIM);
  967. /* Set the acount, bcount, ccount registers */
  968. edma_parm_write(ctlr, PARM_A_B_CNT, slot, (bcnt << 16) | acnt);
  969. edma_parm_write(ctlr, PARM_CCNT, slot, ccnt);
  970. }
  971. }
  972. EXPORT_SYMBOL(edma_set_transfer_params);
  973. /**
  974. * edma_link - link one parameter RAM slot to another
  975. * @from: parameter RAM slot originating the link
  976. * @to: parameter RAM slot which is the link target
  977. *
  978. * The originating slot should not be part of any active DMA transfer.
  979. */
  980. void edma_link(unsigned from, unsigned to)
  981. {
  982. unsigned ctlr_from, ctlr_to;
  983. ctlr_from = EDMA_CTLR(from);
  984. from = EDMA_CHAN_SLOT(from);
  985. ctlr_to = EDMA_CTLR(to);
  986. to = EDMA_CHAN_SLOT(to);
  987. if (from >= edma_cc[ctlr_from]->num_slots)
  988. return;
  989. if (to >= edma_cc[ctlr_to]->num_slots)
  990. return;
  991. edma_parm_modify(ctlr_from, PARM_LINK_BCNTRLD, from, 0xffff0000,
  992. PARM_OFFSET(to));
  993. }
  994. EXPORT_SYMBOL(edma_link);
  995. /**
  996. * edma_unlink - cut link from one parameter RAM slot
  997. * @from: parameter RAM slot originating the link
  998. *
  999. * The originating slot should not be part of any active DMA transfer.
  1000. * Its link is set to 0xffff.
  1001. */
  1002. void edma_unlink(unsigned from)
  1003. {
  1004. unsigned ctlr;
  1005. ctlr = EDMA_CTLR(from);
  1006. from = EDMA_CHAN_SLOT(from);
  1007. if (from >= edma_cc[ctlr]->num_slots)
  1008. return;
  1009. edma_parm_or(ctlr, PARM_LINK_BCNTRLD, from, 0xffff);
  1010. }
  1011. EXPORT_SYMBOL(edma_unlink);
  1012. /*-----------------------------------------------------------------------*/
  1013. /* Parameter RAM operations (ii) -- read/write whole parameter sets */
  1014. /**
  1015. * edma_write_slot - write parameter RAM data for slot
  1016. * @slot: number of parameter RAM slot being modified
  1017. * @param: data to be written into parameter RAM slot
  1018. *
  1019. * Use this to assign all parameters of a transfer at once. This
  1020. * allows more efficient setup of transfers than issuing multiple
  1021. * calls to set up those parameters in small pieces, and provides
  1022. * complete control over all transfer options.
  1023. */
  1024. void edma_write_slot(unsigned slot, const struct edmacc_param *param)
  1025. {
  1026. unsigned ctlr;
  1027. ctlr = EDMA_CTLR(slot);
  1028. slot = EDMA_CHAN_SLOT(slot);
  1029. if (slot >= edma_cc[ctlr]->num_slots)
  1030. return;
  1031. memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot), param,
  1032. PARM_SIZE);
  1033. }
  1034. EXPORT_SYMBOL(edma_write_slot);
  1035. /**
  1036. * edma_read_slot - read parameter RAM data from slot
  1037. * @slot: number of parameter RAM slot being copied
  1038. * @param: where to store copy of parameter RAM data
  1039. *
  1040. * Use this to read data from a parameter RAM slot, perhaps to
  1041. * save them as a template for later reuse.
  1042. */
  1043. void edma_read_slot(unsigned slot, struct edmacc_param *param)
  1044. {
  1045. unsigned ctlr;
  1046. ctlr = EDMA_CTLR(slot);
  1047. slot = EDMA_CHAN_SLOT(slot);
  1048. if (slot >= edma_cc[ctlr]->num_slots)
  1049. return;
  1050. memcpy_fromio(param, edmacc_regs_base[ctlr] + PARM_OFFSET(slot),
  1051. PARM_SIZE);
  1052. }
  1053. EXPORT_SYMBOL(edma_read_slot);
  1054. /*-----------------------------------------------------------------------*/
  1055. /* Various EDMA channel control operations */
  1056. /**
  1057. * edma_pause - pause dma on a channel
  1058. * @channel: on which edma_start() has been called
  1059. *
  1060. * This temporarily disables EDMA hardware events on the specified channel,
  1061. * preventing them from triggering new transfers on its behalf
  1062. */
  1063. void edma_pause(unsigned channel)
  1064. {
  1065. unsigned ctlr;
  1066. ctlr = EDMA_CTLR(channel);
  1067. channel = EDMA_CHAN_SLOT(channel);
  1068. if (channel < edma_cc[ctlr]->num_channels) {
  1069. unsigned int mask = BIT(channel & 0x1f);
  1070. edma_shadow0_write_array(ctlr, SH_EECR, channel >> 5, mask);
  1071. }
  1072. }
  1073. EXPORT_SYMBOL(edma_pause);
  1074. /**
  1075. * edma_resume - resumes dma on a paused channel
  1076. * @channel: on which edma_pause() has been called
  1077. *
  1078. * This re-enables EDMA hardware events on the specified channel.
  1079. */
  1080. void edma_resume(unsigned channel)
  1081. {
  1082. unsigned ctlr;
  1083. ctlr = EDMA_CTLR(channel);
  1084. channel = EDMA_CHAN_SLOT(channel);
  1085. if (channel < edma_cc[ctlr]->num_channels) {
  1086. unsigned int mask = BIT(channel & 0x1f);
  1087. edma_shadow0_write_array(ctlr, SH_EESR, channel >> 5, mask);
  1088. }
  1089. }
  1090. EXPORT_SYMBOL(edma_resume);
  1091. /**
  1092. * edma_start - start dma on a channel
  1093. * @channel: channel being activated
  1094. *
  1095. * Channels with event associations will be triggered by their hardware
  1096. * events, and channels without such associations will be triggered by
  1097. * software. (At this writing there is no interface for using software
  1098. * triggers except with channels that don't support hardware triggers.)
  1099. *
  1100. * Returns zero on success, else negative errno.
  1101. */
  1102. int edma_start(unsigned channel)
  1103. {
  1104. unsigned ctlr;
  1105. ctlr = EDMA_CTLR(channel);
  1106. channel = EDMA_CHAN_SLOT(channel);
  1107. if (channel < edma_cc[ctlr]->num_channels) {
  1108. int j = channel >> 5;
  1109. unsigned int mask = BIT(channel & 0x1f);
  1110. /* EDMA channels without event association */
  1111. if (test_bit(channel, edma_cc[ctlr]->edma_unused)) {
  1112. pr_debug("EDMA: ESR%d %08x\n", j,
  1113. edma_shadow0_read_array(ctlr, SH_ESR, j));
  1114. edma_shadow0_write_array(ctlr, SH_ESR, j, mask);
  1115. return 0;
  1116. }
  1117. /* EDMA channel with event association */
  1118. pr_debug("EDMA: ER%d %08x\n", j,
  1119. edma_shadow0_read_array(ctlr, SH_ER, j));
  1120. /* Clear any pending event or error */
  1121. edma_write_array(ctlr, EDMA_ECR, j, mask);
  1122. edma_write_array(ctlr, EDMA_EMCR, j, mask);
  1123. /* Clear any SER */
  1124. edma_shadow0_write_array(ctlr, SH_SECR, j, mask);
  1125. edma_shadow0_write_array(ctlr, SH_EESR, j, mask);
  1126. pr_debug("EDMA: EER%d %08x\n", j,
  1127. edma_shadow0_read_array(ctlr, SH_EER, j));
  1128. return 0;
  1129. }
  1130. return -EINVAL;
  1131. }
  1132. EXPORT_SYMBOL(edma_start);
  1133. /**
  1134. * edma_stop - stops dma on the channel passed
  1135. * @channel: channel being deactivated
  1136. *
  1137. * When @lch is a channel, any active transfer is paused and
  1138. * all pending hardware events are cleared. The current transfer
  1139. * may not be resumed, and the channel's Parameter RAM should be
  1140. * reinitialized before being reused.
  1141. */
  1142. void edma_stop(unsigned channel)
  1143. {
  1144. unsigned ctlr;
  1145. ctlr = EDMA_CTLR(channel);
  1146. channel = EDMA_CHAN_SLOT(channel);
  1147. if (channel < edma_cc[ctlr]->num_channels) {
  1148. int j = channel >> 5;
  1149. unsigned int mask = BIT(channel & 0x1f);
  1150. edma_shadow0_write_array(ctlr, SH_EECR, j, mask);
  1151. edma_shadow0_write_array(ctlr, SH_ECR, j, mask);
  1152. edma_shadow0_write_array(ctlr, SH_SECR, j, mask);
  1153. edma_write_array(ctlr, EDMA_EMCR, j, mask);
  1154. pr_debug("EDMA: EER%d %08x\n", j,
  1155. edma_shadow0_read_array(ctlr, SH_EER, j));
  1156. /* REVISIT: consider guarding against inappropriate event
  1157. * chaining by overwriting with dummy_paramset.
  1158. */
  1159. }
  1160. }
  1161. EXPORT_SYMBOL(edma_stop);
  1162. /******************************************************************************
  1163. *
  1164. * It cleans ParamEntry qand bring back EDMA to initial state if media has
  1165. * been removed before EDMA has finished.It is usedful for removable media.
  1166. * Arguments:
  1167. * ch_no - channel no
  1168. *
  1169. * Return: zero on success, or corresponding error no on failure
  1170. *
  1171. * FIXME this should not be needed ... edma_stop() should suffice.
  1172. *
  1173. *****************************************************************************/
  1174. void edma_clean_channel(unsigned channel)
  1175. {
  1176. unsigned ctlr;
  1177. ctlr = EDMA_CTLR(channel);
  1178. channel = EDMA_CHAN_SLOT(channel);
  1179. if (channel < edma_cc[ctlr]->num_channels) {
  1180. int j = (channel >> 5);
  1181. unsigned int mask = BIT(channel & 0x1f);
  1182. pr_debug("EDMA: EMR%d %08x\n", j,
  1183. edma_read_array(ctlr, EDMA_EMR, j));
  1184. edma_shadow0_write_array(ctlr, SH_ECR, j, mask);
  1185. /* Clear the corresponding EMR bits */
  1186. edma_write_array(ctlr, EDMA_EMCR, j, mask);
  1187. /* Clear any SER */
  1188. edma_shadow0_write_array(ctlr, SH_SECR, j, mask);
  1189. edma_write(ctlr, EDMA_CCERRCLR, BIT(16) | BIT(1) | BIT(0));
  1190. }
  1191. }
  1192. EXPORT_SYMBOL(edma_clean_channel);
  1193. /*
  1194. * edma_clear_event - clear an outstanding event on the DMA channel
  1195. * Arguments:
  1196. * channel - channel number
  1197. */
  1198. void edma_clear_event(unsigned channel)
  1199. {
  1200. unsigned ctlr;
  1201. ctlr = EDMA_CTLR(channel);
  1202. channel = EDMA_CHAN_SLOT(channel);
  1203. if (channel >= edma_cc[ctlr]->num_channels)
  1204. return;
  1205. if (channel < 32)
  1206. edma_write(ctlr, EDMA_ECR, BIT(channel));
  1207. else
  1208. edma_write(ctlr, EDMA_ECRH, BIT(channel - 32));
  1209. }
  1210. EXPORT_SYMBOL(edma_clear_event);
  1211. /*-----------------------------------------------------------------------*/
  1212. static int __init edma_probe(struct platform_device *pdev)
  1213. {
  1214. struct edma_soc_info **info = pdev->dev.platform_data;
  1215. const s8 (*queue_priority_mapping)[2];
  1216. const s8 (*queue_tc_mapping)[2];
  1217. int i, j, off, ln, found = 0;
  1218. int status = -1;
  1219. const s16 (*rsv_chans)[2];
  1220. const s16 (*rsv_slots)[2];
  1221. int irq[EDMA_MAX_CC] = {0, 0};
  1222. int err_irq[EDMA_MAX_CC] = {0, 0};
  1223. struct resource *r[EDMA_MAX_CC] = {NULL};
  1224. resource_size_t len[EDMA_MAX_CC];
  1225. char res_name[10];
  1226. char irq_name[10];
  1227. if (!info)
  1228. return -ENODEV;
  1229. for (j = 0; j < EDMA_MAX_CC; j++) {
  1230. sprintf(res_name, "edma_cc%d", j);
  1231. r[j] = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  1232. res_name);
  1233. if (!r[j] || !info[j]) {
  1234. if (found)
  1235. break;
  1236. else
  1237. return -ENODEV;
  1238. } else {
  1239. found = 1;
  1240. }
  1241. len[j] = resource_size(r[j]);
  1242. r[j] = request_mem_region(r[j]->start, len[j],
  1243. dev_name(&pdev->dev));
  1244. if (!r[j]) {
  1245. status = -EBUSY;
  1246. goto fail1;
  1247. }
  1248. edmacc_regs_base[j] = ioremap(r[j]->start, len[j]);
  1249. if (!edmacc_regs_base[j]) {
  1250. status = -EBUSY;
  1251. goto fail1;
  1252. }
  1253. edma_cc[j] = kzalloc(sizeof(struct edma), GFP_KERNEL);
  1254. if (!edma_cc[j]) {
  1255. status = -ENOMEM;
  1256. goto fail1;
  1257. }
  1258. edma_cc[j]->num_channels = min_t(unsigned, info[j]->n_channel,
  1259. EDMA_MAX_DMACH);
  1260. edma_cc[j]->num_slots = min_t(unsigned, info[j]->n_slot,
  1261. EDMA_MAX_PARAMENTRY);
  1262. edma_cc[j]->num_cc = min_t(unsigned, info[j]->n_cc,
  1263. EDMA_MAX_CC);
  1264. edma_cc[j]->default_queue = info[j]->default_queue;
  1265. dev_dbg(&pdev->dev, "DMA REG BASE ADDR=%p\n",
  1266. edmacc_regs_base[j]);
  1267. for (i = 0; i < edma_cc[j]->num_slots; i++)
  1268. memcpy_toio(edmacc_regs_base[j] + PARM_OFFSET(i),
  1269. &dummy_paramset, PARM_SIZE);
  1270. /* Mark all channels as unused */
  1271. memset(edma_cc[j]->edma_unused, 0xff,
  1272. sizeof(edma_cc[j]->edma_unused));
  1273. if (info[j]->rsv) {
  1274. /* Clear the reserved channels in unused list */
  1275. rsv_chans = info[j]->rsv->rsv_chans;
  1276. if (rsv_chans) {
  1277. for (i = 0; rsv_chans[i][0] != -1; i++) {
  1278. off = rsv_chans[i][0];
  1279. ln = rsv_chans[i][1];
  1280. clear_bits(off, ln,
  1281. edma_cc[j]->edma_unused);
  1282. }
  1283. }
  1284. /* Set the reserved slots in inuse list */
  1285. rsv_slots = info[j]->rsv->rsv_slots;
  1286. if (rsv_slots) {
  1287. for (i = 0; rsv_slots[i][0] != -1; i++) {
  1288. off = rsv_slots[i][0];
  1289. ln = rsv_slots[i][1];
  1290. set_bits(off, ln,
  1291. edma_cc[j]->edma_inuse);
  1292. }
  1293. }
  1294. }
  1295. sprintf(irq_name, "edma%d", j);
  1296. irq[j] = platform_get_irq_byname(pdev, irq_name);
  1297. edma_cc[j]->irq_res_start = irq[j];
  1298. status = request_irq(irq[j], dma_irq_handler, 0, "edma",
  1299. &pdev->dev);
  1300. if (status < 0) {
  1301. dev_dbg(&pdev->dev, "request_irq %d failed --> %d\n",
  1302. irq[j], status);
  1303. goto fail;
  1304. }
  1305. sprintf(irq_name, "edma%d_err", j);
  1306. err_irq[j] = platform_get_irq_byname(pdev, irq_name);
  1307. edma_cc[j]->irq_res_end = err_irq[j];
  1308. status = request_irq(err_irq[j], dma_ccerr_handler, 0,
  1309. "edma_error", &pdev->dev);
  1310. if (status < 0) {
  1311. dev_dbg(&pdev->dev, "request_irq %d failed --> %d\n",
  1312. err_irq[j], status);
  1313. goto fail;
  1314. }
  1315. for (i = 0; i < edma_cc[j]->num_channels; i++)
  1316. map_dmach_queue(j, i, info[j]->default_queue);
  1317. queue_tc_mapping = info[j]->queue_tc_mapping;
  1318. queue_priority_mapping = info[j]->queue_priority_mapping;
  1319. /* Event queue to TC mapping */
  1320. for (i = 0; queue_tc_mapping[i][0] != -1; i++)
  1321. map_queue_tc(j, queue_tc_mapping[i][0],
  1322. queue_tc_mapping[i][1]);
  1323. /* Event queue priority mapping */
  1324. for (i = 0; queue_priority_mapping[i][0] != -1; i++)
  1325. assign_priority_to_queue(j,
  1326. queue_priority_mapping[i][0],
  1327. queue_priority_mapping[i][1]);
  1328. /* Map the channel to param entry if channel mapping logic
  1329. * exist
  1330. */
  1331. if (edma_read(j, EDMA_CCCFG) & CHMAP_EXIST)
  1332. map_dmach_param(j);
  1333. for (i = 0; i < info[j]->n_region; i++) {
  1334. edma_write_array2(j, EDMA_DRAE, i, 0, 0x0);
  1335. edma_write_array2(j, EDMA_DRAE, i, 1, 0x0);
  1336. edma_write_array(j, EDMA_QRAE, i, 0x0);
  1337. }
  1338. arch_num_cc++;
  1339. }
  1340. if (tc_errs_handled) {
  1341. status = request_irq(IRQ_TCERRINT0, dma_tc0err_handler, 0,
  1342. "edma_tc0", &pdev->dev);
  1343. if (status < 0) {
  1344. dev_dbg(&pdev->dev, "request_irq %d failed --> %d\n",
  1345. IRQ_TCERRINT0, status);
  1346. return status;
  1347. }
  1348. status = request_irq(IRQ_TCERRINT, dma_tc1err_handler, 0,
  1349. "edma_tc1", &pdev->dev);
  1350. if (status < 0) {
  1351. dev_dbg(&pdev->dev, "request_irq %d --> %d\n",
  1352. IRQ_TCERRINT, status);
  1353. return status;
  1354. }
  1355. }
  1356. return 0;
  1357. fail:
  1358. for (i = 0; i < EDMA_MAX_CC; i++) {
  1359. if (err_irq[i])
  1360. free_irq(err_irq[i], &pdev->dev);
  1361. if (irq[i])
  1362. free_irq(irq[i], &pdev->dev);
  1363. }
  1364. fail1:
  1365. for (i = 0; i < EDMA_MAX_CC; i++) {
  1366. if (r[i])
  1367. release_mem_region(r[i]->start, len[i]);
  1368. if (edmacc_regs_base[i])
  1369. iounmap(edmacc_regs_base[i]);
  1370. kfree(edma_cc[i]);
  1371. }
  1372. return status;
  1373. }
  1374. static struct platform_driver edma_driver = {
  1375. .driver.name = "edma",
  1376. };
  1377. static int __init edma_init(void)
  1378. {
  1379. return platform_driver_probe(&edma_driver, edma_probe);
  1380. }
  1381. arch_initcall(edma_init);