hardware.h 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110
  1. /*
  2. * arch/arm/mach-at91/include/mach/hardware.h
  3. *
  4. * Copyright (C) 2003 SAN People
  5. * Copyright (C) 2003 ATMEL
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. */
  13. #ifndef __ASM_ARCH_HARDWARE_H
  14. #define __ASM_ARCH_HARDWARE_H
  15. #include <asm/sizes.h>
  16. /* DBGU base */
  17. /* rm9200, 9260/9g20, 9261/9g10, 9rl */
  18. #define AT91_BASE_DBGU0 0xfffff200
  19. /* 9263, 9g45 */
  20. #define AT91_BASE_DBGU1 0xffffee00
  21. #if defined(CONFIG_ARCH_AT91X40)
  22. #include <mach/at91x40.h>
  23. #else
  24. #include <mach/at91rm9200.h>
  25. #include <mach/at91sam9260.h>
  26. #include <mach/at91sam9261.h>
  27. #include <mach/at91sam9263.h>
  28. #include <mach/at91sam9rl.h>
  29. #include <mach/at91sam9g45.h>
  30. #include <mach/at91sam9x5.h>
  31. #include <mach/at91sam9n12.h>
  32. /*
  33. * On all at91 except rm9200 and x40 have the System Controller starts
  34. * at address 0xffffc000 and has a size of 16KiB.
  35. *
  36. * On rm9200 it's start at 0xfffe4000 of 111KiB with non reserved data starting
  37. * at 0xfffff000
  38. *
  39. * Removes the individual definitions of AT91_BASE_SYS and
  40. * replaces them with a common version at base 0xfffffc000 and size 16KiB
  41. * and map the same memory space
  42. */
  43. #define AT91_BASE_SYS 0xffffc000
  44. #endif
  45. /*
  46. * On all at91 have the Advanced Interrupt Controller starts at address
  47. * 0xfffff000 and the Power Management Controller starts at 0xfffffc00
  48. */
  49. #define AT91_AIC 0xfffff000
  50. #define AT91_PMC 0xfffffc00
  51. /*
  52. * Peripheral identifiers/interrupts.
  53. */
  54. #define AT91_ID_FIQ 0 /* Advanced Interrupt Controller (FIQ) */
  55. #define AT91_ID_SYS 1 /* System Peripherals */
  56. #ifdef CONFIG_MMU
  57. /*
  58. * Remap the peripherals from address 0xFFF78000 .. 0xFFFFFFFF
  59. * to 0xFEF78000 .. 0xFF000000. (544Kb)
  60. */
  61. #define AT91_IO_PHYS_BASE 0xFFF78000
  62. #define AT91_IO_VIRT_BASE (0xFF000000 - AT91_IO_SIZE)
  63. #else
  64. /*
  65. * Identity mapping for the non MMU case.
  66. */
  67. #define AT91_IO_PHYS_BASE AT91_BASE_SYS
  68. #define AT91_IO_VIRT_BASE AT91_IO_PHYS_BASE
  69. #endif
  70. #define AT91_IO_SIZE (0xFFFFFFFF - AT91_IO_PHYS_BASE + 1)
  71. /* Convert a physical IO address to virtual IO address */
  72. #define AT91_IO_P2V(x) ((x) - AT91_IO_PHYS_BASE + AT91_IO_VIRT_BASE)
  73. /*
  74. * Virtual to Physical Address mapping for IO devices.
  75. */
  76. #define AT91_VA_BASE_SYS AT91_IO_P2V(AT91_BASE_SYS)
  77. /* Internal SRAM is mapped below the IO devices */
  78. #define AT91_SRAM_MAX SZ_1M
  79. #define AT91_VIRT_BASE (AT91_IO_VIRT_BASE - AT91_SRAM_MAX)
  80. /* Serial ports */
  81. #define ATMEL_MAX_UART 7 /* 6 USART3's and one DBGU port (SAM9260) */
  82. /* External Memory Map */
  83. #define AT91_CHIPSELECT_0 0x10000000
  84. #define AT91_CHIPSELECT_1 0x20000000
  85. #define AT91_CHIPSELECT_2 0x30000000
  86. #define AT91_CHIPSELECT_3 0x40000000
  87. #define AT91_CHIPSELECT_4 0x50000000
  88. #define AT91_CHIPSELECT_5 0x60000000
  89. #define AT91_CHIPSELECT_6 0x70000000
  90. #define AT91_CHIPSELECT_7 0x80000000
  91. /* Clocks */
  92. #define AT91_SLOW_CLOCK 32768 /* slow clock */
  93. #endif