at91sam9g45_devices.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981
  1. /*
  2. * On-Chip devices setup code for the AT91SAM9G45 family
  3. *
  4. * Copyright (C) 2009 Atmel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <asm/mach/arch.h>
  13. #include <asm/mach/map.h>
  14. #include <linux/dma-mapping.h>
  15. #include <linux/gpio.h>
  16. #include <linux/clk.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/i2c-gpio.h>
  19. #include <linux/atmel-mci.h>
  20. #include <linux/platform_data/atmel-aes.h>
  21. #include <linux/platform_data/at91_adc.h>
  22. #include <linux/fb.h>
  23. #include <video/atmel_lcdc.h>
  24. #include <mach/at91_adc.h>
  25. #include <mach/board.h>
  26. #include <mach/at91sam9g45.h>
  27. #include <mach/at91sam9g45_matrix.h>
  28. #include <mach/at91_matrix.h>
  29. #include <mach/at91sam9_smc.h>
  30. #include <mach/at_hdmac.h>
  31. #include <mach/atmel-mci.h>
  32. #include <media/atmel-isi.h>
  33. #include "generic.h"
  34. #include "clock.h"
  35. /* --------------------------------------------------------------------
  36. * HDMAC - AHB DMA Controller
  37. * -------------------------------------------------------------------- */
  38. #if defined(CONFIG_AT_HDMAC) || defined(CONFIG_AT_HDMAC_MODULE)
  39. static u64 hdmac_dmamask = DMA_BIT_MASK(32);
  40. static struct resource hdmac_resources[] = {
  41. [0] = {
  42. .start = AT91SAM9G45_BASE_DMA,
  43. .end = AT91SAM9G45_BASE_DMA + SZ_512 - 1,
  44. .flags = IORESOURCE_MEM,
  45. },
  46. [1] = {
  47. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_DMA,
  48. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_DMA,
  49. .flags = IORESOURCE_IRQ,
  50. },
  51. };
  52. static struct platform_device at_hdmac_device = {
  53. .name = "at91sam9g45_dma",
  54. .id = -1,
  55. .dev = {
  56. .dma_mask = &hdmac_dmamask,
  57. .coherent_dma_mask = DMA_BIT_MASK(32),
  58. },
  59. .resource = hdmac_resources,
  60. .num_resources = ARRAY_SIZE(hdmac_resources),
  61. };
  62. void __init at91_add_device_hdmac(void)
  63. {
  64. platform_device_register(&at_hdmac_device);
  65. }
  66. #else
  67. void __init at91_add_device_hdmac(void) {}
  68. #endif
  69. /* --------------------------------------------------------------------
  70. * USB Host (OHCI)
  71. * -------------------------------------------------------------------- */
  72. #if defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE)
  73. static u64 ohci_dmamask = DMA_BIT_MASK(32);
  74. static struct at91_usbh_data usbh_ohci_data;
  75. static struct resource usbh_ohci_resources[] = {
  76. [0] = {
  77. .start = AT91SAM9G45_OHCI_BASE,
  78. .end = AT91SAM9G45_OHCI_BASE + SZ_1M - 1,
  79. .flags = IORESOURCE_MEM,
  80. },
  81. [1] = {
  82. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_UHPHS,
  83. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_UHPHS,
  84. .flags = IORESOURCE_IRQ,
  85. },
  86. };
  87. static struct platform_device at91_usbh_ohci_device = {
  88. .name = "at91_ohci",
  89. .id = -1,
  90. .dev = {
  91. .dma_mask = &ohci_dmamask,
  92. .coherent_dma_mask = DMA_BIT_MASK(32),
  93. .platform_data = &usbh_ohci_data,
  94. },
  95. .resource = usbh_ohci_resources,
  96. .num_resources = ARRAY_SIZE(usbh_ohci_resources),
  97. };
  98. void __init at91_add_device_usbh_ohci(struct at91_usbh_data *data)
  99. {
  100. int i;
  101. if (!data)
  102. return;
  103. /* Enable VBus control for UHP ports */
  104. for (i = 0; i < data->ports; i++) {
  105. if (gpio_is_valid(data->vbus_pin[i]))
  106. at91_set_gpio_output(data->vbus_pin[i],
  107. data->vbus_pin_active_low[i]);
  108. }
  109. /* Enable overcurrent notification */
  110. for (i = 0; i < data->ports; i++) {
  111. if (gpio_is_valid(data->overcurrent_pin[i]))
  112. at91_set_gpio_input(data->overcurrent_pin[i], 1);
  113. }
  114. usbh_ohci_data = *data;
  115. platform_device_register(&at91_usbh_ohci_device);
  116. }
  117. #else
  118. void __init at91_add_device_usbh_ohci(struct at91_usbh_data *data) {}
  119. #endif
  120. /* --------------------------------------------------------------------
  121. * USB Host HS (EHCI)
  122. * Needs an OHCI host for low and full speed management
  123. * -------------------------------------------------------------------- */
  124. #if defined(CONFIG_USB_EHCI_HCD) || defined(CONFIG_USB_EHCI_HCD_MODULE)
  125. static u64 ehci_dmamask = DMA_BIT_MASK(32);
  126. static struct at91_usbh_data usbh_ehci_data;
  127. static struct resource usbh_ehci_resources[] = {
  128. [0] = {
  129. .start = AT91SAM9G45_EHCI_BASE,
  130. .end = AT91SAM9G45_EHCI_BASE + SZ_1M - 1,
  131. .flags = IORESOURCE_MEM,
  132. },
  133. [1] = {
  134. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_UHPHS,
  135. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_UHPHS,
  136. .flags = IORESOURCE_IRQ,
  137. },
  138. };
  139. static struct platform_device at91_usbh_ehci_device = {
  140. .name = "atmel-ehci",
  141. .id = -1,
  142. .dev = {
  143. .dma_mask = &ehci_dmamask,
  144. .coherent_dma_mask = DMA_BIT_MASK(32),
  145. .platform_data = &usbh_ehci_data,
  146. },
  147. .resource = usbh_ehci_resources,
  148. .num_resources = ARRAY_SIZE(usbh_ehci_resources),
  149. };
  150. void __init at91_add_device_usbh_ehci(struct at91_usbh_data *data)
  151. {
  152. int i;
  153. if (!data)
  154. return;
  155. /* Enable VBus control for UHP ports */
  156. for (i = 0; i < data->ports; i++) {
  157. if (gpio_is_valid(data->vbus_pin[i]))
  158. at91_set_gpio_output(data->vbus_pin[i],
  159. data->vbus_pin_active_low[i]);
  160. }
  161. usbh_ehci_data = *data;
  162. platform_device_register(&at91_usbh_ehci_device);
  163. }
  164. #else
  165. void __init at91_add_device_usbh_ehci(struct at91_usbh_data *data) {}
  166. #endif
  167. /* --------------------------------------------------------------------
  168. * USB HS Device (Gadget)
  169. * -------------------------------------------------------------------- */
  170. #if defined(CONFIG_USB_ATMEL_USBA) || defined(CONFIG_USB_ATMEL_USBA_MODULE)
  171. static struct resource usba_udc_resources[] = {
  172. [0] = {
  173. .start = AT91SAM9G45_UDPHS_FIFO,
  174. .end = AT91SAM9G45_UDPHS_FIFO + SZ_512K - 1,
  175. .flags = IORESOURCE_MEM,
  176. },
  177. [1] = {
  178. .start = AT91SAM9G45_BASE_UDPHS,
  179. .end = AT91SAM9G45_BASE_UDPHS + SZ_1K - 1,
  180. .flags = IORESOURCE_MEM,
  181. },
  182. [2] = {
  183. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_UDPHS,
  184. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_UDPHS,
  185. .flags = IORESOURCE_IRQ,
  186. },
  187. };
  188. #define EP(nam, idx, maxpkt, maxbk, dma, isoc) \
  189. [idx] = { \
  190. .name = nam, \
  191. .index = idx, \
  192. .fifo_size = maxpkt, \
  193. .nr_banks = maxbk, \
  194. .can_dma = dma, \
  195. .can_isoc = isoc, \
  196. }
  197. static struct usba_ep_data usba_udc_ep[] __initdata = {
  198. EP("ep0", 0, 64, 1, 0, 0),
  199. EP("ep1", 1, 1024, 2, 1, 1),
  200. EP("ep2", 2, 1024, 2, 1, 1),
  201. EP("ep3", 3, 1024, 3, 1, 0),
  202. EP("ep4", 4, 1024, 3, 1, 0),
  203. EP("ep5", 5, 1024, 3, 1, 1),
  204. EP("ep6", 6, 1024, 3, 1, 1),
  205. };
  206. #undef EP
  207. /*
  208. * pdata doesn't have room for any endpoints, so we need to
  209. * append room for the ones we need right after it.
  210. */
  211. static struct {
  212. struct usba_platform_data pdata;
  213. struct usba_ep_data ep[7];
  214. } usba_udc_data;
  215. static struct platform_device at91_usba_udc_device = {
  216. .name = "atmel_usba_udc",
  217. .id = -1,
  218. .dev = {
  219. .platform_data = &usba_udc_data.pdata,
  220. },
  221. .resource = usba_udc_resources,
  222. .num_resources = ARRAY_SIZE(usba_udc_resources),
  223. };
  224. void __init at91_add_device_usba(struct usba_platform_data *data)
  225. {
  226. usba_udc_data.pdata.vbus_pin = -EINVAL;
  227. usba_udc_data.pdata.num_ep = ARRAY_SIZE(usba_udc_ep);
  228. memcpy(usba_udc_data.ep, usba_udc_ep, sizeof(usba_udc_ep));
  229. if (data && gpio_is_valid(data->vbus_pin)) {
  230. at91_set_gpio_input(data->vbus_pin, 0);
  231. at91_set_deglitch(data->vbus_pin, 1);
  232. usba_udc_data.pdata.vbus_pin = data->vbus_pin;
  233. }
  234. /* Pullup pin is handled internally by USB device peripheral */
  235. platform_device_register(&at91_usba_udc_device);
  236. }
  237. #else
  238. void __init at91_add_device_usba(struct usba_platform_data *data) {}
  239. #endif
  240. /* --------------------------------------------------------------------
  241. * Ethernet
  242. * -------------------------------------------------------------------- */
  243. #if defined(CONFIG_MACB) || defined(CONFIG_MACB_MODULE)
  244. static u64 eth_dmamask = DMA_BIT_MASK(32);
  245. static struct macb_platform_data eth_data;
  246. static struct resource eth_resources[] = {
  247. [0] = {
  248. .start = AT91SAM9G45_BASE_EMAC,
  249. .end = AT91SAM9G45_BASE_EMAC + SZ_16K - 1,
  250. .flags = IORESOURCE_MEM,
  251. },
  252. [1] = {
  253. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_EMAC,
  254. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_EMAC,
  255. .flags = IORESOURCE_IRQ,
  256. },
  257. };
  258. static struct platform_device at91sam9g45_eth_device = {
  259. .name = "macb",
  260. .id = -1,
  261. .dev = {
  262. .dma_mask = &eth_dmamask,
  263. .coherent_dma_mask = DMA_BIT_MASK(32),
  264. .platform_data = &eth_data,
  265. },
  266. .resource = eth_resources,
  267. .num_resources = ARRAY_SIZE(eth_resources),
  268. };
  269. void __init at91_add_device_eth(struct macb_platform_data *data)
  270. {
  271. if (!data)
  272. return;
  273. if (gpio_is_valid(data->phy_irq_pin)) {
  274. at91_set_gpio_input(data->phy_irq_pin, 0);
  275. at91_set_deglitch(data->phy_irq_pin, 1);
  276. }
  277. /* Pins used for MII and RMII */
  278. at91_set_A_periph(AT91_PIN_PA17, 0); /* ETXCK_EREFCK */
  279. at91_set_A_periph(AT91_PIN_PA15, 0); /* ERXDV */
  280. at91_set_A_periph(AT91_PIN_PA12, 0); /* ERX0 */
  281. at91_set_A_periph(AT91_PIN_PA13, 0); /* ERX1 */
  282. at91_set_A_periph(AT91_PIN_PA16, 0); /* ERXER */
  283. at91_set_A_periph(AT91_PIN_PA14, 0); /* ETXEN */
  284. at91_set_A_periph(AT91_PIN_PA10, 0); /* ETX0 */
  285. at91_set_A_periph(AT91_PIN_PA11, 0); /* ETX1 */
  286. at91_set_A_periph(AT91_PIN_PA19, 0); /* EMDIO */
  287. at91_set_A_periph(AT91_PIN_PA18, 0); /* EMDC */
  288. if (!data->is_rmii) {
  289. at91_set_B_periph(AT91_PIN_PA29, 0); /* ECRS */
  290. at91_set_B_periph(AT91_PIN_PA30, 0); /* ECOL */
  291. at91_set_B_periph(AT91_PIN_PA8, 0); /* ERX2 */
  292. at91_set_B_periph(AT91_PIN_PA9, 0); /* ERX3 */
  293. at91_set_B_periph(AT91_PIN_PA28, 0); /* ERXCK */
  294. at91_set_B_periph(AT91_PIN_PA6, 0); /* ETX2 */
  295. at91_set_B_periph(AT91_PIN_PA7, 0); /* ETX3 */
  296. at91_set_B_periph(AT91_PIN_PA27, 0); /* ETXER */
  297. }
  298. eth_data = *data;
  299. platform_device_register(&at91sam9g45_eth_device);
  300. }
  301. #else
  302. void __init at91_add_device_eth(struct macb_platform_data *data) {}
  303. #endif
  304. /* --------------------------------------------------------------------
  305. * MMC / SD
  306. * -------------------------------------------------------------------- */
  307. #if defined(CONFIG_MMC_ATMELMCI) || defined(CONFIG_MMC_ATMELMCI_MODULE)
  308. static u64 mmc_dmamask = DMA_BIT_MASK(32);
  309. static struct mci_platform_data mmc0_data, mmc1_data;
  310. static struct resource mmc0_resources[] = {
  311. [0] = {
  312. .start = AT91SAM9G45_BASE_MCI0,
  313. .end = AT91SAM9G45_BASE_MCI0 + SZ_16K - 1,
  314. .flags = IORESOURCE_MEM,
  315. },
  316. [1] = {
  317. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_MCI0,
  318. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_MCI0,
  319. .flags = IORESOURCE_IRQ,
  320. },
  321. };
  322. static struct platform_device at91sam9g45_mmc0_device = {
  323. .name = "atmel_mci",
  324. .id = 0,
  325. .dev = {
  326. .dma_mask = &mmc_dmamask,
  327. .coherent_dma_mask = DMA_BIT_MASK(32),
  328. .platform_data = &mmc0_data,
  329. },
  330. .resource = mmc0_resources,
  331. .num_resources = ARRAY_SIZE(mmc0_resources),
  332. };
  333. static struct resource mmc1_resources[] = {
  334. [0] = {
  335. .start = AT91SAM9G45_BASE_MCI1,
  336. .end = AT91SAM9G45_BASE_MCI1 + SZ_16K - 1,
  337. .flags = IORESOURCE_MEM,
  338. },
  339. [1] = {
  340. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_MCI1,
  341. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_MCI1,
  342. .flags = IORESOURCE_IRQ,
  343. },
  344. };
  345. static struct platform_device at91sam9g45_mmc1_device = {
  346. .name = "atmel_mci",
  347. .id = 1,
  348. .dev = {
  349. .dma_mask = &mmc_dmamask,
  350. .coherent_dma_mask = DMA_BIT_MASK(32),
  351. .platform_data = &mmc1_data,
  352. },
  353. .resource = mmc1_resources,
  354. .num_resources = ARRAY_SIZE(mmc1_resources),
  355. };
  356. /* Consider only one slot : slot 0 */
  357. void __init at91_add_device_mci(short mmc_id, struct mci_platform_data *data)
  358. {
  359. if (!data)
  360. return;
  361. /* Must have at least one usable slot */
  362. if (!data->slot[0].bus_width)
  363. return;
  364. #if defined(CONFIG_AT_HDMAC) || defined(CONFIG_AT_HDMAC_MODULE)
  365. {
  366. struct at_dma_slave *atslave;
  367. struct mci_dma_data *alt_atslave;
  368. alt_atslave = kzalloc(sizeof(struct mci_dma_data), GFP_KERNEL);
  369. atslave = &alt_atslave->sdata;
  370. /* DMA slave channel configuration */
  371. atslave->dma_dev = &at_hdmac_device.dev;
  372. atslave->cfg = ATC_FIFOCFG_HALFFIFO
  373. | ATC_SRC_H2SEL_HW | ATC_DST_H2SEL_HW;
  374. if (mmc_id == 0) /* MCI0 */
  375. atslave->cfg |= ATC_SRC_PER(AT_DMA_ID_MCI0)
  376. | ATC_DST_PER(AT_DMA_ID_MCI0);
  377. else /* MCI1 */
  378. atslave->cfg |= ATC_SRC_PER(AT_DMA_ID_MCI1)
  379. | ATC_DST_PER(AT_DMA_ID_MCI1);
  380. data->dma_slave = alt_atslave;
  381. }
  382. #endif
  383. /* input/irq */
  384. if (gpio_is_valid(data->slot[0].detect_pin)) {
  385. at91_set_gpio_input(data->slot[0].detect_pin, 1);
  386. at91_set_deglitch(data->slot[0].detect_pin, 1);
  387. }
  388. if (gpio_is_valid(data->slot[0].wp_pin))
  389. at91_set_gpio_input(data->slot[0].wp_pin, 1);
  390. if (mmc_id == 0) { /* MCI0 */
  391. /* CLK */
  392. at91_set_A_periph(AT91_PIN_PA0, 0);
  393. /* CMD */
  394. at91_set_A_periph(AT91_PIN_PA1, 1);
  395. /* DAT0, maybe DAT1..DAT3 and maybe DAT4..DAT7 */
  396. at91_set_A_periph(AT91_PIN_PA2, 1);
  397. if (data->slot[0].bus_width == 4) {
  398. at91_set_A_periph(AT91_PIN_PA3, 1);
  399. at91_set_A_periph(AT91_PIN_PA4, 1);
  400. at91_set_A_periph(AT91_PIN_PA5, 1);
  401. if (data->slot[0].bus_width == 8) {
  402. at91_set_A_periph(AT91_PIN_PA6, 1);
  403. at91_set_A_periph(AT91_PIN_PA7, 1);
  404. at91_set_A_periph(AT91_PIN_PA8, 1);
  405. at91_set_A_periph(AT91_PIN_PA9, 1);
  406. }
  407. }
  408. mmc0_data = *data;
  409. platform_device_register(&at91sam9g45_mmc0_device);
  410. } else { /* MCI1 */
  411. /* CLK */
  412. at91_set_A_periph(AT91_PIN_PA31, 0);
  413. /* CMD */
  414. at91_set_A_periph(AT91_PIN_PA22, 1);
  415. /* DAT0, maybe DAT1..DAT3 and maybe DAT4..DAT7 */
  416. at91_set_A_periph(AT91_PIN_PA23, 1);
  417. if (data->slot[0].bus_width == 4) {
  418. at91_set_A_periph(AT91_PIN_PA24, 1);
  419. at91_set_A_periph(AT91_PIN_PA25, 1);
  420. at91_set_A_periph(AT91_PIN_PA26, 1);
  421. if (data->slot[0].bus_width == 8) {
  422. at91_set_A_periph(AT91_PIN_PA27, 1);
  423. at91_set_A_periph(AT91_PIN_PA28, 1);
  424. at91_set_A_periph(AT91_PIN_PA29, 1);
  425. at91_set_A_periph(AT91_PIN_PA30, 1);
  426. }
  427. }
  428. mmc1_data = *data;
  429. platform_device_register(&at91sam9g45_mmc1_device);
  430. }
  431. }
  432. #else
  433. void __init at91_add_device_mci(short mmc_id, struct mci_platform_data *data) {}
  434. #endif
  435. /* --------------------------------------------------------------------
  436. * NAND / SmartMedia
  437. * -------------------------------------------------------------------- */
  438. #if defined(CONFIG_MTD_NAND_ATMEL) || defined(CONFIG_MTD_NAND_ATMEL_MODULE)
  439. static struct atmel_nand_data nand_data;
  440. #define NAND_BASE AT91_CHIPSELECT_3
  441. static struct resource nand_resources[] = {
  442. [0] = {
  443. .start = NAND_BASE,
  444. .end = NAND_BASE + SZ_256M - 1,
  445. .flags = IORESOURCE_MEM,
  446. },
  447. [1] = {
  448. .start = AT91SAM9G45_BASE_ECC,
  449. .end = AT91SAM9G45_BASE_ECC + SZ_512 - 1,
  450. .flags = IORESOURCE_MEM,
  451. }
  452. };
  453. static struct platform_device at91sam9g45_nand_device = {
  454. .name = "atmel_nand",
  455. .id = -1,
  456. .dev = {
  457. .platform_data = &nand_data,
  458. },
  459. .resource = nand_resources,
  460. .num_resources = ARRAY_SIZE(nand_resources),
  461. };
  462. void __init at91_add_device_nand(struct atmel_nand_data *data)
  463. {
  464. unsigned long csa;
  465. if (!data)
  466. return;
  467. csa = at91_matrix_read(AT91_MATRIX_EBICSA);
  468. at91_matrix_write(AT91_MATRIX_EBICSA, csa | AT91_MATRIX_EBI_CS3A_SMC_SMARTMEDIA);
  469. /* enable pin */
  470. if (gpio_is_valid(data->enable_pin))
  471. at91_set_gpio_output(data->enable_pin, 1);
  472. /* ready/busy pin */
  473. if (gpio_is_valid(data->rdy_pin))
  474. at91_set_gpio_input(data->rdy_pin, 1);
  475. /* card detect pin */
  476. if (gpio_is_valid(data->det_pin))
  477. at91_set_gpio_input(data->det_pin, 1);
  478. nand_data = *data;
  479. platform_device_register(&at91sam9g45_nand_device);
  480. }
  481. #else
  482. void __init at91_add_device_nand(struct atmel_nand_data *data) {}
  483. #endif
  484. /* --------------------------------------------------------------------
  485. * TWI (i2c)
  486. * -------------------------------------------------------------------- */
  487. /*
  488. * Prefer the GPIO code since the TWI controller isn't robust
  489. * (gets overruns and underruns under load) and can only issue
  490. * repeated STARTs in one scenario (the driver doesn't yet handle them).
  491. */
  492. #if defined(CONFIG_I2C_GPIO) || defined(CONFIG_I2C_GPIO_MODULE)
  493. static struct i2c_gpio_platform_data pdata_i2c0 = {
  494. .sda_pin = AT91_PIN_PA20,
  495. .sda_is_open_drain = 1,
  496. .scl_pin = AT91_PIN_PA21,
  497. .scl_is_open_drain = 1,
  498. .udelay = 5, /* ~100 kHz */
  499. };
  500. static struct platform_device at91sam9g45_twi0_device = {
  501. .name = "i2c-gpio",
  502. .id = 0,
  503. .dev.platform_data = &pdata_i2c0,
  504. };
  505. static struct i2c_gpio_platform_data pdata_i2c1 = {
  506. .sda_pin = AT91_PIN_PB10,
  507. .sda_is_open_drain = 1,
  508. .scl_pin = AT91_PIN_PB11,
  509. .scl_is_open_drain = 1,
  510. .udelay = 5, /* ~100 kHz */
  511. };
  512. static struct platform_device at91sam9g45_twi1_device = {
  513. .name = "i2c-gpio",
  514. .id = 1,
  515. .dev.platform_data = &pdata_i2c1,
  516. };
  517. void __init at91_add_device_i2c(short i2c_id, struct i2c_board_info *devices, int nr_devices)
  518. {
  519. i2c_register_board_info(i2c_id, devices, nr_devices);
  520. if (i2c_id == 0) {
  521. at91_set_GPIO_periph(AT91_PIN_PA20, 1); /* TWD (SDA) */
  522. at91_set_multi_drive(AT91_PIN_PA20, 1);
  523. at91_set_GPIO_periph(AT91_PIN_PA21, 1); /* TWCK (SCL) */
  524. at91_set_multi_drive(AT91_PIN_PA21, 1);
  525. platform_device_register(&at91sam9g45_twi0_device);
  526. } else {
  527. at91_set_GPIO_periph(AT91_PIN_PB10, 1); /* TWD (SDA) */
  528. at91_set_multi_drive(AT91_PIN_PB10, 1);
  529. at91_set_GPIO_periph(AT91_PIN_PB11, 1); /* TWCK (SCL) */
  530. at91_set_multi_drive(AT91_PIN_PB11, 1);
  531. platform_device_register(&at91sam9g45_twi1_device);
  532. }
  533. }
  534. #elif defined(CONFIG_I2C_AT91) || defined(CONFIG_I2C_AT91_MODULE)
  535. static struct resource twi0_resources[] = {
  536. [0] = {
  537. .start = AT91SAM9G45_BASE_TWI0,
  538. .end = AT91SAM9G45_BASE_TWI0 + SZ_16K - 1,
  539. .flags = IORESOURCE_MEM,
  540. },
  541. [1] = {
  542. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_TWI0,
  543. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_TWI0,
  544. .flags = IORESOURCE_IRQ,
  545. },
  546. };
  547. static struct platform_device at91sam9g45_twi0_device = {
  548. .name = "at91_i2c",
  549. .id = 0,
  550. .resource = twi0_resources,
  551. .num_resources = ARRAY_SIZE(twi0_resources),
  552. };
  553. static struct resource twi1_resources[] = {
  554. [0] = {
  555. .start = AT91SAM9G45_BASE_TWI1,
  556. .end = AT91SAM9G45_BASE_TWI1 + SZ_16K - 1,
  557. .flags = IORESOURCE_MEM,
  558. },
  559. [1] = {
  560. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_TWI1,
  561. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_TWI1,
  562. .flags = IORESOURCE_IRQ,
  563. },
  564. };
  565. static struct platform_device at91sam9g45_twi1_device = {
  566. .name = "at91_i2c",
  567. .id = 1,
  568. .resource = twi1_resources,
  569. .num_resources = ARRAY_SIZE(twi1_resources),
  570. };
  571. void __init at91_add_device_i2c(short i2c_id, struct i2c_board_info *devices, int nr_devices)
  572. {
  573. i2c_register_board_info(i2c_id, devices, nr_devices);
  574. /* pins used for TWI interface */
  575. if (i2c_id == 0) {
  576. at91_set_A_periph(AT91_PIN_PA20, 0); /* TWD */
  577. at91_set_multi_drive(AT91_PIN_PA20, 1);
  578. at91_set_A_periph(AT91_PIN_PA21, 0); /* TWCK */
  579. at91_set_multi_drive(AT91_PIN_PA21, 1);
  580. platform_device_register(&at91sam9g45_twi0_device);
  581. } else {
  582. at91_set_A_periph(AT91_PIN_PB10, 0); /* TWD */
  583. at91_set_multi_drive(AT91_PIN_PB10, 1);
  584. at91_set_A_periph(AT91_PIN_PB11, 0); /* TWCK */
  585. at91_set_multi_drive(AT91_PIN_PB11, 1);
  586. platform_device_register(&at91sam9g45_twi1_device);
  587. }
  588. }
  589. #else
  590. void __init at91_add_device_i2c(short i2c_id, struct i2c_board_info *devices, int nr_devices) {}
  591. #endif
  592. /* --------------------------------------------------------------------
  593. * SPI
  594. * -------------------------------------------------------------------- */
  595. #if defined(CONFIG_SPI_ATMEL) || defined(CONFIG_SPI_ATMEL_MODULE)
  596. static u64 spi_dmamask = DMA_BIT_MASK(32);
  597. static struct resource spi0_resources[] = {
  598. [0] = {
  599. .start = AT91SAM9G45_BASE_SPI0,
  600. .end = AT91SAM9G45_BASE_SPI0 + SZ_16K - 1,
  601. .flags = IORESOURCE_MEM,
  602. },
  603. [1] = {
  604. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_SPI0,
  605. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_SPI0,
  606. .flags = IORESOURCE_IRQ,
  607. },
  608. };
  609. static struct platform_device at91sam9g45_spi0_device = {
  610. .name = "atmel_spi",
  611. .id = 0,
  612. .dev = {
  613. .dma_mask = &spi_dmamask,
  614. .coherent_dma_mask = DMA_BIT_MASK(32),
  615. },
  616. .resource = spi0_resources,
  617. .num_resources = ARRAY_SIZE(spi0_resources),
  618. };
  619. static const unsigned spi0_standard_cs[4] = { AT91_PIN_PB3, AT91_PIN_PB18, AT91_PIN_PB19, AT91_PIN_PD27 };
  620. static struct resource spi1_resources[] = {
  621. [0] = {
  622. .start = AT91SAM9G45_BASE_SPI1,
  623. .end = AT91SAM9G45_BASE_SPI1 + SZ_16K - 1,
  624. .flags = IORESOURCE_MEM,
  625. },
  626. [1] = {
  627. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_SPI1,
  628. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_SPI1,
  629. .flags = IORESOURCE_IRQ,
  630. },
  631. };
  632. static struct platform_device at91sam9g45_spi1_device = {
  633. .name = "atmel_spi",
  634. .id = 1,
  635. .dev = {
  636. .dma_mask = &spi_dmamask,
  637. .coherent_dma_mask = DMA_BIT_MASK(32),
  638. },
  639. .resource = spi1_resources,
  640. .num_resources = ARRAY_SIZE(spi1_resources),
  641. };
  642. static const unsigned spi1_standard_cs[4] = { AT91_PIN_PB17, AT91_PIN_PD28, AT91_PIN_PD18, AT91_PIN_PD19 };
  643. void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices)
  644. {
  645. int i;
  646. unsigned long cs_pin;
  647. short enable_spi0 = 0;
  648. short enable_spi1 = 0;
  649. /* Choose SPI chip-selects */
  650. for (i = 0; i < nr_devices; i++) {
  651. if (devices[i].controller_data)
  652. cs_pin = (unsigned long) devices[i].controller_data;
  653. else if (devices[i].bus_num == 0)
  654. cs_pin = spi0_standard_cs[devices[i].chip_select];
  655. else
  656. cs_pin = spi1_standard_cs[devices[i].chip_select];
  657. if (!gpio_is_valid(cs_pin))
  658. continue;
  659. if (devices[i].bus_num == 0)
  660. enable_spi0 = 1;
  661. else
  662. enable_spi1 = 1;
  663. /* enable chip-select pin */
  664. at91_set_gpio_output(cs_pin, 1);
  665. /* pass chip-select pin to driver */
  666. devices[i].controller_data = (void *) cs_pin;
  667. }
  668. spi_register_board_info(devices, nr_devices);
  669. /* Configure SPI bus(es) */
  670. if (enable_spi0) {
  671. at91_set_A_periph(AT91_PIN_PB0, 0); /* SPI0_MISO */
  672. at91_set_A_periph(AT91_PIN_PB1, 0); /* SPI0_MOSI */
  673. at91_set_A_periph(AT91_PIN_PB2, 0); /* SPI0_SPCK */
  674. platform_device_register(&at91sam9g45_spi0_device);
  675. }
  676. if (enable_spi1) {
  677. at91_set_A_periph(AT91_PIN_PB14, 0); /* SPI1_MISO */
  678. at91_set_A_periph(AT91_PIN_PB15, 0); /* SPI1_MOSI */
  679. at91_set_A_periph(AT91_PIN_PB16, 0); /* SPI1_SPCK */
  680. platform_device_register(&at91sam9g45_spi1_device);
  681. }
  682. }
  683. #else
  684. void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices) {}
  685. #endif
  686. /* --------------------------------------------------------------------
  687. * AC97
  688. * -------------------------------------------------------------------- */
  689. #if defined(CONFIG_SND_ATMEL_AC97C) || defined(CONFIG_SND_ATMEL_AC97C_MODULE)
  690. static u64 ac97_dmamask = DMA_BIT_MASK(32);
  691. static struct ac97c_platform_data ac97_data;
  692. static struct resource ac97_resources[] = {
  693. [0] = {
  694. .start = AT91SAM9G45_BASE_AC97C,
  695. .end = AT91SAM9G45_BASE_AC97C + SZ_16K - 1,
  696. .flags = IORESOURCE_MEM,
  697. },
  698. [1] = {
  699. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_AC97C,
  700. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_AC97C,
  701. .flags = IORESOURCE_IRQ,
  702. },
  703. };
  704. static struct platform_device at91sam9g45_ac97_device = {
  705. .name = "atmel_ac97c",
  706. .id = 0,
  707. .dev = {
  708. .dma_mask = &ac97_dmamask,
  709. .coherent_dma_mask = DMA_BIT_MASK(32),
  710. .platform_data = &ac97_data,
  711. },
  712. .resource = ac97_resources,
  713. .num_resources = ARRAY_SIZE(ac97_resources),
  714. };
  715. void __init at91_add_device_ac97(struct ac97c_platform_data *data)
  716. {
  717. if (!data)
  718. return;
  719. at91_set_A_periph(AT91_PIN_PD8, 0); /* AC97FS */
  720. at91_set_A_periph(AT91_PIN_PD9, 0); /* AC97CK */
  721. at91_set_A_periph(AT91_PIN_PD7, 0); /* AC97TX */
  722. at91_set_A_periph(AT91_PIN_PD6, 0); /* AC97RX */
  723. /* reset */
  724. if (gpio_is_valid(data->reset_pin))
  725. at91_set_gpio_output(data->reset_pin, 0);
  726. ac97_data = *data;
  727. platform_device_register(&at91sam9g45_ac97_device);
  728. }
  729. #else
  730. void __init at91_add_device_ac97(struct ac97c_platform_data *data) {}
  731. #endif
  732. /* --------------------------------------------------------------------
  733. * Image Sensor Interface
  734. * -------------------------------------------------------------------- */
  735. #if defined(CONFIG_VIDEO_ATMEL_ISI) || defined(CONFIG_VIDEO_ATMEL_ISI_MODULE)
  736. static u64 isi_dmamask = DMA_BIT_MASK(32);
  737. static struct isi_platform_data isi_data;
  738. struct resource isi_resources[] = {
  739. [0] = {
  740. .start = AT91SAM9G45_BASE_ISI,
  741. .end = AT91SAM9G45_BASE_ISI + SZ_16K - 1,
  742. .flags = IORESOURCE_MEM,
  743. },
  744. [1] = {
  745. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_ISI,
  746. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_ISI,
  747. .flags = IORESOURCE_IRQ,
  748. },
  749. };
  750. static struct platform_device at91sam9g45_isi_device = {
  751. .name = "atmel_isi",
  752. .id = 0,
  753. .dev = {
  754. .dma_mask = &isi_dmamask,
  755. .coherent_dma_mask = DMA_BIT_MASK(32),
  756. .platform_data = &isi_data,
  757. },
  758. .resource = isi_resources,
  759. .num_resources = ARRAY_SIZE(isi_resources),
  760. };
  761. static struct clk_lookup isi_mck_lookups[] = {
  762. CLKDEV_CON_DEV_ID("isi_mck", "atmel_isi.0", NULL),
  763. };
  764. void __init at91_add_device_isi(struct isi_platform_data *data,
  765. bool use_pck_as_mck)
  766. {
  767. struct clk *pck;
  768. struct clk *parent;
  769. if (!data)
  770. return;
  771. isi_data = *data;
  772. at91_set_A_periph(AT91_PIN_PB20, 0); /* ISI_D0 */
  773. at91_set_A_periph(AT91_PIN_PB21, 0); /* ISI_D1 */
  774. at91_set_A_periph(AT91_PIN_PB22, 0); /* ISI_D2 */
  775. at91_set_A_periph(AT91_PIN_PB23, 0); /* ISI_D3 */
  776. at91_set_A_periph(AT91_PIN_PB24, 0); /* ISI_D4 */
  777. at91_set_A_periph(AT91_PIN_PB25, 0); /* ISI_D5 */
  778. at91_set_A_periph(AT91_PIN_PB26, 0); /* ISI_D6 */
  779. at91_set_A_periph(AT91_PIN_PB27, 0); /* ISI_D7 */
  780. at91_set_A_periph(AT91_PIN_PB28, 0); /* ISI_PCK */
  781. at91_set_A_periph(AT91_PIN_PB30, 0); /* ISI_HSYNC */
  782. at91_set_A_periph(AT91_PIN_PB29, 0); /* ISI_VSYNC */
  783. at91_set_B_periph(AT91_PIN_PB8, 0); /* ISI_PD8 */
  784. at91_set_B_periph(AT91_PIN_PB9, 0); /* ISI_PD9 */
  785. at91_set_B_periph(AT91_PIN_PB10, 0); /* ISI_PD10 */
  786. at91_set_B_periph(AT91_PIN_PB11, 0); /* ISI_PD11 */
  787. platform_device_register(&at91sam9g45_isi_device);
  788. if (use_pck_as_mck) {
  789. at91_set_B_periph(AT91_PIN_PB31, 0); /* ISI_MCK (PCK1) */
  790. pck = clk_get(NULL, "pck1");
  791. parent = clk_get(NULL, "plla");
  792. BUG_ON(IS_ERR(pck) || IS_ERR(parent));
  793. if (clk_set_parent(pck, parent)) {
  794. pr_err("Failed to set PCK's parent\n");
  795. } else {
  796. /* Register PCK as ISI_MCK */
  797. isi_mck_lookups[0].clk = pck;
  798. clkdev_add_table(isi_mck_lookups,
  799. ARRAY_SIZE(isi_mck_lookups));
  800. }
  801. clk_put(pck);
  802. clk_put(parent);
  803. }
  804. }
  805. #else
  806. void __init at91_add_device_isi(struct isi_platform_data *data,
  807. bool use_pck_as_mck) {}
  808. #endif
  809. /* --------------------------------------------------------------------
  810. * LCD Controller
  811. * -------------------------------------------------------------------- */
  812. #if defined(CONFIG_FB_ATMEL) || defined(CONFIG_FB_ATMEL_MODULE)
  813. static u64 lcdc_dmamask = DMA_BIT_MASK(32);
  814. static struct atmel_lcdfb_info lcdc_data;
  815. static struct resource lcdc_resources[] = {
  816. [0] = {
  817. .start = AT91SAM9G45_LCDC_BASE,
  818. .end = AT91SAM9G45_LCDC_BASE + SZ_4K - 1,
  819. .flags = IORESOURCE_MEM,
  820. },
  821. [1] = {
  822. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_LCDC,
  823. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_LCDC,
  824. .flags = IORESOURCE_IRQ,
  825. },
  826. };
  827. static struct platform_device at91_lcdc_device = {
  828. .name = "atmel_lcdfb",
  829. .id = 0,
  830. .dev = {
  831. .dma_mask = &lcdc_dmamask,
  832. .coherent_dma_mask = DMA_BIT_MASK(32),
  833. .platform_data = &lcdc_data,
  834. },
  835. .resource = lcdc_resources,
  836. .num_resources = ARRAY_SIZE(lcdc_resources),
  837. };
  838. void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data)
  839. {
  840. if (!data)
  841. return;
  842. at91_set_A_periph(AT91_PIN_PE0, 0); /* LCDDPWR */
  843. at91_set_A_periph(AT91_PIN_PE2, 0); /* LCDCC */
  844. at91_set_A_periph(AT91_PIN_PE3, 0); /* LCDVSYNC */
  845. at91_set_A_periph(AT91_PIN_PE4, 0); /* LCDHSYNC */
  846. at91_set_A_periph(AT91_PIN_PE5, 0); /* LCDDOTCK */
  847. at91_set_A_periph(AT91_PIN_PE6, 0); /* LCDDEN */
  848. at91_set_A_periph(AT91_PIN_PE7, 0); /* LCDD0 */
  849. at91_set_A_periph(AT91_PIN_PE8, 0); /* LCDD1 */
  850. at91_set_A_periph(AT91_PIN_PE9, 0); /* LCDD2 */
  851. at91_set_A_periph(AT91_PIN_PE10, 0); /* LCDD3 */
  852. at91_set_A_periph(AT91_PIN_PE11, 0); /* LCDD4 */
  853. at91_set_A_periph(AT91_PIN_PE12, 0); /* LCDD5 */
  854. at91_set_A_periph(AT91_PIN_PE13, 0); /* LCDD6 */
  855. at91_set_A_periph(AT91_PIN_PE14, 0); /* LCDD7 */
  856. at91_set_A_periph(AT91_PIN_PE15, 0); /* LCDD8 */
  857. at91_set_A_periph(AT91_PIN_PE16, 0); /* LCDD9 */
  858. at91_set_A_periph(AT91_PIN_PE17, 0); /* LCDD10 */
  859. at91_set_A_periph(AT91_PIN_PE18, 0); /* LCDD11 */
  860. at91_set_A_periph(AT91_PIN_PE19, 0); /* LCDD12 */
  861. at91_set_A_periph(AT91_PIN_PE20, 0); /* LCDD13 */
  862. at91_set_A_periph(AT91_PIN_PE21, 0); /* LCDD14 */
  863. at91_set_A_periph(AT91_PIN_PE22, 0); /* LCDD15 */
  864. at91_set_A_periph(AT91_PIN_PE23, 0); /* LCDD16 */
  865. at91_set_A_periph(AT91_PIN_PE24, 0); /* LCDD17 */
  866. at91_set_A_periph(AT91_PIN_PE25, 0); /* LCDD18 */
  867. at91_set_A_periph(AT91_PIN_PE26, 0); /* LCDD19 */
  868. at91_set_A_periph(AT91_PIN_PE27, 0); /* LCDD20 */
  869. at91_set_A_periph(AT91_PIN_PE28, 0); /* LCDD21 */
  870. at91_set_A_periph(AT91_PIN_PE29, 0); /* LCDD22 */
  871. at91_set_A_periph(AT91_PIN_PE30, 0); /* LCDD23 */
  872. lcdc_data = *data;
  873. platform_device_register(&at91_lcdc_device);
  874. }
  875. #else
  876. void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data) {}
  877. #endif
  878. /* --------------------------------------------------------------------
  879. * Timer/Counter block
  880. * -------------------------------------------------------------------- */
  881. #ifdef CONFIG_ATMEL_TCLIB
  882. static struct resource tcb0_resources[] = {
  883. [0] = {
  884. .start = AT91SAM9G45_BASE_TCB0,
  885. .end = AT91SAM9G45_BASE_TCB0 + SZ_256 - 1,
  886. .flags = IORESOURCE_MEM,
  887. },
  888. [1] = {
  889. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_TCB,
  890. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_TCB,
  891. .flags = IORESOURCE_IRQ,
  892. },
  893. };
  894. static struct platform_device at91sam9g45_tcb0_device = {
  895. .name = "atmel_tcb",
  896. .id = 0,
  897. .resource = tcb0_resources,
  898. .num_resources = ARRAY_SIZE(tcb0_resources),
  899. };
  900. /* TCB1 begins with TC3 */
  901. static struct resource tcb1_resources[] = {
  902. [0] = {
  903. .start = AT91SAM9G45_BASE_TCB1,
  904. .end = AT91SAM9G45_BASE_TCB1 + SZ_256 - 1,
  905. .flags = IORESOURCE_MEM,
  906. },
  907. [1] = {
  908. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_TCB,
  909. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_TCB,
  910. .flags = IORESOURCE_IRQ,
  911. },
  912. };
  913. static struct platform_device at91sam9g45_tcb1_device = {
  914. .name = "atmel_tcb",
  915. .id = 1,
  916. .resource = tcb1_resources,
  917. .num_resources = ARRAY_SIZE(tcb1_resources),
  918. };
  919. static void __init at91_add_device_tc(void)
  920. {
  921. platform_device_register(&at91sam9g45_tcb0_device);
  922. platform_device_register(&at91sam9g45_tcb1_device);
  923. }
  924. #else
  925. static void __init at91_add_device_tc(void) { }
  926. #endif
  927. /* --------------------------------------------------------------------
  928. * RTC
  929. * -------------------------------------------------------------------- */
  930. #if defined(CONFIG_RTC_DRV_AT91RM9200) || defined(CONFIG_RTC_DRV_AT91RM9200_MODULE)
  931. static struct resource rtc_resources[] = {
  932. [0] = {
  933. .start = AT91SAM9G45_BASE_RTC,
  934. .end = AT91SAM9G45_BASE_RTC + SZ_256 - 1,
  935. .flags = IORESOURCE_MEM,
  936. },
  937. [1] = {
  938. .start = NR_IRQS_LEGACY + AT91_ID_SYS,
  939. .end = NR_IRQS_LEGACY + AT91_ID_SYS,
  940. .flags = IORESOURCE_IRQ,
  941. },
  942. };
  943. static struct platform_device at91sam9g45_rtc_device = {
  944. .name = "at91_rtc",
  945. .id = -1,
  946. .resource = rtc_resources,
  947. .num_resources = ARRAY_SIZE(rtc_resources),
  948. };
  949. static void __init at91_add_device_rtc(void)
  950. {
  951. platform_device_register(&at91sam9g45_rtc_device);
  952. }
  953. #else
  954. static void __init at91_add_device_rtc(void) {}
  955. #endif
  956. /* --------------------------------------------------------------------
  957. * Touchscreen
  958. * -------------------------------------------------------------------- */
  959. #if defined(CONFIG_TOUCHSCREEN_ATMEL_TSADCC) || defined(CONFIG_TOUCHSCREEN_ATMEL_TSADCC_MODULE)
  960. static u64 tsadcc_dmamask = DMA_BIT_MASK(32);
  961. static struct at91_tsadcc_data tsadcc_data;
  962. static struct resource tsadcc_resources[] = {
  963. [0] = {
  964. .start = AT91SAM9G45_BASE_TSC,
  965. .end = AT91SAM9G45_BASE_TSC + SZ_16K - 1,
  966. .flags = IORESOURCE_MEM,
  967. },
  968. [1] = {
  969. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_TSC,
  970. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_TSC,
  971. .flags = IORESOURCE_IRQ,
  972. }
  973. };
  974. static struct platform_device at91sam9g45_tsadcc_device = {
  975. .name = "atmel_tsadcc",
  976. .id = -1,
  977. .dev = {
  978. .dma_mask = &tsadcc_dmamask,
  979. .coherent_dma_mask = DMA_BIT_MASK(32),
  980. .platform_data = &tsadcc_data,
  981. },
  982. .resource = tsadcc_resources,
  983. .num_resources = ARRAY_SIZE(tsadcc_resources),
  984. };
  985. void __init at91_add_device_tsadcc(struct at91_tsadcc_data *data)
  986. {
  987. if (!data)
  988. return;
  989. at91_set_gpio_input(AT91_PIN_PD20, 0); /* AD0_XR */
  990. at91_set_gpio_input(AT91_PIN_PD21, 0); /* AD1_XL */
  991. at91_set_gpio_input(AT91_PIN_PD22, 0); /* AD2_YT */
  992. at91_set_gpio_input(AT91_PIN_PD23, 0); /* AD3_TB */
  993. tsadcc_data = *data;
  994. platform_device_register(&at91sam9g45_tsadcc_device);
  995. }
  996. #else
  997. void __init at91_add_device_tsadcc(struct at91_tsadcc_data *data) {}
  998. #endif
  999. /* --------------------------------------------------------------------
  1000. * ADC
  1001. * -------------------------------------------------------------------- */
  1002. #if IS_ENABLED(CONFIG_AT91_ADC)
  1003. static struct at91_adc_data adc_data;
  1004. static struct resource adc_resources[] = {
  1005. [0] = {
  1006. .start = AT91SAM9G45_BASE_TSC,
  1007. .end = AT91SAM9G45_BASE_TSC + SZ_16K - 1,
  1008. .flags = IORESOURCE_MEM,
  1009. },
  1010. [1] = {
  1011. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_TSC,
  1012. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_TSC,
  1013. .flags = IORESOURCE_IRQ,
  1014. }
  1015. };
  1016. static struct platform_device at91_adc_device = {
  1017. .name = "at91_adc",
  1018. .id = -1,
  1019. .dev = {
  1020. .platform_data = &adc_data,
  1021. },
  1022. .resource = adc_resources,
  1023. .num_resources = ARRAY_SIZE(adc_resources),
  1024. };
  1025. static struct at91_adc_trigger at91_adc_triggers[] = {
  1026. [0] = {
  1027. .name = "external-rising",
  1028. .value = 1,
  1029. .is_external = true,
  1030. },
  1031. [1] = {
  1032. .name = "external-falling",
  1033. .value = 2,
  1034. .is_external = true,
  1035. },
  1036. [2] = {
  1037. .name = "external-any",
  1038. .value = 3,
  1039. .is_external = true,
  1040. },
  1041. [3] = {
  1042. .name = "continuous",
  1043. .value = 6,
  1044. .is_external = false,
  1045. },
  1046. };
  1047. static struct at91_adc_reg_desc at91_adc_register_g45 = {
  1048. .channel_base = AT91_ADC_CHR(0),
  1049. .drdy_mask = AT91_ADC_DRDY,
  1050. .status_register = AT91_ADC_SR,
  1051. .trigger_register = 0x08,
  1052. };
  1053. void __init at91_add_device_adc(struct at91_adc_data *data)
  1054. {
  1055. if (!data)
  1056. return;
  1057. if (test_bit(0, &data->channels_used))
  1058. at91_set_gpio_input(AT91_PIN_PD20, 0);
  1059. if (test_bit(1, &data->channels_used))
  1060. at91_set_gpio_input(AT91_PIN_PD21, 0);
  1061. if (test_bit(2, &data->channels_used))
  1062. at91_set_gpio_input(AT91_PIN_PD22, 0);
  1063. if (test_bit(3, &data->channels_used))
  1064. at91_set_gpio_input(AT91_PIN_PD23, 0);
  1065. if (test_bit(4, &data->channels_used))
  1066. at91_set_gpio_input(AT91_PIN_PD24, 0);
  1067. if (test_bit(5, &data->channels_used))
  1068. at91_set_gpio_input(AT91_PIN_PD25, 0);
  1069. if (test_bit(6, &data->channels_used))
  1070. at91_set_gpio_input(AT91_PIN_PD26, 0);
  1071. if (test_bit(7, &data->channels_used))
  1072. at91_set_gpio_input(AT91_PIN_PD27, 0);
  1073. if (data->use_external_triggers)
  1074. at91_set_A_periph(AT91_PIN_PD28, 0);
  1075. data->num_channels = 8;
  1076. data->startup_time = 40;
  1077. data->registers = &at91_adc_register_g45;
  1078. data->trigger_number = 4;
  1079. data->trigger_list = at91_adc_triggers;
  1080. adc_data = *data;
  1081. platform_device_register(&at91_adc_device);
  1082. }
  1083. #else
  1084. void __init at91_add_device_adc(struct at91_adc_data *data) {}
  1085. #endif
  1086. /* --------------------------------------------------------------------
  1087. * RTT
  1088. * -------------------------------------------------------------------- */
  1089. static struct resource rtt_resources[] = {
  1090. {
  1091. .start = AT91SAM9G45_BASE_RTT,
  1092. .end = AT91SAM9G45_BASE_RTT + SZ_16 - 1,
  1093. .flags = IORESOURCE_MEM,
  1094. }, {
  1095. .flags = IORESOURCE_MEM,
  1096. }
  1097. };
  1098. static struct platform_device at91sam9g45_rtt_device = {
  1099. .name = "at91_rtt",
  1100. .id = 0,
  1101. .resource = rtt_resources,
  1102. };
  1103. #if IS_ENABLED(CONFIG_RTC_DRV_AT91SAM9)
  1104. static void __init at91_add_device_rtt_rtc(void)
  1105. {
  1106. at91sam9g45_rtt_device.name = "rtc-at91sam9";
  1107. /*
  1108. * The second resource is needed:
  1109. * GPBR will serve as the storage for RTC time offset
  1110. */
  1111. at91sam9g45_rtt_device.num_resources = 2;
  1112. rtt_resources[1].start = AT91SAM9G45_BASE_GPBR +
  1113. 4 * CONFIG_RTC_DRV_AT91SAM9_GPBR;
  1114. rtt_resources[1].end = rtt_resources[1].start + 3;
  1115. }
  1116. #else
  1117. static void __init at91_add_device_rtt_rtc(void)
  1118. {
  1119. /* Only one resource is needed: RTT not used as RTC */
  1120. at91sam9g45_rtt_device.num_resources = 1;
  1121. }
  1122. #endif
  1123. static void __init at91_add_device_rtt(void)
  1124. {
  1125. at91_add_device_rtt_rtc();
  1126. platform_device_register(&at91sam9g45_rtt_device);
  1127. }
  1128. /* --------------------------------------------------------------------
  1129. * TRNG
  1130. * -------------------------------------------------------------------- */
  1131. #if defined(CONFIG_HW_RANDOM_ATMEL) || defined(CONFIG_HW_RANDOM_ATMEL_MODULE)
  1132. static struct resource trng_resources[] = {
  1133. {
  1134. .start = AT91SAM9G45_BASE_TRNG,
  1135. .end = AT91SAM9G45_BASE_TRNG + SZ_16K - 1,
  1136. .flags = IORESOURCE_MEM,
  1137. },
  1138. };
  1139. static struct platform_device at91sam9g45_trng_device = {
  1140. .name = "atmel-trng",
  1141. .id = -1,
  1142. .resource = trng_resources,
  1143. .num_resources = ARRAY_SIZE(trng_resources),
  1144. };
  1145. static void __init at91_add_device_trng(void)
  1146. {
  1147. platform_device_register(&at91sam9g45_trng_device);
  1148. }
  1149. #else
  1150. static void __init at91_add_device_trng(void) {}
  1151. #endif
  1152. /* --------------------------------------------------------------------
  1153. * Watchdog
  1154. * -------------------------------------------------------------------- */
  1155. #if defined(CONFIG_AT91SAM9X_WATCHDOG) || defined(CONFIG_AT91SAM9X_WATCHDOG_MODULE)
  1156. static struct resource wdt_resources[] = {
  1157. {
  1158. .start = AT91SAM9G45_BASE_WDT,
  1159. .end = AT91SAM9G45_BASE_WDT + SZ_16 - 1,
  1160. .flags = IORESOURCE_MEM,
  1161. }
  1162. };
  1163. static struct platform_device at91sam9g45_wdt_device = {
  1164. .name = "at91_wdt",
  1165. .id = -1,
  1166. .resource = wdt_resources,
  1167. .num_resources = ARRAY_SIZE(wdt_resources),
  1168. };
  1169. static void __init at91_add_device_watchdog(void)
  1170. {
  1171. platform_device_register(&at91sam9g45_wdt_device);
  1172. }
  1173. #else
  1174. static void __init at91_add_device_watchdog(void) {}
  1175. #endif
  1176. /* --------------------------------------------------------------------
  1177. * PWM
  1178. * --------------------------------------------------------------------*/
  1179. #if defined(CONFIG_ATMEL_PWM) || defined(CONFIG_ATMEL_PWM_MODULE)
  1180. static u32 pwm_mask;
  1181. static struct resource pwm_resources[] = {
  1182. [0] = {
  1183. .start = AT91SAM9G45_BASE_PWMC,
  1184. .end = AT91SAM9G45_BASE_PWMC + SZ_16K - 1,
  1185. .flags = IORESOURCE_MEM,
  1186. },
  1187. [1] = {
  1188. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_PWMC,
  1189. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_PWMC,
  1190. .flags = IORESOURCE_IRQ,
  1191. },
  1192. };
  1193. static struct platform_device at91sam9g45_pwm0_device = {
  1194. .name = "atmel_pwm",
  1195. .id = -1,
  1196. .dev = {
  1197. .platform_data = &pwm_mask,
  1198. },
  1199. .resource = pwm_resources,
  1200. .num_resources = ARRAY_SIZE(pwm_resources),
  1201. };
  1202. void __init at91_add_device_pwm(u32 mask)
  1203. {
  1204. if (mask & (1 << AT91_PWM0))
  1205. at91_set_B_periph(AT91_PIN_PD24, 1); /* enable PWM0 */
  1206. if (mask & (1 << AT91_PWM1))
  1207. at91_set_B_periph(AT91_PIN_PD31, 1); /* enable PWM1 */
  1208. if (mask & (1 << AT91_PWM2))
  1209. at91_set_B_periph(AT91_PIN_PD26, 1); /* enable PWM2 */
  1210. if (mask & (1 << AT91_PWM3))
  1211. at91_set_B_periph(AT91_PIN_PD0, 1); /* enable PWM3 */
  1212. pwm_mask = mask;
  1213. platform_device_register(&at91sam9g45_pwm0_device);
  1214. }
  1215. #else
  1216. void __init at91_add_device_pwm(u32 mask) {}
  1217. #endif
  1218. /* --------------------------------------------------------------------
  1219. * SSC -- Synchronous Serial Controller
  1220. * -------------------------------------------------------------------- */
  1221. #if defined(CONFIG_ATMEL_SSC) || defined(CONFIG_ATMEL_SSC_MODULE)
  1222. static u64 ssc0_dmamask = DMA_BIT_MASK(32);
  1223. static struct resource ssc0_resources[] = {
  1224. [0] = {
  1225. .start = AT91SAM9G45_BASE_SSC0,
  1226. .end = AT91SAM9G45_BASE_SSC0 + SZ_16K - 1,
  1227. .flags = IORESOURCE_MEM,
  1228. },
  1229. [1] = {
  1230. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_SSC0,
  1231. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_SSC0,
  1232. .flags = IORESOURCE_IRQ,
  1233. },
  1234. };
  1235. static struct platform_device at91sam9g45_ssc0_device = {
  1236. .name = "ssc",
  1237. .id = 0,
  1238. .dev = {
  1239. .dma_mask = &ssc0_dmamask,
  1240. .coherent_dma_mask = DMA_BIT_MASK(32),
  1241. },
  1242. .resource = ssc0_resources,
  1243. .num_resources = ARRAY_SIZE(ssc0_resources),
  1244. };
  1245. static inline void configure_ssc0_pins(unsigned pins)
  1246. {
  1247. if (pins & ATMEL_SSC_TF)
  1248. at91_set_A_periph(AT91_PIN_PD1, 1);
  1249. if (pins & ATMEL_SSC_TK)
  1250. at91_set_A_periph(AT91_PIN_PD0, 1);
  1251. if (pins & ATMEL_SSC_TD)
  1252. at91_set_A_periph(AT91_PIN_PD2, 1);
  1253. if (pins & ATMEL_SSC_RD)
  1254. at91_set_A_periph(AT91_PIN_PD3, 1);
  1255. if (pins & ATMEL_SSC_RK)
  1256. at91_set_A_periph(AT91_PIN_PD4, 1);
  1257. if (pins & ATMEL_SSC_RF)
  1258. at91_set_A_periph(AT91_PIN_PD5, 1);
  1259. }
  1260. static u64 ssc1_dmamask = DMA_BIT_MASK(32);
  1261. static struct resource ssc1_resources[] = {
  1262. [0] = {
  1263. .start = AT91SAM9G45_BASE_SSC1,
  1264. .end = AT91SAM9G45_BASE_SSC1 + SZ_16K - 1,
  1265. .flags = IORESOURCE_MEM,
  1266. },
  1267. [1] = {
  1268. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_SSC1,
  1269. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_SSC1,
  1270. .flags = IORESOURCE_IRQ,
  1271. },
  1272. };
  1273. static struct platform_device at91sam9g45_ssc1_device = {
  1274. .name = "ssc",
  1275. .id = 1,
  1276. .dev = {
  1277. .dma_mask = &ssc1_dmamask,
  1278. .coherent_dma_mask = DMA_BIT_MASK(32),
  1279. },
  1280. .resource = ssc1_resources,
  1281. .num_resources = ARRAY_SIZE(ssc1_resources),
  1282. };
  1283. static inline void configure_ssc1_pins(unsigned pins)
  1284. {
  1285. if (pins & ATMEL_SSC_TF)
  1286. at91_set_A_periph(AT91_PIN_PD14, 1);
  1287. if (pins & ATMEL_SSC_TK)
  1288. at91_set_A_periph(AT91_PIN_PD12, 1);
  1289. if (pins & ATMEL_SSC_TD)
  1290. at91_set_A_periph(AT91_PIN_PD10, 1);
  1291. if (pins & ATMEL_SSC_RD)
  1292. at91_set_A_periph(AT91_PIN_PD11, 1);
  1293. if (pins & ATMEL_SSC_RK)
  1294. at91_set_A_periph(AT91_PIN_PD13, 1);
  1295. if (pins & ATMEL_SSC_RF)
  1296. at91_set_A_periph(AT91_PIN_PD15, 1);
  1297. }
  1298. /*
  1299. * SSC controllers are accessed through library code, instead of any
  1300. * kind of all-singing/all-dancing driver. For example one could be
  1301. * used by a particular I2S audio codec's driver, while another one
  1302. * on the same system might be used by a custom data capture driver.
  1303. */
  1304. void __init at91_add_device_ssc(unsigned id, unsigned pins)
  1305. {
  1306. struct platform_device *pdev;
  1307. /*
  1308. * NOTE: caller is responsible for passing information matching
  1309. * "pins" to whatever will be using each particular controller.
  1310. */
  1311. switch (id) {
  1312. case AT91SAM9G45_ID_SSC0:
  1313. pdev = &at91sam9g45_ssc0_device;
  1314. configure_ssc0_pins(pins);
  1315. break;
  1316. case AT91SAM9G45_ID_SSC1:
  1317. pdev = &at91sam9g45_ssc1_device;
  1318. configure_ssc1_pins(pins);
  1319. break;
  1320. default:
  1321. return;
  1322. }
  1323. platform_device_register(pdev);
  1324. }
  1325. #else
  1326. void __init at91_add_device_ssc(unsigned id, unsigned pins) {}
  1327. #endif
  1328. /* --------------------------------------------------------------------
  1329. * UART
  1330. * -------------------------------------------------------------------- */
  1331. #if defined(CONFIG_SERIAL_ATMEL)
  1332. static struct resource dbgu_resources[] = {
  1333. [0] = {
  1334. .start = AT91SAM9G45_BASE_DBGU,
  1335. .end = AT91SAM9G45_BASE_DBGU + SZ_512 - 1,
  1336. .flags = IORESOURCE_MEM,
  1337. },
  1338. [1] = {
  1339. .start = NR_IRQS_LEGACY + AT91_ID_SYS,
  1340. .end = NR_IRQS_LEGACY + AT91_ID_SYS,
  1341. .flags = IORESOURCE_IRQ,
  1342. },
  1343. };
  1344. static struct atmel_uart_data dbgu_data = {
  1345. .use_dma_tx = 0,
  1346. .use_dma_rx = 0,
  1347. };
  1348. static u64 dbgu_dmamask = DMA_BIT_MASK(32);
  1349. static struct platform_device at91sam9g45_dbgu_device = {
  1350. .name = "atmel_usart",
  1351. .id = 0,
  1352. .dev = {
  1353. .dma_mask = &dbgu_dmamask,
  1354. .coherent_dma_mask = DMA_BIT_MASK(32),
  1355. .platform_data = &dbgu_data,
  1356. },
  1357. .resource = dbgu_resources,
  1358. .num_resources = ARRAY_SIZE(dbgu_resources),
  1359. };
  1360. static inline void configure_dbgu_pins(void)
  1361. {
  1362. at91_set_A_periph(AT91_PIN_PB12, 0); /* DRXD */
  1363. at91_set_A_periph(AT91_PIN_PB13, 1); /* DTXD */
  1364. }
  1365. static struct resource uart0_resources[] = {
  1366. [0] = {
  1367. .start = AT91SAM9G45_BASE_US0,
  1368. .end = AT91SAM9G45_BASE_US0 + SZ_16K - 1,
  1369. .flags = IORESOURCE_MEM,
  1370. },
  1371. [1] = {
  1372. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_US0,
  1373. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_US0,
  1374. .flags = IORESOURCE_IRQ,
  1375. },
  1376. };
  1377. static struct atmel_uart_data uart0_data = {
  1378. .use_dma_tx = 1,
  1379. .use_dma_rx = 1,
  1380. };
  1381. static u64 uart0_dmamask = DMA_BIT_MASK(32);
  1382. static struct platform_device at91sam9g45_uart0_device = {
  1383. .name = "atmel_usart",
  1384. .id = 1,
  1385. .dev = {
  1386. .dma_mask = &uart0_dmamask,
  1387. .coherent_dma_mask = DMA_BIT_MASK(32),
  1388. .platform_data = &uart0_data,
  1389. },
  1390. .resource = uart0_resources,
  1391. .num_resources = ARRAY_SIZE(uart0_resources),
  1392. };
  1393. static inline void configure_usart0_pins(unsigned pins)
  1394. {
  1395. at91_set_A_periph(AT91_PIN_PB19, 1); /* TXD0 */
  1396. at91_set_A_periph(AT91_PIN_PB18, 0); /* RXD0 */
  1397. if (pins & ATMEL_UART_RTS)
  1398. at91_set_B_periph(AT91_PIN_PB17, 0); /* RTS0 */
  1399. if (pins & ATMEL_UART_CTS)
  1400. at91_set_B_periph(AT91_PIN_PB15, 0); /* CTS0 */
  1401. }
  1402. static struct resource uart1_resources[] = {
  1403. [0] = {
  1404. .start = AT91SAM9G45_BASE_US1,
  1405. .end = AT91SAM9G45_BASE_US1 + SZ_16K - 1,
  1406. .flags = IORESOURCE_MEM,
  1407. },
  1408. [1] = {
  1409. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_US1,
  1410. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_US1,
  1411. .flags = IORESOURCE_IRQ,
  1412. },
  1413. };
  1414. static struct atmel_uart_data uart1_data = {
  1415. .use_dma_tx = 1,
  1416. .use_dma_rx = 1,
  1417. };
  1418. static u64 uart1_dmamask = DMA_BIT_MASK(32);
  1419. static struct platform_device at91sam9g45_uart1_device = {
  1420. .name = "atmel_usart",
  1421. .id = 2,
  1422. .dev = {
  1423. .dma_mask = &uart1_dmamask,
  1424. .coherent_dma_mask = DMA_BIT_MASK(32),
  1425. .platform_data = &uart1_data,
  1426. },
  1427. .resource = uart1_resources,
  1428. .num_resources = ARRAY_SIZE(uart1_resources),
  1429. };
  1430. static inline void configure_usart1_pins(unsigned pins)
  1431. {
  1432. at91_set_A_periph(AT91_PIN_PB4, 1); /* TXD1 */
  1433. at91_set_A_periph(AT91_PIN_PB5, 0); /* RXD1 */
  1434. if (pins & ATMEL_UART_RTS)
  1435. at91_set_A_periph(AT91_PIN_PD16, 0); /* RTS1 */
  1436. if (pins & ATMEL_UART_CTS)
  1437. at91_set_A_periph(AT91_PIN_PD17, 0); /* CTS1 */
  1438. }
  1439. static struct resource uart2_resources[] = {
  1440. [0] = {
  1441. .start = AT91SAM9G45_BASE_US2,
  1442. .end = AT91SAM9G45_BASE_US2 + SZ_16K - 1,
  1443. .flags = IORESOURCE_MEM,
  1444. },
  1445. [1] = {
  1446. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_US2,
  1447. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_US2,
  1448. .flags = IORESOURCE_IRQ,
  1449. },
  1450. };
  1451. static struct atmel_uart_data uart2_data = {
  1452. .use_dma_tx = 1,
  1453. .use_dma_rx = 1,
  1454. };
  1455. static u64 uart2_dmamask = DMA_BIT_MASK(32);
  1456. static struct platform_device at91sam9g45_uart2_device = {
  1457. .name = "atmel_usart",
  1458. .id = 3,
  1459. .dev = {
  1460. .dma_mask = &uart2_dmamask,
  1461. .coherent_dma_mask = DMA_BIT_MASK(32),
  1462. .platform_data = &uart2_data,
  1463. },
  1464. .resource = uart2_resources,
  1465. .num_resources = ARRAY_SIZE(uart2_resources),
  1466. };
  1467. static inline void configure_usart2_pins(unsigned pins)
  1468. {
  1469. at91_set_A_periph(AT91_PIN_PB6, 1); /* TXD2 */
  1470. at91_set_A_periph(AT91_PIN_PB7, 0); /* RXD2 */
  1471. if (pins & ATMEL_UART_RTS)
  1472. at91_set_B_periph(AT91_PIN_PC9, 0); /* RTS2 */
  1473. if (pins & ATMEL_UART_CTS)
  1474. at91_set_B_periph(AT91_PIN_PC11, 0); /* CTS2 */
  1475. }
  1476. static struct resource uart3_resources[] = {
  1477. [0] = {
  1478. .start = AT91SAM9G45_BASE_US3,
  1479. .end = AT91SAM9G45_BASE_US3 + SZ_16K - 1,
  1480. .flags = IORESOURCE_MEM,
  1481. },
  1482. [1] = {
  1483. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_US3,
  1484. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_US3,
  1485. .flags = IORESOURCE_IRQ,
  1486. },
  1487. };
  1488. static struct atmel_uart_data uart3_data = {
  1489. .use_dma_tx = 1,
  1490. .use_dma_rx = 1,
  1491. };
  1492. static u64 uart3_dmamask = DMA_BIT_MASK(32);
  1493. static struct platform_device at91sam9g45_uart3_device = {
  1494. .name = "atmel_usart",
  1495. .id = 4,
  1496. .dev = {
  1497. .dma_mask = &uart3_dmamask,
  1498. .coherent_dma_mask = DMA_BIT_MASK(32),
  1499. .platform_data = &uart3_data,
  1500. },
  1501. .resource = uart3_resources,
  1502. .num_resources = ARRAY_SIZE(uart3_resources),
  1503. };
  1504. static inline void configure_usart3_pins(unsigned pins)
  1505. {
  1506. at91_set_A_periph(AT91_PIN_PB8, 1); /* TXD3 */
  1507. at91_set_A_periph(AT91_PIN_PB9, 0); /* RXD3 */
  1508. if (pins & ATMEL_UART_RTS)
  1509. at91_set_B_periph(AT91_PIN_PA23, 0); /* RTS3 */
  1510. if (pins & ATMEL_UART_CTS)
  1511. at91_set_B_periph(AT91_PIN_PA24, 0); /* CTS3 */
  1512. }
  1513. static struct platform_device *__initdata at91_uarts[ATMEL_MAX_UART]; /* the UARTs to use */
  1514. void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins)
  1515. {
  1516. struct platform_device *pdev;
  1517. struct atmel_uart_data *pdata;
  1518. switch (id) {
  1519. case 0: /* DBGU */
  1520. pdev = &at91sam9g45_dbgu_device;
  1521. configure_dbgu_pins();
  1522. break;
  1523. case AT91SAM9G45_ID_US0:
  1524. pdev = &at91sam9g45_uart0_device;
  1525. configure_usart0_pins(pins);
  1526. break;
  1527. case AT91SAM9G45_ID_US1:
  1528. pdev = &at91sam9g45_uart1_device;
  1529. configure_usart1_pins(pins);
  1530. break;
  1531. case AT91SAM9G45_ID_US2:
  1532. pdev = &at91sam9g45_uart2_device;
  1533. configure_usart2_pins(pins);
  1534. break;
  1535. case AT91SAM9G45_ID_US3:
  1536. pdev = &at91sam9g45_uart3_device;
  1537. configure_usart3_pins(pins);
  1538. break;
  1539. default:
  1540. return;
  1541. }
  1542. pdata = pdev->dev.platform_data;
  1543. pdata->num = portnr; /* update to mapped ID */
  1544. if (portnr < ATMEL_MAX_UART)
  1545. at91_uarts[portnr] = pdev;
  1546. }
  1547. void __init at91_add_device_serial(void)
  1548. {
  1549. int i;
  1550. for (i = 0; i < ATMEL_MAX_UART; i++) {
  1551. if (at91_uarts[i])
  1552. platform_device_register(at91_uarts[i]);
  1553. }
  1554. }
  1555. #else
  1556. void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins) {}
  1557. void __init at91_add_device_serial(void) {}
  1558. #endif
  1559. /* --------------------------------------------------------------------
  1560. * SHA1/SHA256
  1561. * -------------------------------------------------------------------- */
  1562. #if defined(CONFIG_CRYPTO_DEV_ATMEL_SHA) || defined(CONFIG_CRYPTO_DEV_ATMEL_SHA_MODULE)
  1563. static struct resource sha_resources[] = {
  1564. {
  1565. .start = AT91SAM9G45_BASE_SHA,
  1566. .end = AT91SAM9G45_BASE_SHA + SZ_16K - 1,
  1567. .flags = IORESOURCE_MEM,
  1568. },
  1569. [1] = {
  1570. .start = AT91SAM9G45_ID_AESTDESSHA,
  1571. .end = AT91SAM9G45_ID_AESTDESSHA,
  1572. .flags = IORESOURCE_IRQ,
  1573. },
  1574. };
  1575. static struct platform_device at91sam9g45_sha_device = {
  1576. .name = "atmel_sha",
  1577. .id = -1,
  1578. .resource = sha_resources,
  1579. .num_resources = ARRAY_SIZE(sha_resources),
  1580. };
  1581. static void __init at91_add_device_sha(void)
  1582. {
  1583. platform_device_register(&at91sam9g45_sha_device);
  1584. }
  1585. #else
  1586. static void __init at91_add_device_sha(void) {}
  1587. #endif
  1588. /* --------------------------------------------------------------------
  1589. * DES/TDES
  1590. * -------------------------------------------------------------------- */
  1591. #if defined(CONFIG_CRYPTO_DEV_ATMEL_TDES) || defined(CONFIG_CRYPTO_DEV_ATMEL_TDES_MODULE)
  1592. static struct resource tdes_resources[] = {
  1593. [0] = {
  1594. .start = AT91SAM9G45_BASE_TDES,
  1595. .end = AT91SAM9G45_BASE_TDES + SZ_16K - 1,
  1596. .flags = IORESOURCE_MEM,
  1597. },
  1598. [1] = {
  1599. .start = AT91SAM9G45_ID_AESTDESSHA,
  1600. .end = AT91SAM9G45_ID_AESTDESSHA,
  1601. .flags = IORESOURCE_IRQ,
  1602. },
  1603. };
  1604. static struct platform_device at91sam9g45_tdes_device = {
  1605. .name = "atmel_tdes",
  1606. .id = -1,
  1607. .resource = tdes_resources,
  1608. .num_resources = ARRAY_SIZE(tdes_resources),
  1609. };
  1610. static void __init at91_add_device_tdes(void)
  1611. {
  1612. platform_device_register(&at91sam9g45_tdes_device);
  1613. }
  1614. #else
  1615. static void __init at91_add_device_tdes(void) {}
  1616. #endif
  1617. /* --------------------------------------------------------------------
  1618. * AES
  1619. * -------------------------------------------------------------------- */
  1620. #if defined(CONFIG_CRYPTO_DEV_ATMEL_AES) || defined(CONFIG_CRYPTO_DEV_ATMEL_AES_MODULE)
  1621. static struct aes_platform_data aes_data;
  1622. static u64 aes_dmamask = DMA_BIT_MASK(32);
  1623. static struct resource aes_resources[] = {
  1624. [0] = {
  1625. .start = AT91SAM9G45_BASE_AES,
  1626. .end = AT91SAM9G45_BASE_AES + SZ_16K - 1,
  1627. .flags = IORESOURCE_MEM,
  1628. },
  1629. [1] = {
  1630. .start = AT91SAM9G45_ID_AESTDESSHA,
  1631. .end = AT91SAM9G45_ID_AESTDESSHA,
  1632. .flags = IORESOURCE_IRQ,
  1633. },
  1634. };
  1635. static struct platform_device at91sam9g45_aes_device = {
  1636. .name = "atmel_aes",
  1637. .id = -1,
  1638. .dev = {
  1639. .dma_mask = &aes_dmamask,
  1640. .coherent_dma_mask = DMA_BIT_MASK(32),
  1641. .platform_data = &aes_data,
  1642. },
  1643. .resource = aes_resources,
  1644. .num_resources = ARRAY_SIZE(aes_resources),
  1645. };
  1646. static void __init at91_add_device_aes(void)
  1647. {
  1648. struct at_dma_slave *atslave;
  1649. struct aes_dma_data *alt_atslave;
  1650. alt_atslave = kzalloc(sizeof(struct aes_dma_data), GFP_KERNEL);
  1651. /* DMA TX slave channel configuration */
  1652. atslave = &alt_atslave->txdata;
  1653. atslave->dma_dev = &at_hdmac_device.dev;
  1654. atslave->cfg = ATC_FIFOCFG_ENOUGHSPACE | ATC_SRC_H2SEL_HW |
  1655. ATC_SRC_PER(AT_DMA_ID_AES_RX);
  1656. /* DMA RX slave channel configuration */
  1657. atslave = &alt_atslave->rxdata;
  1658. atslave->dma_dev = &at_hdmac_device.dev;
  1659. atslave->cfg = ATC_FIFOCFG_ENOUGHSPACE | ATC_DST_H2SEL_HW |
  1660. ATC_DST_PER(AT_DMA_ID_AES_TX);
  1661. aes_data.dma_slave = alt_atslave;
  1662. platform_device_register(&at91sam9g45_aes_device);
  1663. }
  1664. #else
  1665. static void __init at91_add_device_aes(void) {}
  1666. #endif
  1667. /* -------------------------------------------------------------------- */
  1668. /*
  1669. * These devices are always present and don't need any board-specific
  1670. * setup.
  1671. */
  1672. static int __init at91_add_standard_devices(void)
  1673. {
  1674. if (of_have_populated_dt())
  1675. return 0;
  1676. at91_add_device_hdmac();
  1677. at91_add_device_rtc();
  1678. at91_add_device_rtt();
  1679. at91_add_device_trng();
  1680. at91_add_device_watchdog();
  1681. at91_add_device_tc();
  1682. at91_add_device_sha();
  1683. at91_add_device_tdes();
  1684. at91_add_device_aes();
  1685. return 0;
  1686. }
  1687. arch_initcall(at91_add_standard_devices);