at91sam9261.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341
  1. /*
  2. * arch/arm/mach-at91/at91sam9261.c
  3. *
  4. * Copyright (C) 2005 SAN People
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <asm/proc-fns.h>
  14. #include <asm/irq.h>
  15. #include <asm/mach/arch.h>
  16. #include <asm/mach/map.h>
  17. #include <asm/system_misc.h>
  18. #include <mach/cpu.h>
  19. #include <mach/at91sam9261.h>
  20. #include <mach/at91_aic.h>
  21. #include <mach/at91_pmc.h>
  22. #include <mach/at91_rstc.h>
  23. #include "soc.h"
  24. #include "generic.h"
  25. #include "clock.h"
  26. #include "sam9_smc.h"
  27. /* --------------------------------------------------------------------
  28. * Clocks
  29. * -------------------------------------------------------------------- */
  30. /*
  31. * The peripheral clocks.
  32. */
  33. static struct clk pioA_clk = {
  34. .name = "pioA_clk",
  35. .pmc_mask = 1 << AT91SAM9261_ID_PIOA,
  36. .type = CLK_TYPE_PERIPHERAL,
  37. };
  38. static struct clk pioB_clk = {
  39. .name = "pioB_clk",
  40. .pmc_mask = 1 << AT91SAM9261_ID_PIOB,
  41. .type = CLK_TYPE_PERIPHERAL,
  42. };
  43. static struct clk pioC_clk = {
  44. .name = "pioC_clk",
  45. .pmc_mask = 1 << AT91SAM9261_ID_PIOC,
  46. .type = CLK_TYPE_PERIPHERAL,
  47. };
  48. static struct clk usart0_clk = {
  49. .name = "usart0_clk",
  50. .pmc_mask = 1 << AT91SAM9261_ID_US0,
  51. .type = CLK_TYPE_PERIPHERAL,
  52. };
  53. static struct clk usart1_clk = {
  54. .name = "usart1_clk",
  55. .pmc_mask = 1 << AT91SAM9261_ID_US1,
  56. .type = CLK_TYPE_PERIPHERAL,
  57. };
  58. static struct clk usart2_clk = {
  59. .name = "usart2_clk",
  60. .pmc_mask = 1 << AT91SAM9261_ID_US2,
  61. .type = CLK_TYPE_PERIPHERAL,
  62. };
  63. static struct clk mmc_clk = {
  64. .name = "mci_clk",
  65. .pmc_mask = 1 << AT91SAM9261_ID_MCI,
  66. .type = CLK_TYPE_PERIPHERAL,
  67. };
  68. static struct clk udc_clk = {
  69. .name = "udc_clk",
  70. .pmc_mask = 1 << AT91SAM9261_ID_UDP,
  71. .type = CLK_TYPE_PERIPHERAL,
  72. };
  73. static struct clk twi_clk = {
  74. .name = "twi_clk",
  75. .pmc_mask = 1 << AT91SAM9261_ID_TWI,
  76. .type = CLK_TYPE_PERIPHERAL,
  77. };
  78. static struct clk spi0_clk = {
  79. .name = "spi0_clk",
  80. .pmc_mask = 1 << AT91SAM9261_ID_SPI0,
  81. .type = CLK_TYPE_PERIPHERAL,
  82. };
  83. static struct clk spi1_clk = {
  84. .name = "spi1_clk",
  85. .pmc_mask = 1 << AT91SAM9261_ID_SPI1,
  86. .type = CLK_TYPE_PERIPHERAL,
  87. };
  88. static struct clk ssc0_clk = {
  89. .name = "ssc0_clk",
  90. .pmc_mask = 1 << AT91SAM9261_ID_SSC0,
  91. .type = CLK_TYPE_PERIPHERAL,
  92. };
  93. static struct clk ssc1_clk = {
  94. .name = "ssc1_clk",
  95. .pmc_mask = 1 << AT91SAM9261_ID_SSC1,
  96. .type = CLK_TYPE_PERIPHERAL,
  97. };
  98. static struct clk ssc2_clk = {
  99. .name = "ssc2_clk",
  100. .pmc_mask = 1 << AT91SAM9261_ID_SSC2,
  101. .type = CLK_TYPE_PERIPHERAL,
  102. };
  103. static struct clk tc0_clk = {
  104. .name = "tc0_clk",
  105. .pmc_mask = 1 << AT91SAM9261_ID_TC0,
  106. .type = CLK_TYPE_PERIPHERAL,
  107. };
  108. static struct clk tc1_clk = {
  109. .name = "tc1_clk",
  110. .pmc_mask = 1 << AT91SAM9261_ID_TC1,
  111. .type = CLK_TYPE_PERIPHERAL,
  112. };
  113. static struct clk tc2_clk = {
  114. .name = "tc2_clk",
  115. .pmc_mask = 1 << AT91SAM9261_ID_TC2,
  116. .type = CLK_TYPE_PERIPHERAL,
  117. };
  118. static struct clk ohci_clk = {
  119. .name = "ohci_clk",
  120. .pmc_mask = 1 << AT91SAM9261_ID_UHP,
  121. .type = CLK_TYPE_PERIPHERAL,
  122. };
  123. static struct clk lcdc_clk = {
  124. .name = "lcdc_clk",
  125. .pmc_mask = 1 << AT91SAM9261_ID_LCDC,
  126. .type = CLK_TYPE_PERIPHERAL,
  127. };
  128. /* HClocks */
  129. static struct clk hck0 = {
  130. .name = "hck0",
  131. .pmc_mask = AT91_PMC_HCK0,
  132. .type = CLK_TYPE_SYSTEM,
  133. .id = 0,
  134. };
  135. static struct clk hck1 = {
  136. .name = "hck1",
  137. .pmc_mask = AT91_PMC_HCK1,
  138. .type = CLK_TYPE_SYSTEM,
  139. .id = 1,
  140. };
  141. static struct clk *periph_clocks[] __initdata = {
  142. &pioA_clk,
  143. &pioB_clk,
  144. &pioC_clk,
  145. &usart0_clk,
  146. &usart1_clk,
  147. &usart2_clk,
  148. &mmc_clk,
  149. &udc_clk,
  150. &twi_clk,
  151. &spi0_clk,
  152. &spi1_clk,
  153. &ssc0_clk,
  154. &ssc1_clk,
  155. &ssc2_clk,
  156. &tc0_clk,
  157. &tc1_clk,
  158. &tc2_clk,
  159. &ohci_clk,
  160. &lcdc_clk,
  161. // irq0 .. irq2
  162. };
  163. static struct clk_lookup periph_clocks_lookups[] = {
  164. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
  165. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
  166. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
  167. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
  168. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
  169. CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk),
  170. CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk),
  171. CLKDEV_CON_DEV_ID("pclk", "ssc.2", &ssc2_clk),
  172. CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &hck0),
  173. CLKDEV_CON_ID("pioA", &pioA_clk),
  174. CLKDEV_CON_ID("pioB", &pioB_clk),
  175. CLKDEV_CON_ID("pioC", &pioC_clk),
  176. };
  177. static struct clk_lookup usart_clocks_lookups[] = {
  178. CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
  179. CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
  180. CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
  181. CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
  182. };
  183. /*
  184. * The four programmable clocks.
  185. * You must configure pin multiplexing to bring these signals out.
  186. */
  187. static struct clk pck0 = {
  188. .name = "pck0",
  189. .pmc_mask = AT91_PMC_PCK0,
  190. .type = CLK_TYPE_PROGRAMMABLE,
  191. .id = 0,
  192. };
  193. static struct clk pck1 = {
  194. .name = "pck1",
  195. .pmc_mask = AT91_PMC_PCK1,
  196. .type = CLK_TYPE_PROGRAMMABLE,
  197. .id = 1,
  198. };
  199. static struct clk pck2 = {
  200. .name = "pck2",
  201. .pmc_mask = AT91_PMC_PCK2,
  202. .type = CLK_TYPE_PROGRAMMABLE,
  203. .id = 2,
  204. };
  205. static struct clk pck3 = {
  206. .name = "pck3",
  207. .pmc_mask = AT91_PMC_PCK3,
  208. .type = CLK_TYPE_PROGRAMMABLE,
  209. .id = 3,
  210. };
  211. static void __init at91sam9261_register_clocks(void)
  212. {
  213. int i;
  214. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  215. clk_register(periph_clocks[i]);
  216. clkdev_add_table(periph_clocks_lookups,
  217. ARRAY_SIZE(periph_clocks_lookups));
  218. clkdev_add_table(usart_clocks_lookups,
  219. ARRAY_SIZE(usart_clocks_lookups));
  220. clk_register(&pck0);
  221. clk_register(&pck1);
  222. clk_register(&pck2);
  223. clk_register(&pck3);
  224. clk_register(&hck0);
  225. clk_register(&hck1);
  226. }
  227. /* --------------------------------------------------------------------
  228. * GPIO
  229. * -------------------------------------------------------------------- */
  230. static struct at91_gpio_bank at91sam9261_gpio[] __initdata = {
  231. {
  232. .id = AT91SAM9261_ID_PIOA,
  233. .regbase = AT91SAM9261_BASE_PIOA,
  234. }, {
  235. .id = AT91SAM9261_ID_PIOB,
  236. .regbase = AT91SAM9261_BASE_PIOB,
  237. }, {
  238. .id = AT91SAM9261_ID_PIOC,
  239. .regbase = AT91SAM9261_BASE_PIOC,
  240. }
  241. };
  242. /* --------------------------------------------------------------------
  243. * AT91SAM9261 processor initialization
  244. * -------------------------------------------------------------------- */
  245. static void __init at91sam9261_map_io(void)
  246. {
  247. if (cpu_is_at91sam9g10())
  248. at91_init_sram(0, AT91SAM9G10_SRAM_BASE, AT91SAM9G10_SRAM_SIZE);
  249. else
  250. at91_init_sram(0, AT91SAM9261_SRAM_BASE, AT91SAM9261_SRAM_SIZE);
  251. }
  252. static void __init at91sam9261_ioremap_registers(void)
  253. {
  254. at91_ioremap_shdwc(AT91SAM9261_BASE_SHDWC);
  255. at91_ioremap_rstc(AT91SAM9261_BASE_RSTC);
  256. at91_ioremap_ramc(0, AT91SAM9261_BASE_SDRAMC, 512);
  257. at91sam926x_ioremap_pit(AT91SAM9261_BASE_PIT);
  258. at91sam9_ioremap_smc(0, AT91SAM9261_BASE_SMC);
  259. at91_ioremap_matrix(AT91SAM9261_BASE_MATRIX);
  260. }
  261. static void __init at91sam9261_initialize(void)
  262. {
  263. arm_pm_idle = at91sam9_idle;
  264. arm_pm_restart = at91sam9_alt_restart;
  265. at91_extern_irq = (1 << AT91SAM9261_ID_IRQ0) | (1 << AT91SAM9261_ID_IRQ1)
  266. | (1 << AT91SAM9261_ID_IRQ2);
  267. /* Register GPIO subsystem */
  268. at91_gpio_init(at91sam9261_gpio, 3);
  269. }
  270. /* --------------------------------------------------------------------
  271. * Interrupt initialization
  272. * -------------------------------------------------------------------- */
  273. /*
  274. * The default interrupt priority levels (0 = lowest, 7 = highest).
  275. */
  276. static unsigned int at91sam9261_default_irq_priority[NR_AIC_IRQS] __initdata = {
  277. 7, /* Advanced Interrupt Controller */
  278. 7, /* System Peripherals */
  279. 1, /* Parallel IO Controller A */
  280. 1, /* Parallel IO Controller B */
  281. 1, /* Parallel IO Controller C */
  282. 0,
  283. 5, /* USART 0 */
  284. 5, /* USART 1 */
  285. 5, /* USART 2 */
  286. 0, /* Multimedia Card Interface */
  287. 2, /* USB Device Port */
  288. 6, /* Two-Wire Interface */
  289. 5, /* Serial Peripheral Interface 0 */
  290. 5, /* Serial Peripheral Interface 1 */
  291. 4, /* Serial Synchronous Controller 0 */
  292. 4, /* Serial Synchronous Controller 1 */
  293. 4, /* Serial Synchronous Controller 2 */
  294. 0, /* Timer Counter 0 */
  295. 0, /* Timer Counter 1 */
  296. 0, /* Timer Counter 2 */
  297. 2, /* USB Host port */
  298. 3, /* LCD Controller */
  299. 0,
  300. 0,
  301. 0,
  302. 0,
  303. 0,
  304. 0,
  305. 0,
  306. 0, /* Advanced Interrupt Controller */
  307. 0, /* Advanced Interrupt Controller */
  308. 0, /* Advanced Interrupt Controller */
  309. };
  310. struct at91_init_soc __initdata at91sam9261_soc = {
  311. .map_io = at91sam9261_map_io,
  312. .default_irq_priority = at91sam9261_default_irq_priority,
  313. .ioremap_registers = at91sam9261_ioremap_registers,
  314. .register_clocks = at91sam9261_register_clocks,
  315. .init = at91sam9261_initialize,
  316. };