at91sam9260.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396
  1. /*
  2. * arch/arm/mach-at91/at91sam9260.c
  3. *
  4. * Copyright (C) 2006 SAN People
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <asm/proc-fns.h>
  14. #include <asm/irq.h>
  15. #include <asm/mach/arch.h>
  16. #include <asm/mach/map.h>
  17. #include <asm/system_misc.h>
  18. #include <mach/cpu.h>
  19. #include <mach/at91_dbgu.h>
  20. #include <mach/at91sam9260.h>
  21. #include <mach/at91_aic.h>
  22. #include <mach/at91_pmc.h>
  23. #include <mach/at91_rstc.h>
  24. #include "soc.h"
  25. #include "generic.h"
  26. #include "clock.h"
  27. #include "sam9_smc.h"
  28. /* --------------------------------------------------------------------
  29. * Clocks
  30. * -------------------------------------------------------------------- */
  31. /*
  32. * The peripheral clocks.
  33. */
  34. static struct clk pioA_clk = {
  35. .name = "pioA_clk",
  36. .pmc_mask = 1 << AT91SAM9260_ID_PIOA,
  37. .type = CLK_TYPE_PERIPHERAL,
  38. };
  39. static struct clk pioB_clk = {
  40. .name = "pioB_clk",
  41. .pmc_mask = 1 << AT91SAM9260_ID_PIOB,
  42. .type = CLK_TYPE_PERIPHERAL,
  43. };
  44. static struct clk pioC_clk = {
  45. .name = "pioC_clk",
  46. .pmc_mask = 1 << AT91SAM9260_ID_PIOC,
  47. .type = CLK_TYPE_PERIPHERAL,
  48. };
  49. static struct clk adc_clk = {
  50. .name = "adc_clk",
  51. .pmc_mask = 1 << AT91SAM9260_ID_ADC,
  52. .type = CLK_TYPE_PERIPHERAL,
  53. };
  54. static struct clk adc_op_clk = {
  55. .name = "adc_op_clk",
  56. .type = CLK_TYPE_PERIPHERAL,
  57. .rate_hz = 5000000,
  58. };
  59. static struct clk usart0_clk = {
  60. .name = "usart0_clk",
  61. .pmc_mask = 1 << AT91SAM9260_ID_US0,
  62. .type = CLK_TYPE_PERIPHERAL,
  63. };
  64. static struct clk usart1_clk = {
  65. .name = "usart1_clk",
  66. .pmc_mask = 1 << AT91SAM9260_ID_US1,
  67. .type = CLK_TYPE_PERIPHERAL,
  68. };
  69. static struct clk usart2_clk = {
  70. .name = "usart2_clk",
  71. .pmc_mask = 1 << AT91SAM9260_ID_US2,
  72. .type = CLK_TYPE_PERIPHERAL,
  73. };
  74. static struct clk mmc_clk = {
  75. .name = "mci_clk",
  76. .pmc_mask = 1 << AT91SAM9260_ID_MCI,
  77. .type = CLK_TYPE_PERIPHERAL,
  78. };
  79. static struct clk udc_clk = {
  80. .name = "udc_clk",
  81. .pmc_mask = 1 << AT91SAM9260_ID_UDP,
  82. .type = CLK_TYPE_PERIPHERAL,
  83. };
  84. static struct clk twi_clk = {
  85. .name = "twi_clk",
  86. .pmc_mask = 1 << AT91SAM9260_ID_TWI,
  87. .type = CLK_TYPE_PERIPHERAL,
  88. };
  89. static struct clk spi0_clk = {
  90. .name = "spi0_clk",
  91. .pmc_mask = 1 << AT91SAM9260_ID_SPI0,
  92. .type = CLK_TYPE_PERIPHERAL,
  93. };
  94. static struct clk spi1_clk = {
  95. .name = "spi1_clk",
  96. .pmc_mask = 1 << AT91SAM9260_ID_SPI1,
  97. .type = CLK_TYPE_PERIPHERAL,
  98. };
  99. static struct clk ssc_clk = {
  100. .name = "ssc_clk",
  101. .pmc_mask = 1 << AT91SAM9260_ID_SSC,
  102. .type = CLK_TYPE_PERIPHERAL,
  103. };
  104. static struct clk tc0_clk = {
  105. .name = "tc0_clk",
  106. .pmc_mask = 1 << AT91SAM9260_ID_TC0,
  107. .type = CLK_TYPE_PERIPHERAL,
  108. };
  109. static struct clk tc1_clk = {
  110. .name = "tc1_clk",
  111. .pmc_mask = 1 << AT91SAM9260_ID_TC1,
  112. .type = CLK_TYPE_PERIPHERAL,
  113. };
  114. static struct clk tc2_clk = {
  115. .name = "tc2_clk",
  116. .pmc_mask = 1 << AT91SAM9260_ID_TC2,
  117. .type = CLK_TYPE_PERIPHERAL,
  118. };
  119. static struct clk ohci_clk = {
  120. .name = "ohci_clk",
  121. .pmc_mask = 1 << AT91SAM9260_ID_UHP,
  122. .type = CLK_TYPE_PERIPHERAL,
  123. };
  124. static struct clk macb_clk = {
  125. .name = "pclk",
  126. .pmc_mask = 1 << AT91SAM9260_ID_EMAC,
  127. .type = CLK_TYPE_PERIPHERAL,
  128. };
  129. static struct clk isi_clk = {
  130. .name = "isi_clk",
  131. .pmc_mask = 1 << AT91SAM9260_ID_ISI,
  132. .type = CLK_TYPE_PERIPHERAL,
  133. };
  134. static struct clk usart3_clk = {
  135. .name = "usart3_clk",
  136. .pmc_mask = 1 << AT91SAM9260_ID_US3,
  137. .type = CLK_TYPE_PERIPHERAL,
  138. };
  139. static struct clk usart4_clk = {
  140. .name = "usart4_clk",
  141. .pmc_mask = 1 << AT91SAM9260_ID_US4,
  142. .type = CLK_TYPE_PERIPHERAL,
  143. };
  144. static struct clk usart5_clk = {
  145. .name = "usart5_clk",
  146. .pmc_mask = 1 << AT91SAM9260_ID_US5,
  147. .type = CLK_TYPE_PERIPHERAL,
  148. };
  149. static struct clk tc3_clk = {
  150. .name = "tc3_clk",
  151. .pmc_mask = 1 << AT91SAM9260_ID_TC3,
  152. .type = CLK_TYPE_PERIPHERAL,
  153. };
  154. static struct clk tc4_clk = {
  155. .name = "tc4_clk",
  156. .pmc_mask = 1 << AT91SAM9260_ID_TC4,
  157. .type = CLK_TYPE_PERIPHERAL,
  158. };
  159. static struct clk tc5_clk = {
  160. .name = "tc5_clk",
  161. .pmc_mask = 1 << AT91SAM9260_ID_TC5,
  162. .type = CLK_TYPE_PERIPHERAL,
  163. };
  164. static struct clk *periph_clocks[] __initdata = {
  165. &pioA_clk,
  166. &pioB_clk,
  167. &pioC_clk,
  168. &adc_clk,
  169. &adc_op_clk,
  170. &usart0_clk,
  171. &usart1_clk,
  172. &usart2_clk,
  173. &mmc_clk,
  174. &udc_clk,
  175. &twi_clk,
  176. &spi0_clk,
  177. &spi1_clk,
  178. &ssc_clk,
  179. &tc0_clk,
  180. &tc1_clk,
  181. &tc2_clk,
  182. &ohci_clk,
  183. &macb_clk,
  184. &isi_clk,
  185. &usart3_clk,
  186. &usart4_clk,
  187. &usart5_clk,
  188. &tc3_clk,
  189. &tc4_clk,
  190. &tc5_clk,
  191. // irq0 .. irq2
  192. };
  193. static struct clk_lookup periph_clocks_lookups[] = {
  194. /* One additional fake clock for macb_hclk */
  195. CLKDEV_CON_ID("hclk", &macb_clk),
  196. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
  197. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
  198. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
  199. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
  200. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
  201. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tc3_clk),
  202. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.1", &tc4_clk),
  203. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.1", &tc5_clk),
  204. CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc_clk),
  205. /* more usart lookup table for DT entries */
  206. CLKDEV_CON_DEV_ID("usart", "fffff200.serial", &mck),
  207. CLKDEV_CON_DEV_ID("usart", "fffb0000.serial", &usart0_clk),
  208. CLKDEV_CON_DEV_ID("usart", "fffb4000.serial", &usart1_clk),
  209. CLKDEV_CON_DEV_ID("usart", "fffb8000.serial", &usart2_clk),
  210. CLKDEV_CON_DEV_ID("usart", "fffd0000.serial", &usart3_clk),
  211. CLKDEV_CON_DEV_ID("usart", "fffd4000.serial", &usart4_clk),
  212. CLKDEV_CON_DEV_ID("usart", "fffd8000.serial", &usart5_clk),
  213. /* more tc lookup table for DT entries */
  214. CLKDEV_CON_DEV_ID("t0_clk", "fffa0000.timer", &tc0_clk),
  215. CLKDEV_CON_DEV_ID("t1_clk", "fffa0000.timer", &tc1_clk),
  216. CLKDEV_CON_DEV_ID("t2_clk", "fffa0000.timer", &tc2_clk),
  217. CLKDEV_CON_DEV_ID("t0_clk", "fffdc000.timer", &tc3_clk),
  218. CLKDEV_CON_DEV_ID("t1_clk", "fffdc000.timer", &tc4_clk),
  219. CLKDEV_CON_DEV_ID("t2_clk", "fffdc000.timer", &tc5_clk),
  220. CLKDEV_CON_DEV_ID("hclk", "500000.ohci", &ohci_clk),
  221. /* fake hclk clock */
  222. CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk),
  223. CLKDEV_CON_ID("pioA", &pioA_clk),
  224. CLKDEV_CON_ID("pioB", &pioB_clk),
  225. CLKDEV_CON_ID("pioC", &pioC_clk),
  226. };
  227. static struct clk_lookup usart_clocks_lookups[] = {
  228. CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
  229. CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
  230. CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
  231. CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
  232. CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
  233. CLKDEV_CON_DEV_ID("usart", "atmel_usart.5", &usart4_clk),
  234. CLKDEV_CON_DEV_ID("usart", "atmel_usart.6", &usart5_clk),
  235. };
  236. /*
  237. * The two programmable clocks.
  238. * You must configure pin multiplexing to bring these signals out.
  239. */
  240. static struct clk pck0 = {
  241. .name = "pck0",
  242. .pmc_mask = AT91_PMC_PCK0,
  243. .type = CLK_TYPE_PROGRAMMABLE,
  244. .id = 0,
  245. };
  246. static struct clk pck1 = {
  247. .name = "pck1",
  248. .pmc_mask = AT91_PMC_PCK1,
  249. .type = CLK_TYPE_PROGRAMMABLE,
  250. .id = 1,
  251. };
  252. static void __init at91sam9260_register_clocks(void)
  253. {
  254. int i;
  255. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  256. clk_register(periph_clocks[i]);
  257. clkdev_add_table(periph_clocks_lookups,
  258. ARRAY_SIZE(periph_clocks_lookups));
  259. clkdev_add_table(usart_clocks_lookups,
  260. ARRAY_SIZE(usart_clocks_lookups));
  261. clk_register(&pck0);
  262. clk_register(&pck1);
  263. }
  264. /* --------------------------------------------------------------------
  265. * GPIO
  266. * -------------------------------------------------------------------- */
  267. static struct at91_gpio_bank at91sam9260_gpio[] __initdata = {
  268. {
  269. .id = AT91SAM9260_ID_PIOA,
  270. .regbase = AT91SAM9260_BASE_PIOA,
  271. }, {
  272. .id = AT91SAM9260_ID_PIOB,
  273. .regbase = AT91SAM9260_BASE_PIOB,
  274. }, {
  275. .id = AT91SAM9260_ID_PIOC,
  276. .regbase = AT91SAM9260_BASE_PIOC,
  277. }
  278. };
  279. /* --------------------------------------------------------------------
  280. * AT91SAM9260 processor initialization
  281. * -------------------------------------------------------------------- */
  282. static void __init at91sam9xe_map_io(void)
  283. {
  284. unsigned long sram_size;
  285. switch (at91_soc_initdata.cidr & AT91_CIDR_SRAMSIZ) {
  286. case AT91_CIDR_SRAMSIZ_32K:
  287. sram_size = 2 * SZ_16K;
  288. break;
  289. case AT91_CIDR_SRAMSIZ_16K:
  290. default:
  291. sram_size = SZ_16K;
  292. }
  293. at91_init_sram(0, AT91SAM9XE_SRAM_BASE, sram_size);
  294. }
  295. static void __init at91sam9260_map_io(void)
  296. {
  297. if (cpu_is_at91sam9xe())
  298. at91sam9xe_map_io();
  299. else if (cpu_is_at91sam9g20())
  300. at91_init_sram(0, AT91SAM9G20_SRAM_BASE, AT91SAM9G20_SRAM_SIZE);
  301. else
  302. at91_init_sram(0, AT91SAM9260_SRAM_BASE, AT91SAM9260_SRAM_SIZE);
  303. }
  304. static void __init at91sam9260_ioremap_registers(void)
  305. {
  306. at91_ioremap_shdwc(AT91SAM9260_BASE_SHDWC);
  307. at91_ioremap_rstc(AT91SAM9260_BASE_RSTC);
  308. at91_ioremap_ramc(0, AT91SAM9260_BASE_SDRAMC, 512);
  309. at91sam926x_ioremap_pit(AT91SAM9260_BASE_PIT);
  310. at91sam9_ioremap_smc(0, AT91SAM9260_BASE_SMC);
  311. at91_ioremap_matrix(AT91SAM9260_BASE_MATRIX);
  312. }
  313. static void __init at91sam9260_initialize(void)
  314. {
  315. arm_pm_idle = at91sam9_idle;
  316. arm_pm_restart = at91sam9_alt_restart;
  317. at91_extern_irq = (1 << AT91SAM9260_ID_IRQ0) | (1 << AT91SAM9260_ID_IRQ1)
  318. | (1 << AT91SAM9260_ID_IRQ2);
  319. /* Register GPIO subsystem */
  320. at91_gpio_init(at91sam9260_gpio, 3);
  321. }
  322. /* --------------------------------------------------------------------
  323. * Interrupt initialization
  324. * -------------------------------------------------------------------- */
  325. /*
  326. * The default interrupt priority levels (0 = lowest, 7 = highest).
  327. */
  328. static unsigned int at91sam9260_default_irq_priority[NR_AIC_IRQS] __initdata = {
  329. 7, /* Advanced Interrupt Controller */
  330. 7, /* System Peripherals */
  331. 1, /* Parallel IO Controller A */
  332. 1, /* Parallel IO Controller B */
  333. 1, /* Parallel IO Controller C */
  334. 0, /* Analog-to-Digital Converter */
  335. 5, /* USART 0 */
  336. 5, /* USART 1 */
  337. 5, /* USART 2 */
  338. 0, /* Multimedia Card Interface */
  339. 2, /* USB Device Port */
  340. 6, /* Two-Wire Interface */
  341. 5, /* Serial Peripheral Interface 0 */
  342. 5, /* Serial Peripheral Interface 1 */
  343. 5, /* Serial Synchronous Controller */
  344. 0,
  345. 0,
  346. 0, /* Timer Counter 0 */
  347. 0, /* Timer Counter 1 */
  348. 0, /* Timer Counter 2 */
  349. 2, /* USB Host port */
  350. 3, /* Ethernet */
  351. 0, /* Image Sensor Interface */
  352. 5, /* USART 3 */
  353. 5, /* USART 4 */
  354. 5, /* USART 5 */
  355. 0, /* Timer Counter 3 */
  356. 0, /* Timer Counter 4 */
  357. 0, /* Timer Counter 5 */
  358. 0, /* Advanced Interrupt Controller */
  359. 0, /* Advanced Interrupt Controller */
  360. 0, /* Advanced Interrupt Controller */
  361. };
  362. struct at91_init_soc __initdata at91sam9260_soc = {
  363. .map_io = at91sam9260_map_io,
  364. .default_irq_priority = at91sam9260_default_irq_priority,
  365. .ioremap_registers = at91sam9260_ioremap_registers,
  366. .register_clocks = at91sam9260_register_clocks,
  367. .init = at91sam9260_initialize,
  368. };