perf_event_xscale.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833
  1. /*
  2. * ARMv5 [xscale] Performance counter handling code.
  3. *
  4. * Copyright (C) 2010, ARM Ltd., Will Deacon <will.deacon@arm.com>
  5. *
  6. * Based on the previous xscale OProfile code.
  7. *
  8. * There are two variants of the xscale PMU that we support:
  9. * - xscale1pmu: 2 event counters and a cycle counter
  10. * - xscale2pmu: 4 event counters and a cycle counter
  11. * The two variants share event definitions, but have different
  12. * PMU structures.
  13. */
  14. #ifdef CONFIG_CPU_XSCALE
  15. enum xscale_perf_types {
  16. XSCALE_PERFCTR_ICACHE_MISS = 0x00,
  17. XSCALE_PERFCTR_ICACHE_NO_DELIVER = 0x01,
  18. XSCALE_PERFCTR_DATA_STALL = 0x02,
  19. XSCALE_PERFCTR_ITLB_MISS = 0x03,
  20. XSCALE_PERFCTR_DTLB_MISS = 0x04,
  21. XSCALE_PERFCTR_BRANCH = 0x05,
  22. XSCALE_PERFCTR_BRANCH_MISS = 0x06,
  23. XSCALE_PERFCTR_INSTRUCTION = 0x07,
  24. XSCALE_PERFCTR_DCACHE_FULL_STALL = 0x08,
  25. XSCALE_PERFCTR_DCACHE_FULL_STALL_CONTIG = 0x09,
  26. XSCALE_PERFCTR_DCACHE_ACCESS = 0x0A,
  27. XSCALE_PERFCTR_DCACHE_MISS = 0x0B,
  28. XSCALE_PERFCTR_DCACHE_WRITE_BACK = 0x0C,
  29. XSCALE_PERFCTR_PC_CHANGED = 0x0D,
  30. XSCALE_PERFCTR_BCU_REQUEST = 0x10,
  31. XSCALE_PERFCTR_BCU_FULL = 0x11,
  32. XSCALE_PERFCTR_BCU_DRAIN = 0x12,
  33. XSCALE_PERFCTR_BCU_ECC_NO_ELOG = 0x14,
  34. XSCALE_PERFCTR_BCU_1_BIT_ERR = 0x15,
  35. XSCALE_PERFCTR_RMW = 0x16,
  36. /* XSCALE_PERFCTR_CCNT is not hardware defined */
  37. XSCALE_PERFCTR_CCNT = 0xFE,
  38. XSCALE_PERFCTR_UNUSED = 0xFF,
  39. };
  40. enum xscale_counters {
  41. XSCALE_CYCLE_COUNTER = 0,
  42. XSCALE_COUNTER0,
  43. XSCALE_COUNTER1,
  44. XSCALE_COUNTER2,
  45. XSCALE_COUNTER3,
  46. };
  47. static const unsigned xscale_perf_map[PERF_COUNT_HW_MAX] = {
  48. [PERF_COUNT_HW_CPU_CYCLES] = XSCALE_PERFCTR_CCNT,
  49. [PERF_COUNT_HW_INSTRUCTIONS] = XSCALE_PERFCTR_INSTRUCTION,
  50. [PERF_COUNT_HW_CACHE_REFERENCES] = HW_OP_UNSUPPORTED,
  51. [PERF_COUNT_HW_CACHE_MISSES] = HW_OP_UNSUPPORTED,
  52. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = XSCALE_PERFCTR_BRANCH,
  53. [PERF_COUNT_HW_BRANCH_MISSES] = XSCALE_PERFCTR_BRANCH_MISS,
  54. [PERF_COUNT_HW_BUS_CYCLES] = HW_OP_UNSUPPORTED,
  55. [PERF_COUNT_HW_STALLED_CYCLES_FRONTEND] = XSCALE_PERFCTR_ICACHE_NO_DELIVER,
  56. [PERF_COUNT_HW_STALLED_CYCLES_BACKEND] = HW_OP_UNSUPPORTED,
  57. };
  58. static const unsigned xscale_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
  59. [PERF_COUNT_HW_CACHE_OP_MAX]
  60. [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
  61. [C(L1D)] = {
  62. [C(OP_READ)] = {
  63. [C(RESULT_ACCESS)] = XSCALE_PERFCTR_DCACHE_ACCESS,
  64. [C(RESULT_MISS)] = XSCALE_PERFCTR_DCACHE_MISS,
  65. },
  66. [C(OP_WRITE)] = {
  67. [C(RESULT_ACCESS)] = XSCALE_PERFCTR_DCACHE_ACCESS,
  68. [C(RESULT_MISS)] = XSCALE_PERFCTR_DCACHE_MISS,
  69. },
  70. [C(OP_PREFETCH)] = {
  71. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  72. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  73. },
  74. },
  75. [C(L1I)] = {
  76. [C(OP_READ)] = {
  77. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  78. [C(RESULT_MISS)] = XSCALE_PERFCTR_ICACHE_MISS,
  79. },
  80. [C(OP_WRITE)] = {
  81. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  82. [C(RESULT_MISS)] = XSCALE_PERFCTR_ICACHE_MISS,
  83. },
  84. [C(OP_PREFETCH)] = {
  85. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  86. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  87. },
  88. },
  89. [C(LL)] = {
  90. [C(OP_READ)] = {
  91. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  92. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  93. },
  94. [C(OP_WRITE)] = {
  95. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  96. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  97. },
  98. [C(OP_PREFETCH)] = {
  99. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  100. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  101. },
  102. },
  103. [C(DTLB)] = {
  104. [C(OP_READ)] = {
  105. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  106. [C(RESULT_MISS)] = XSCALE_PERFCTR_DTLB_MISS,
  107. },
  108. [C(OP_WRITE)] = {
  109. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  110. [C(RESULT_MISS)] = XSCALE_PERFCTR_DTLB_MISS,
  111. },
  112. [C(OP_PREFETCH)] = {
  113. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  114. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  115. },
  116. },
  117. [C(ITLB)] = {
  118. [C(OP_READ)] = {
  119. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  120. [C(RESULT_MISS)] = XSCALE_PERFCTR_ITLB_MISS,
  121. },
  122. [C(OP_WRITE)] = {
  123. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  124. [C(RESULT_MISS)] = XSCALE_PERFCTR_ITLB_MISS,
  125. },
  126. [C(OP_PREFETCH)] = {
  127. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  128. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  129. },
  130. },
  131. [C(BPU)] = {
  132. [C(OP_READ)] = {
  133. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  134. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  135. },
  136. [C(OP_WRITE)] = {
  137. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  138. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  139. },
  140. [C(OP_PREFETCH)] = {
  141. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  142. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  143. },
  144. },
  145. [C(NODE)] = {
  146. [C(OP_READ)] = {
  147. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  148. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  149. },
  150. [C(OP_WRITE)] = {
  151. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  152. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  153. },
  154. [C(OP_PREFETCH)] = {
  155. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  156. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  157. },
  158. },
  159. };
  160. #define XSCALE_PMU_ENABLE 0x001
  161. #define XSCALE_PMN_RESET 0x002
  162. #define XSCALE_CCNT_RESET 0x004
  163. #define XSCALE_PMU_RESET (CCNT_RESET | PMN_RESET)
  164. #define XSCALE_PMU_CNT64 0x008
  165. #define XSCALE1_OVERFLOWED_MASK 0x700
  166. #define XSCALE1_CCOUNT_OVERFLOW 0x400
  167. #define XSCALE1_COUNT0_OVERFLOW 0x100
  168. #define XSCALE1_COUNT1_OVERFLOW 0x200
  169. #define XSCALE1_CCOUNT_INT_EN 0x040
  170. #define XSCALE1_COUNT0_INT_EN 0x010
  171. #define XSCALE1_COUNT1_INT_EN 0x020
  172. #define XSCALE1_COUNT0_EVT_SHFT 12
  173. #define XSCALE1_COUNT0_EVT_MASK (0xff << XSCALE1_COUNT0_EVT_SHFT)
  174. #define XSCALE1_COUNT1_EVT_SHFT 20
  175. #define XSCALE1_COUNT1_EVT_MASK (0xff << XSCALE1_COUNT1_EVT_SHFT)
  176. static inline u32
  177. xscale1pmu_read_pmnc(void)
  178. {
  179. u32 val;
  180. asm volatile("mrc p14, 0, %0, c0, c0, 0" : "=r" (val));
  181. return val;
  182. }
  183. static inline void
  184. xscale1pmu_write_pmnc(u32 val)
  185. {
  186. /* upper 4bits and 7, 11 are write-as-0 */
  187. val &= 0xffff77f;
  188. asm volatile("mcr p14, 0, %0, c0, c0, 0" : : "r" (val));
  189. }
  190. static inline int
  191. xscale1_pmnc_counter_has_overflowed(unsigned long pmnc,
  192. enum xscale_counters counter)
  193. {
  194. int ret = 0;
  195. switch (counter) {
  196. case XSCALE_CYCLE_COUNTER:
  197. ret = pmnc & XSCALE1_CCOUNT_OVERFLOW;
  198. break;
  199. case XSCALE_COUNTER0:
  200. ret = pmnc & XSCALE1_COUNT0_OVERFLOW;
  201. break;
  202. case XSCALE_COUNTER1:
  203. ret = pmnc & XSCALE1_COUNT1_OVERFLOW;
  204. break;
  205. default:
  206. WARN_ONCE(1, "invalid counter number (%d)\n", counter);
  207. }
  208. return ret;
  209. }
  210. static irqreturn_t
  211. xscale1pmu_handle_irq(int irq_num, void *dev)
  212. {
  213. unsigned long pmnc;
  214. struct perf_sample_data data;
  215. struct pmu_hw_events *cpuc;
  216. struct pt_regs *regs;
  217. int idx;
  218. /*
  219. * NOTE: there's an A stepping erratum that states if an overflow
  220. * bit already exists and another occurs, the previous
  221. * Overflow bit gets cleared. There's no workaround.
  222. * Fixed in B stepping or later.
  223. */
  224. pmnc = xscale1pmu_read_pmnc();
  225. /*
  226. * Write the value back to clear the overflow flags. Overflow
  227. * flags remain in pmnc for use below. We also disable the PMU
  228. * while we process the interrupt.
  229. */
  230. xscale1pmu_write_pmnc(pmnc & ~XSCALE_PMU_ENABLE);
  231. if (!(pmnc & XSCALE1_OVERFLOWED_MASK))
  232. return IRQ_NONE;
  233. regs = get_irq_regs();
  234. cpuc = &__get_cpu_var(cpu_hw_events);
  235. for (idx = 0; idx < cpu_pmu->num_events; ++idx) {
  236. struct perf_event *event = cpuc->events[idx];
  237. struct hw_perf_event *hwc;
  238. if (!event)
  239. continue;
  240. if (!xscale1_pmnc_counter_has_overflowed(pmnc, idx))
  241. continue;
  242. hwc = &event->hw;
  243. armpmu_event_update(event, hwc, idx);
  244. perf_sample_data_init(&data, 0, hwc->last_period);
  245. if (!armpmu_event_set_period(event, hwc, idx))
  246. continue;
  247. if (perf_event_overflow(event, &data, regs))
  248. cpu_pmu->disable(hwc, idx);
  249. }
  250. irq_work_run();
  251. /*
  252. * Re-enable the PMU.
  253. */
  254. pmnc = xscale1pmu_read_pmnc() | XSCALE_PMU_ENABLE;
  255. xscale1pmu_write_pmnc(pmnc);
  256. return IRQ_HANDLED;
  257. }
  258. static void
  259. xscale1pmu_enable_event(struct hw_perf_event *hwc, int idx)
  260. {
  261. unsigned long val, mask, evt, flags;
  262. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  263. switch (idx) {
  264. case XSCALE_CYCLE_COUNTER:
  265. mask = 0;
  266. evt = XSCALE1_CCOUNT_INT_EN;
  267. break;
  268. case XSCALE_COUNTER0:
  269. mask = XSCALE1_COUNT0_EVT_MASK;
  270. evt = (hwc->config_base << XSCALE1_COUNT0_EVT_SHFT) |
  271. XSCALE1_COUNT0_INT_EN;
  272. break;
  273. case XSCALE_COUNTER1:
  274. mask = XSCALE1_COUNT1_EVT_MASK;
  275. evt = (hwc->config_base << XSCALE1_COUNT1_EVT_SHFT) |
  276. XSCALE1_COUNT1_INT_EN;
  277. break;
  278. default:
  279. WARN_ONCE(1, "invalid counter number (%d)\n", idx);
  280. return;
  281. }
  282. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  283. val = xscale1pmu_read_pmnc();
  284. val &= ~mask;
  285. val |= evt;
  286. xscale1pmu_write_pmnc(val);
  287. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  288. }
  289. static void
  290. xscale1pmu_disable_event(struct hw_perf_event *hwc, int idx)
  291. {
  292. unsigned long val, mask, evt, flags;
  293. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  294. switch (idx) {
  295. case XSCALE_CYCLE_COUNTER:
  296. mask = XSCALE1_CCOUNT_INT_EN;
  297. evt = 0;
  298. break;
  299. case XSCALE_COUNTER0:
  300. mask = XSCALE1_COUNT0_INT_EN | XSCALE1_COUNT0_EVT_MASK;
  301. evt = XSCALE_PERFCTR_UNUSED << XSCALE1_COUNT0_EVT_SHFT;
  302. break;
  303. case XSCALE_COUNTER1:
  304. mask = XSCALE1_COUNT1_INT_EN | XSCALE1_COUNT1_EVT_MASK;
  305. evt = XSCALE_PERFCTR_UNUSED << XSCALE1_COUNT1_EVT_SHFT;
  306. break;
  307. default:
  308. WARN_ONCE(1, "invalid counter number (%d)\n", idx);
  309. return;
  310. }
  311. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  312. val = xscale1pmu_read_pmnc();
  313. val &= ~mask;
  314. val |= evt;
  315. xscale1pmu_write_pmnc(val);
  316. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  317. }
  318. static int
  319. xscale1pmu_get_event_idx(struct pmu_hw_events *cpuc,
  320. struct hw_perf_event *event)
  321. {
  322. if (XSCALE_PERFCTR_CCNT == event->config_base) {
  323. if (test_and_set_bit(XSCALE_CYCLE_COUNTER, cpuc->used_mask))
  324. return -EAGAIN;
  325. return XSCALE_CYCLE_COUNTER;
  326. } else {
  327. if (!test_and_set_bit(XSCALE_COUNTER1, cpuc->used_mask))
  328. return XSCALE_COUNTER1;
  329. if (!test_and_set_bit(XSCALE_COUNTER0, cpuc->used_mask))
  330. return XSCALE_COUNTER0;
  331. return -EAGAIN;
  332. }
  333. }
  334. static void
  335. xscale1pmu_start(void)
  336. {
  337. unsigned long flags, val;
  338. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  339. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  340. val = xscale1pmu_read_pmnc();
  341. val |= XSCALE_PMU_ENABLE;
  342. xscale1pmu_write_pmnc(val);
  343. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  344. }
  345. static void
  346. xscale1pmu_stop(void)
  347. {
  348. unsigned long flags, val;
  349. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  350. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  351. val = xscale1pmu_read_pmnc();
  352. val &= ~XSCALE_PMU_ENABLE;
  353. xscale1pmu_write_pmnc(val);
  354. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  355. }
  356. static inline u32
  357. xscale1pmu_read_counter(int counter)
  358. {
  359. u32 val = 0;
  360. switch (counter) {
  361. case XSCALE_CYCLE_COUNTER:
  362. asm volatile("mrc p14, 0, %0, c1, c0, 0" : "=r" (val));
  363. break;
  364. case XSCALE_COUNTER0:
  365. asm volatile("mrc p14, 0, %0, c2, c0, 0" : "=r" (val));
  366. break;
  367. case XSCALE_COUNTER1:
  368. asm volatile("mrc p14, 0, %0, c3, c0, 0" : "=r" (val));
  369. break;
  370. }
  371. return val;
  372. }
  373. static inline void
  374. xscale1pmu_write_counter(int counter, u32 val)
  375. {
  376. switch (counter) {
  377. case XSCALE_CYCLE_COUNTER:
  378. asm volatile("mcr p14, 0, %0, c1, c0, 0" : : "r" (val));
  379. break;
  380. case XSCALE_COUNTER0:
  381. asm volatile("mcr p14, 0, %0, c2, c0, 0" : : "r" (val));
  382. break;
  383. case XSCALE_COUNTER1:
  384. asm volatile("mcr p14, 0, %0, c3, c0, 0" : : "r" (val));
  385. break;
  386. }
  387. }
  388. static int xscale_map_event(struct perf_event *event)
  389. {
  390. return map_cpu_event(event, &xscale_perf_map,
  391. &xscale_perf_cache_map, 0xFF);
  392. }
  393. static struct arm_pmu xscale1pmu = {
  394. .name = "xscale1",
  395. .handle_irq = xscale1pmu_handle_irq,
  396. .enable = xscale1pmu_enable_event,
  397. .disable = xscale1pmu_disable_event,
  398. .read_counter = xscale1pmu_read_counter,
  399. .write_counter = xscale1pmu_write_counter,
  400. .get_event_idx = xscale1pmu_get_event_idx,
  401. .start = xscale1pmu_start,
  402. .stop = xscale1pmu_stop,
  403. .map_event = xscale_map_event,
  404. .num_events = 3,
  405. .max_period = (1LLU << 32) - 1,
  406. };
  407. static struct arm_pmu *__init xscale1pmu_init(void)
  408. {
  409. return &xscale1pmu;
  410. }
  411. #define XSCALE2_OVERFLOWED_MASK 0x01f
  412. #define XSCALE2_CCOUNT_OVERFLOW 0x001
  413. #define XSCALE2_COUNT0_OVERFLOW 0x002
  414. #define XSCALE2_COUNT1_OVERFLOW 0x004
  415. #define XSCALE2_COUNT2_OVERFLOW 0x008
  416. #define XSCALE2_COUNT3_OVERFLOW 0x010
  417. #define XSCALE2_CCOUNT_INT_EN 0x001
  418. #define XSCALE2_COUNT0_INT_EN 0x002
  419. #define XSCALE2_COUNT1_INT_EN 0x004
  420. #define XSCALE2_COUNT2_INT_EN 0x008
  421. #define XSCALE2_COUNT3_INT_EN 0x010
  422. #define XSCALE2_COUNT0_EVT_SHFT 0
  423. #define XSCALE2_COUNT0_EVT_MASK (0xff << XSCALE2_COUNT0_EVT_SHFT)
  424. #define XSCALE2_COUNT1_EVT_SHFT 8
  425. #define XSCALE2_COUNT1_EVT_MASK (0xff << XSCALE2_COUNT1_EVT_SHFT)
  426. #define XSCALE2_COUNT2_EVT_SHFT 16
  427. #define XSCALE2_COUNT2_EVT_MASK (0xff << XSCALE2_COUNT2_EVT_SHFT)
  428. #define XSCALE2_COUNT3_EVT_SHFT 24
  429. #define XSCALE2_COUNT3_EVT_MASK (0xff << XSCALE2_COUNT3_EVT_SHFT)
  430. static inline u32
  431. xscale2pmu_read_pmnc(void)
  432. {
  433. u32 val;
  434. asm volatile("mrc p14, 0, %0, c0, c1, 0" : "=r" (val));
  435. /* bits 1-2 and 4-23 are read-unpredictable */
  436. return val & 0xff000009;
  437. }
  438. static inline void
  439. xscale2pmu_write_pmnc(u32 val)
  440. {
  441. /* bits 4-23 are write-as-0, 24-31 are write ignored */
  442. val &= 0xf;
  443. asm volatile("mcr p14, 0, %0, c0, c1, 0" : : "r" (val));
  444. }
  445. static inline u32
  446. xscale2pmu_read_overflow_flags(void)
  447. {
  448. u32 val;
  449. asm volatile("mrc p14, 0, %0, c5, c1, 0" : "=r" (val));
  450. return val;
  451. }
  452. static inline void
  453. xscale2pmu_write_overflow_flags(u32 val)
  454. {
  455. asm volatile("mcr p14, 0, %0, c5, c1, 0" : : "r" (val));
  456. }
  457. static inline u32
  458. xscale2pmu_read_event_select(void)
  459. {
  460. u32 val;
  461. asm volatile("mrc p14, 0, %0, c8, c1, 0" : "=r" (val));
  462. return val;
  463. }
  464. static inline void
  465. xscale2pmu_write_event_select(u32 val)
  466. {
  467. asm volatile("mcr p14, 0, %0, c8, c1, 0" : : "r"(val));
  468. }
  469. static inline u32
  470. xscale2pmu_read_int_enable(void)
  471. {
  472. u32 val;
  473. asm volatile("mrc p14, 0, %0, c4, c1, 0" : "=r" (val));
  474. return val;
  475. }
  476. static void
  477. xscale2pmu_write_int_enable(u32 val)
  478. {
  479. asm volatile("mcr p14, 0, %0, c4, c1, 0" : : "r" (val));
  480. }
  481. static inline int
  482. xscale2_pmnc_counter_has_overflowed(unsigned long of_flags,
  483. enum xscale_counters counter)
  484. {
  485. int ret = 0;
  486. switch (counter) {
  487. case XSCALE_CYCLE_COUNTER:
  488. ret = of_flags & XSCALE2_CCOUNT_OVERFLOW;
  489. break;
  490. case XSCALE_COUNTER0:
  491. ret = of_flags & XSCALE2_COUNT0_OVERFLOW;
  492. break;
  493. case XSCALE_COUNTER1:
  494. ret = of_flags & XSCALE2_COUNT1_OVERFLOW;
  495. break;
  496. case XSCALE_COUNTER2:
  497. ret = of_flags & XSCALE2_COUNT2_OVERFLOW;
  498. break;
  499. case XSCALE_COUNTER3:
  500. ret = of_flags & XSCALE2_COUNT3_OVERFLOW;
  501. break;
  502. default:
  503. WARN_ONCE(1, "invalid counter number (%d)\n", counter);
  504. }
  505. return ret;
  506. }
  507. static irqreturn_t
  508. xscale2pmu_handle_irq(int irq_num, void *dev)
  509. {
  510. unsigned long pmnc, of_flags;
  511. struct perf_sample_data data;
  512. struct pmu_hw_events *cpuc;
  513. struct pt_regs *regs;
  514. int idx;
  515. /* Disable the PMU. */
  516. pmnc = xscale2pmu_read_pmnc();
  517. xscale2pmu_write_pmnc(pmnc & ~XSCALE_PMU_ENABLE);
  518. /* Check the overflow flag register. */
  519. of_flags = xscale2pmu_read_overflow_flags();
  520. if (!(of_flags & XSCALE2_OVERFLOWED_MASK))
  521. return IRQ_NONE;
  522. /* Clear the overflow bits. */
  523. xscale2pmu_write_overflow_flags(of_flags);
  524. regs = get_irq_regs();
  525. cpuc = &__get_cpu_var(cpu_hw_events);
  526. for (idx = 0; idx < cpu_pmu->num_events; ++idx) {
  527. struct perf_event *event = cpuc->events[idx];
  528. struct hw_perf_event *hwc;
  529. if (!event)
  530. continue;
  531. if (!xscale2_pmnc_counter_has_overflowed(of_flags, idx))
  532. continue;
  533. hwc = &event->hw;
  534. armpmu_event_update(event, hwc, idx);
  535. perf_sample_data_init(&data, 0, hwc->last_period);
  536. if (!armpmu_event_set_period(event, hwc, idx))
  537. continue;
  538. if (perf_event_overflow(event, &data, regs))
  539. cpu_pmu->disable(hwc, idx);
  540. }
  541. irq_work_run();
  542. /*
  543. * Re-enable the PMU.
  544. */
  545. pmnc = xscale2pmu_read_pmnc() | XSCALE_PMU_ENABLE;
  546. xscale2pmu_write_pmnc(pmnc);
  547. return IRQ_HANDLED;
  548. }
  549. static void
  550. xscale2pmu_enable_event(struct hw_perf_event *hwc, int idx)
  551. {
  552. unsigned long flags, ien, evtsel;
  553. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  554. ien = xscale2pmu_read_int_enable();
  555. evtsel = xscale2pmu_read_event_select();
  556. switch (idx) {
  557. case XSCALE_CYCLE_COUNTER:
  558. ien |= XSCALE2_CCOUNT_INT_EN;
  559. break;
  560. case XSCALE_COUNTER0:
  561. ien |= XSCALE2_COUNT0_INT_EN;
  562. evtsel &= ~XSCALE2_COUNT0_EVT_MASK;
  563. evtsel |= hwc->config_base << XSCALE2_COUNT0_EVT_SHFT;
  564. break;
  565. case XSCALE_COUNTER1:
  566. ien |= XSCALE2_COUNT1_INT_EN;
  567. evtsel &= ~XSCALE2_COUNT1_EVT_MASK;
  568. evtsel |= hwc->config_base << XSCALE2_COUNT1_EVT_SHFT;
  569. break;
  570. case XSCALE_COUNTER2:
  571. ien |= XSCALE2_COUNT2_INT_EN;
  572. evtsel &= ~XSCALE2_COUNT2_EVT_MASK;
  573. evtsel |= hwc->config_base << XSCALE2_COUNT2_EVT_SHFT;
  574. break;
  575. case XSCALE_COUNTER3:
  576. ien |= XSCALE2_COUNT3_INT_EN;
  577. evtsel &= ~XSCALE2_COUNT3_EVT_MASK;
  578. evtsel |= hwc->config_base << XSCALE2_COUNT3_EVT_SHFT;
  579. break;
  580. default:
  581. WARN_ONCE(1, "invalid counter number (%d)\n", idx);
  582. return;
  583. }
  584. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  585. xscale2pmu_write_event_select(evtsel);
  586. xscale2pmu_write_int_enable(ien);
  587. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  588. }
  589. static void
  590. xscale2pmu_disable_event(struct hw_perf_event *hwc, int idx)
  591. {
  592. unsigned long flags, ien, evtsel, of_flags;
  593. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  594. ien = xscale2pmu_read_int_enable();
  595. evtsel = xscale2pmu_read_event_select();
  596. switch (idx) {
  597. case XSCALE_CYCLE_COUNTER:
  598. ien &= ~XSCALE2_CCOUNT_INT_EN;
  599. of_flags = XSCALE2_CCOUNT_OVERFLOW;
  600. break;
  601. case XSCALE_COUNTER0:
  602. ien &= ~XSCALE2_COUNT0_INT_EN;
  603. evtsel &= ~XSCALE2_COUNT0_EVT_MASK;
  604. evtsel |= XSCALE_PERFCTR_UNUSED << XSCALE2_COUNT0_EVT_SHFT;
  605. of_flags = XSCALE2_COUNT0_OVERFLOW;
  606. break;
  607. case XSCALE_COUNTER1:
  608. ien &= ~XSCALE2_COUNT1_INT_EN;
  609. evtsel &= ~XSCALE2_COUNT1_EVT_MASK;
  610. evtsel |= XSCALE_PERFCTR_UNUSED << XSCALE2_COUNT1_EVT_SHFT;
  611. of_flags = XSCALE2_COUNT1_OVERFLOW;
  612. break;
  613. case XSCALE_COUNTER2:
  614. ien &= ~XSCALE2_COUNT2_INT_EN;
  615. evtsel &= ~XSCALE2_COUNT2_EVT_MASK;
  616. evtsel |= XSCALE_PERFCTR_UNUSED << XSCALE2_COUNT2_EVT_SHFT;
  617. of_flags = XSCALE2_COUNT2_OVERFLOW;
  618. break;
  619. case XSCALE_COUNTER3:
  620. ien &= ~XSCALE2_COUNT3_INT_EN;
  621. evtsel &= ~XSCALE2_COUNT3_EVT_MASK;
  622. evtsel |= XSCALE_PERFCTR_UNUSED << XSCALE2_COUNT3_EVT_SHFT;
  623. of_flags = XSCALE2_COUNT3_OVERFLOW;
  624. break;
  625. default:
  626. WARN_ONCE(1, "invalid counter number (%d)\n", idx);
  627. return;
  628. }
  629. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  630. xscale2pmu_write_event_select(evtsel);
  631. xscale2pmu_write_int_enable(ien);
  632. xscale2pmu_write_overflow_flags(of_flags);
  633. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  634. }
  635. static int
  636. xscale2pmu_get_event_idx(struct pmu_hw_events *cpuc,
  637. struct hw_perf_event *event)
  638. {
  639. int idx = xscale1pmu_get_event_idx(cpuc, event);
  640. if (idx >= 0)
  641. goto out;
  642. if (!test_and_set_bit(XSCALE_COUNTER3, cpuc->used_mask))
  643. idx = XSCALE_COUNTER3;
  644. else if (!test_and_set_bit(XSCALE_COUNTER2, cpuc->used_mask))
  645. idx = XSCALE_COUNTER2;
  646. out:
  647. return idx;
  648. }
  649. static void
  650. xscale2pmu_start(void)
  651. {
  652. unsigned long flags, val;
  653. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  654. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  655. val = xscale2pmu_read_pmnc() & ~XSCALE_PMU_CNT64;
  656. val |= XSCALE_PMU_ENABLE;
  657. xscale2pmu_write_pmnc(val);
  658. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  659. }
  660. static void
  661. xscale2pmu_stop(void)
  662. {
  663. unsigned long flags, val;
  664. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  665. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  666. val = xscale2pmu_read_pmnc();
  667. val &= ~XSCALE_PMU_ENABLE;
  668. xscale2pmu_write_pmnc(val);
  669. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  670. }
  671. static inline u32
  672. xscale2pmu_read_counter(int counter)
  673. {
  674. u32 val = 0;
  675. switch (counter) {
  676. case XSCALE_CYCLE_COUNTER:
  677. asm volatile("mrc p14, 0, %0, c1, c1, 0" : "=r" (val));
  678. break;
  679. case XSCALE_COUNTER0:
  680. asm volatile("mrc p14, 0, %0, c0, c2, 0" : "=r" (val));
  681. break;
  682. case XSCALE_COUNTER1:
  683. asm volatile("mrc p14, 0, %0, c1, c2, 0" : "=r" (val));
  684. break;
  685. case XSCALE_COUNTER2:
  686. asm volatile("mrc p14, 0, %0, c2, c2, 0" : "=r" (val));
  687. break;
  688. case XSCALE_COUNTER3:
  689. asm volatile("mrc p14, 0, %0, c3, c2, 0" : "=r" (val));
  690. break;
  691. }
  692. return val;
  693. }
  694. static inline void
  695. xscale2pmu_write_counter(int counter, u32 val)
  696. {
  697. switch (counter) {
  698. case XSCALE_CYCLE_COUNTER:
  699. asm volatile("mcr p14, 0, %0, c1, c1, 0" : : "r" (val));
  700. break;
  701. case XSCALE_COUNTER0:
  702. asm volatile("mcr p14, 0, %0, c0, c2, 0" : : "r" (val));
  703. break;
  704. case XSCALE_COUNTER1:
  705. asm volatile("mcr p14, 0, %0, c1, c2, 0" : : "r" (val));
  706. break;
  707. case XSCALE_COUNTER2:
  708. asm volatile("mcr p14, 0, %0, c2, c2, 0" : : "r" (val));
  709. break;
  710. case XSCALE_COUNTER3:
  711. asm volatile("mcr p14, 0, %0, c3, c2, 0" : : "r" (val));
  712. break;
  713. }
  714. }
  715. static struct arm_pmu xscale2pmu = {
  716. .name = "xscale2",
  717. .handle_irq = xscale2pmu_handle_irq,
  718. .enable = xscale2pmu_enable_event,
  719. .disable = xscale2pmu_disable_event,
  720. .read_counter = xscale2pmu_read_counter,
  721. .write_counter = xscale2pmu_write_counter,
  722. .get_event_idx = xscale2pmu_get_event_idx,
  723. .start = xscale2pmu_start,
  724. .stop = xscale2pmu_stop,
  725. .map_event = xscale_map_event,
  726. .num_events = 5,
  727. .max_period = (1LLU << 32) - 1,
  728. };
  729. static struct arm_pmu *__init xscale2pmu_init(void)
  730. {
  731. return &xscale2pmu;
  732. }
  733. #else
  734. static struct arm_pmu *__init xscale1pmu_init(void)
  735. {
  736. return NULL;
  737. }
  738. static struct arm_pmu *__init xscale2pmu_init(void)
  739. {
  740. return NULL;
  741. }
  742. #endif /* CONFIG_CPU_XSCALE */