vexpress-v2p-ca15_a7.dts 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188
  1. /*
  2. * ARM Ltd. Versatile Express
  3. *
  4. * CoreTile Express A15x2 A7x3
  5. * Cortex-A15_A7 MPCore (V2P-CA15_A7)
  6. *
  7. * HBI-0249A
  8. */
  9. /dts-v1/;
  10. / {
  11. model = "V2P-CA15_CA7";
  12. arm,hbi = <0x249>;
  13. compatible = "arm,vexpress,v2p-ca15_a7", "arm,vexpress";
  14. interrupt-parent = <&gic>;
  15. #address-cells = <2>;
  16. #size-cells = <2>;
  17. chosen { };
  18. aliases {
  19. serial0 = &v2m_serial0;
  20. serial1 = &v2m_serial1;
  21. serial2 = &v2m_serial2;
  22. serial3 = &v2m_serial3;
  23. i2c0 = &v2m_i2c_dvi;
  24. i2c1 = &v2m_i2c_pcie;
  25. };
  26. cpus {
  27. #address-cells = <1>;
  28. #size-cells = <0>;
  29. cpu0: cpu@0 {
  30. device_type = "cpu";
  31. compatible = "arm,cortex-a15";
  32. reg = <0>;
  33. };
  34. cpu1: cpu@1 {
  35. device_type = "cpu";
  36. compatible = "arm,cortex-a15";
  37. reg = <1>;
  38. };
  39. /* A7s disabled till big.LITTLE patches are available...
  40. cpu2: cpu@2 {
  41. device_type = "cpu";
  42. compatible = "arm,cortex-a7";
  43. reg = <0x100>;
  44. };
  45. cpu3: cpu@3 {
  46. device_type = "cpu";
  47. compatible = "arm,cortex-a7";
  48. reg = <0x101>;
  49. };
  50. cpu4: cpu@4 {
  51. device_type = "cpu";
  52. compatible = "arm,cortex-a7";
  53. reg = <0x102>;
  54. };
  55. */
  56. };
  57. memory@80000000 {
  58. device_type = "memory";
  59. reg = <0 0x80000000 0 0x40000000>;
  60. };
  61. wdt@2a490000 {
  62. compatible = "arm,sp805", "arm,primecell";
  63. reg = <0 0x2a490000 0 0x1000>;
  64. interrupts = <98>;
  65. };
  66. hdlcd@2b000000 {
  67. compatible = "arm,hdlcd";
  68. reg = <0 0x2b000000 0 0x1000>;
  69. interrupts = <0 85 4>;
  70. };
  71. memory-controller@2b0a0000 {
  72. compatible = "arm,pl341", "arm,primecell";
  73. reg = <0 0x2b0a0000 0 0x1000>;
  74. };
  75. gic: interrupt-controller@2c001000 {
  76. compatible = "arm,cortex-a15-gic", "arm,cortex-a9-gic";
  77. #interrupt-cells = <3>;
  78. #address-cells = <0>;
  79. interrupt-controller;
  80. reg = <0 0x2c001000 0 0x1000>,
  81. <0 0x2c002000 0 0x1000>,
  82. <0 0x2c004000 0 0x2000>,
  83. <0 0x2c006000 0 0x2000>;
  84. interrupts = <1 9 0xf04>;
  85. };
  86. memory-controller@7ffd0000 {
  87. compatible = "arm,pl354", "arm,primecell";
  88. reg = <0 0x7ffd0000 0 0x1000>;
  89. interrupts = <0 86 4>,
  90. <0 87 4>;
  91. };
  92. dma@7ff00000 {
  93. compatible = "arm,pl330", "arm,primecell";
  94. reg = <0 0x7ff00000 0 0x1000>;
  95. interrupts = <0 92 4>,
  96. <0 88 4>,
  97. <0 89 4>,
  98. <0 90 4>,
  99. <0 91 4>;
  100. };
  101. timer {
  102. compatible = "arm,armv7-timer";
  103. interrupts = <1 13 0xf08>,
  104. <1 14 0xf08>,
  105. <1 11 0xf08>,
  106. <1 10 0xf08>;
  107. };
  108. pmu {
  109. compatible = "arm,cortex-a15-pmu", "arm,cortex-a9-pmu";
  110. interrupts = <0 68 4>,
  111. <0 69 4>;
  112. };
  113. motherboard {
  114. ranges = <0 0 0 0x08000000 0x04000000>,
  115. <1 0 0 0x14000000 0x04000000>,
  116. <2 0 0 0x18000000 0x04000000>,
  117. <3 0 0 0x1c000000 0x04000000>,
  118. <4 0 0 0x0c000000 0x04000000>,
  119. <5 0 0 0x10000000 0x04000000>;
  120. interrupt-map-mask = <0 0 63>;
  121. interrupt-map = <0 0 0 &gic 0 0 4>,
  122. <0 0 1 &gic 0 1 4>,
  123. <0 0 2 &gic 0 2 4>,
  124. <0 0 3 &gic 0 3 4>,
  125. <0 0 4 &gic 0 4 4>,
  126. <0 0 5 &gic 0 5 4>,
  127. <0 0 6 &gic 0 6 4>,
  128. <0 0 7 &gic 0 7 4>,
  129. <0 0 8 &gic 0 8 4>,
  130. <0 0 9 &gic 0 9 4>,
  131. <0 0 10 &gic 0 10 4>,
  132. <0 0 11 &gic 0 11 4>,
  133. <0 0 12 &gic 0 12 4>,
  134. <0 0 13 &gic 0 13 4>,
  135. <0 0 14 &gic 0 14 4>,
  136. <0 0 15 &gic 0 15 4>,
  137. <0 0 16 &gic 0 16 4>,
  138. <0 0 17 &gic 0 17 4>,
  139. <0 0 18 &gic 0 18 4>,
  140. <0 0 19 &gic 0 19 4>,
  141. <0 0 20 &gic 0 20 4>,
  142. <0 0 21 &gic 0 21 4>,
  143. <0 0 22 &gic 0 22 4>,
  144. <0 0 23 &gic 0 23 4>,
  145. <0 0 24 &gic 0 24 4>,
  146. <0 0 25 &gic 0 25 4>,
  147. <0 0 26 &gic 0 26 4>,
  148. <0 0 27 &gic 0 27 4>,
  149. <0 0 28 &gic 0 28 4>,
  150. <0 0 29 &gic 0 29 4>,
  151. <0 0 30 &gic 0 30 4>,
  152. <0 0 31 &gic 0 31 4>,
  153. <0 0 32 &gic 0 32 4>,
  154. <0 0 33 &gic 0 33 4>,
  155. <0 0 34 &gic 0 34 4>,
  156. <0 0 35 &gic 0 35 4>,
  157. <0 0 36 &gic 0 36 4>,
  158. <0 0 37 &gic 0 37 4>,
  159. <0 0 38 &gic 0 38 4>,
  160. <0 0 39 &gic 0 39 4>,
  161. <0 0 40 &gic 0 40 4>,
  162. <0 0 41 &gic 0 41 4>,
  163. <0 0 42 &gic 0 42 4>;
  164. };
  165. };
  166. /include/ "vexpress-v2m-rs1.dtsi"