tegra30.dtsi 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277
  1. /include/ "skeleton.dtsi"
  2. / {
  3. compatible = "nvidia,tegra30";
  4. interrupt-parent = <&intc>;
  5. intc: interrupt-controller {
  6. compatible = "arm,cortex-a9-gic";
  7. reg = <0x50041000 0x1000
  8. 0x50040100 0x0100>;
  9. interrupt-controller;
  10. #interrupt-cells = <3>;
  11. };
  12. apbdma: dma {
  13. compatible = "nvidia,tegra30-apbdma", "nvidia,tegra20-apbdma";
  14. reg = <0x6000a000 0x1400>;
  15. interrupts = <0 104 0x04
  16. 0 105 0x04
  17. 0 106 0x04
  18. 0 107 0x04
  19. 0 108 0x04
  20. 0 109 0x04
  21. 0 110 0x04
  22. 0 111 0x04
  23. 0 112 0x04
  24. 0 113 0x04
  25. 0 114 0x04
  26. 0 115 0x04
  27. 0 116 0x04
  28. 0 117 0x04
  29. 0 118 0x04
  30. 0 119 0x04
  31. 0 128 0x04
  32. 0 129 0x04
  33. 0 130 0x04
  34. 0 131 0x04
  35. 0 132 0x04
  36. 0 133 0x04
  37. 0 134 0x04
  38. 0 135 0x04
  39. 0 136 0x04
  40. 0 137 0x04
  41. 0 138 0x04
  42. 0 139 0x04
  43. 0 140 0x04
  44. 0 141 0x04
  45. 0 142 0x04
  46. 0 143 0x04>;
  47. };
  48. ahb: ahb {
  49. compatible = "nvidia,tegra30-ahb";
  50. reg = <0x6000c004 0x14c>; /* AHB Arbitration + Gizmo Controller */
  51. };
  52. gpio: gpio {
  53. compatible = "nvidia,tegra30-gpio", "nvidia,tegra20-gpio";
  54. reg = <0x6000d000 0x1000>;
  55. interrupts = <0 32 0x04
  56. 0 33 0x04
  57. 0 34 0x04
  58. 0 35 0x04
  59. 0 55 0x04
  60. 0 87 0x04
  61. 0 89 0x04
  62. 0 125 0x04>;
  63. #gpio-cells = <2>;
  64. gpio-controller;
  65. #interrupt-cells = <2>;
  66. interrupt-controller;
  67. };
  68. pinmux: pinmux {
  69. compatible = "nvidia,tegra30-pinmux";
  70. reg = <0x70000868 0xd0 /* Pad control registers */
  71. 0x70003000 0x3e0>; /* Mux registers */
  72. };
  73. serial@70006000 {
  74. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  75. reg = <0x70006000 0x40>;
  76. reg-shift = <2>;
  77. interrupts = <0 36 0x04>;
  78. status = "disabled";
  79. };
  80. serial@70006040 {
  81. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  82. reg = <0x70006040 0x40>;
  83. reg-shift = <2>;
  84. interrupts = <0 37 0x04>;
  85. status = "disabled";
  86. };
  87. serial@70006200 {
  88. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  89. reg = <0x70006200 0x100>;
  90. reg-shift = <2>;
  91. interrupts = <0 46 0x04>;
  92. status = "disabled";
  93. };
  94. serial@70006300 {
  95. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  96. reg = <0x70006300 0x100>;
  97. reg-shift = <2>;
  98. interrupts = <0 90 0x04>;
  99. status = "disabled";
  100. };
  101. serial@70006400 {
  102. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  103. reg = <0x70006400 0x100>;
  104. reg-shift = <2>;
  105. interrupts = <0 91 0x04>;
  106. status = "disabled";
  107. };
  108. pwm {
  109. compatible = "nvidia,tegra30-pwm", "nvidia,tegra20-pwm";
  110. reg = <0x7000a000 0x100>;
  111. #pwm-cells = <2>;
  112. };
  113. i2c@7000c000 {
  114. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  115. reg = <0x7000c000 0x100>;
  116. interrupts = <0 38 0x04>;
  117. #address-cells = <1>;
  118. #size-cells = <0>;
  119. status = "disabled";
  120. };
  121. i2c@7000c400 {
  122. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  123. reg = <0x7000c400 0x100>;
  124. interrupts = <0 84 0x04>;
  125. #address-cells = <1>;
  126. #size-cells = <0>;
  127. status = "disabled";
  128. };
  129. i2c@7000c500 {
  130. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  131. reg = <0x7000c500 0x100>;
  132. interrupts = <0 92 0x04>;
  133. #address-cells = <1>;
  134. #size-cells = <0>;
  135. status = "disabled";
  136. };
  137. i2c@7000c700 {
  138. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  139. reg = <0x7000c700 0x100>;
  140. interrupts = <0 120 0x04>;
  141. #address-cells = <1>;
  142. #size-cells = <0>;
  143. status = "disabled";
  144. };
  145. i2c@7000d000 {
  146. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  147. reg = <0x7000d000 0x100>;
  148. interrupts = <0 53 0x04>;
  149. #address-cells = <1>;
  150. #size-cells = <0>;
  151. status = "disabled";
  152. };
  153. pmc {
  154. compatible = "nvidia,tegra20-pmc", "nvidia,tegra30-pmc";
  155. reg = <0x7000e400 0x400>;
  156. };
  157. memory-controller {
  158. compatible = "nvidia,tegra30-mc";
  159. reg = <0x7000f000 0x010
  160. 0x7000f03c 0x1b4
  161. 0x7000f200 0x028
  162. 0x7000f284 0x17c>;
  163. interrupts = <0 77 0x04>;
  164. };
  165. smmu {
  166. compatible = "nvidia,tegra30-smmu";
  167. reg = <0x7000f010 0x02c
  168. 0x7000f1f0 0x010
  169. 0x7000f228 0x05c>;
  170. nvidia,#asids = <4>; /* # of ASIDs */
  171. dma-window = <0 0x40000000>; /* IOVA start & length */
  172. nvidia,ahb = <&ahb>;
  173. };
  174. ahub {
  175. compatible = "nvidia,tegra30-ahub";
  176. reg = <0x70080000 0x200
  177. 0x70080200 0x100>;
  178. interrupts = <0 103 0x04>;
  179. nvidia,dma-request-selector = <&apbdma 1>;
  180. ranges;
  181. #address-cells = <1>;
  182. #size-cells = <1>;
  183. tegra_i2s0: i2s@70080300 {
  184. compatible = "nvidia,tegra30-i2s";
  185. reg = <0x70080300 0x100>;
  186. nvidia,ahub-cif-ids = <4 4>;
  187. status = "disabled";
  188. };
  189. tegra_i2s1: i2s@70080400 {
  190. compatible = "nvidia,tegra30-i2s";
  191. reg = <0x70080400 0x100>;
  192. nvidia,ahub-cif-ids = <5 5>;
  193. status = "disabled";
  194. };
  195. tegra_i2s2: i2s@70080500 {
  196. compatible = "nvidia,tegra30-i2s";
  197. reg = <0x70080500 0x100>;
  198. nvidia,ahub-cif-ids = <6 6>;
  199. status = "disabled";
  200. };
  201. tegra_i2s3: i2s@70080600 {
  202. compatible = "nvidia,tegra30-i2s";
  203. reg = <0x70080600 0x100>;
  204. nvidia,ahub-cif-ids = <7 7>;
  205. status = "disabled";
  206. };
  207. tegra_i2s4: i2s@70080700 {
  208. compatible = "nvidia,tegra30-i2s";
  209. reg = <0x70080700 0x100>;
  210. nvidia,ahub-cif-ids = <8 8>;
  211. status = "disabled";
  212. };
  213. };
  214. sdhci@78000000 {
  215. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  216. reg = <0x78000000 0x200>;
  217. interrupts = <0 14 0x04>;
  218. status = "disabled";
  219. };
  220. sdhci@78000200 {
  221. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  222. reg = <0x78000200 0x200>;
  223. interrupts = <0 15 0x04>;
  224. status = "disabled";
  225. };
  226. sdhci@78000400 {
  227. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  228. reg = <0x78000400 0x200>;
  229. interrupts = <0 19 0x04>;
  230. status = "disabled";
  231. };
  232. sdhci@78000600 {
  233. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  234. reg = <0x78000600 0x200>;
  235. interrupts = <0 31 0x04>;
  236. status = "disabled";
  237. };
  238. pmu {
  239. compatible = "arm,cortex-a9-pmu";
  240. interrupts = <0 144 0x04
  241. 0 145 0x04
  242. 0 146 0x04
  243. 0 147 0x04>;
  244. };
  245. };