imx6q.dtsi 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. /include/ "skeleton.dtsi"
  13. / {
  14. aliases {
  15. serial0 = &uart1;
  16. serial1 = &uart2;
  17. serial2 = &uart3;
  18. serial3 = &uart4;
  19. serial4 = &uart5;
  20. };
  21. cpus {
  22. #address-cells = <1>;
  23. #size-cells = <0>;
  24. cpu@0 {
  25. compatible = "arm,cortex-a9";
  26. reg = <0>;
  27. next-level-cache = <&L2>;
  28. };
  29. cpu@1 {
  30. compatible = "arm,cortex-a9";
  31. reg = <1>;
  32. next-level-cache = <&L2>;
  33. };
  34. cpu@2 {
  35. compatible = "arm,cortex-a9";
  36. reg = <2>;
  37. next-level-cache = <&L2>;
  38. };
  39. cpu@3 {
  40. compatible = "arm,cortex-a9";
  41. reg = <3>;
  42. next-level-cache = <&L2>;
  43. };
  44. };
  45. intc: interrupt-controller@00a01000 {
  46. compatible = "arm,cortex-a9-gic";
  47. #interrupt-cells = <3>;
  48. #address-cells = <1>;
  49. #size-cells = <1>;
  50. interrupt-controller;
  51. reg = <0x00a01000 0x1000>,
  52. <0x00a00100 0x100>;
  53. };
  54. clocks {
  55. #address-cells = <1>;
  56. #size-cells = <0>;
  57. ckil {
  58. compatible = "fsl,imx-ckil", "fixed-clock";
  59. clock-frequency = <32768>;
  60. };
  61. ckih1 {
  62. compatible = "fsl,imx-ckih1", "fixed-clock";
  63. clock-frequency = <0>;
  64. };
  65. osc {
  66. compatible = "fsl,imx-osc", "fixed-clock";
  67. clock-frequency = <24000000>;
  68. };
  69. };
  70. soc {
  71. #address-cells = <1>;
  72. #size-cells = <1>;
  73. compatible = "simple-bus";
  74. interrupt-parent = <&intc>;
  75. ranges;
  76. dma-apbh@00110000 {
  77. compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
  78. reg = <0x00110000 0x2000>;
  79. };
  80. gpmi-nand@00112000 {
  81. compatible = "fsl,imx6q-gpmi-nand";
  82. #address-cells = <1>;
  83. #size-cells = <1>;
  84. reg = <0x00112000 0x2000>, <0x00114000 0x2000>;
  85. reg-names = "gpmi-nand", "bch";
  86. interrupts = <0 13 0x04>, <0 15 0x04>;
  87. interrupt-names = "gpmi-dma", "bch";
  88. fsl,gpmi-dma-channel = <0>;
  89. status = "disabled";
  90. };
  91. timer@00a00600 {
  92. compatible = "arm,cortex-a9-twd-timer";
  93. reg = <0x00a00600 0x20>;
  94. interrupts = <1 13 0xf01>;
  95. };
  96. L2: l2-cache@00a02000 {
  97. compatible = "arm,pl310-cache";
  98. reg = <0x00a02000 0x1000>;
  99. interrupts = <0 92 0x04>;
  100. cache-unified;
  101. cache-level = <2>;
  102. };
  103. aips-bus@02000000 { /* AIPS1 */
  104. compatible = "fsl,aips-bus", "simple-bus";
  105. #address-cells = <1>;
  106. #size-cells = <1>;
  107. reg = <0x02000000 0x100000>;
  108. ranges;
  109. spba-bus@02000000 {
  110. compatible = "fsl,spba-bus", "simple-bus";
  111. #address-cells = <1>;
  112. #size-cells = <1>;
  113. reg = <0x02000000 0x40000>;
  114. ranges;
  115. spdif@02004000 {
  116. reg = <0x02004000 0x4000>;
  117. interrupts = <0 52 0x04>;
  118. };
  119. ecspi@02008000 { /* eCSPI1 */
  120. #address-cells = <1>;
  121. #size-cells = <0>;
  122. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  123. reg = <0x02008000 0x4000>;
  124. interrupts = <0 31 0x04>;
  125. status = "disabled";
  126. };
  127. ecspi@0200c000 { /* eCSPI2 */
  128. #address-cells = <1>;
  129. #size-cells = <0>;
  130. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  131. reg = <0x0200c000 0x4000>;
  132. interrupts = <0 32 0x04>;
  133. status = "disabled";
  134. };
  135. ecspi@02010000 { /* eCSPI3 */
  136. #address-cells = <1>;
  137. #size-cells = <0>;
  138. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  139. reg = <0x02010000 0x4000>;
  140. interrupts = <0 33 0x04>;
  141. status = "disabled";
  142. };
  143. ecspi@02014000 { /* eCSPI4 */
  144. #address-cells = <1>;
  145. #size-cells = <0>;
  146. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  147. reg = <0x02014000 0x4000>;
  148. interrupts = <0 34 0x04>;
  149. status = "disabled";
  150. };
  151. ecspi@02018000 { /* eCSPI5 */
  152. #address-cells = <1>;
  153. #size-cells = <0>;
  154. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  155. reg = <0x02018000 0x4000>;
  156. interrupts = <0 35 0x04>;
  157. status = "disabled";
  158. };
  159. uart1: serial@02020000 {
  160. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  161. reg = <0x02020000 0x4000>;
  162. interrupts = <0 26 0x04>;
  163. status = "disabled";
  164. };
  165. esai@02024000 {
  166. reg = <0x02024000 0x4000>;
  167. interrupts = <0 51 0x04>;
  168. };
  169. ssi1: ssi@02028000 {
  170. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  171. reg = <0x02028000 0x4000>;
  172. interrupts = <0 46 0x04>;
  173. fsl,fifo-depth = <15>;
  174. fsl,ssi-dma-events = <38 37>;
  175. status = "disabled";
  176. };
  177. ssi2: ssi@0202c000 {
  178. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  179. reg = <0x0202c000 0x4000>;
  180. interrupts = <0 47 0x04>;
  181. fsl,fifo-depth = <15>;
  182. fsl,ssi-dma-events = <42 41>;
  183. status = "disabled";
  184. };
  185. ssi3: ssi@02030000 {
  186. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  187. reg = <0x02030000 0x4000>;
  188. interrupts = <0 48 0x04>;
  189. fsl,fifo-depth = <15>;
  190. fsl,ssi-dma-events = <46 45>;
  191. status = "disabled";
  192. };
  193. asrc@02034000 {
  194. reg = <0x02034000 0x4000>;
  195. interrupts = <0 50 0x04>;
  196. };
  197. spba@0203c000 {
  198. reg = <0x0203c000 0x4000>;
  199. };
  200. };
  201. vpu@02040000 {
  202. reg = <0x02040000 0x3c000>;
  203. interrupts = <0 3 0x04 0 12 0x04>;
  204. };
  205. aipstz@0207c000 { /* AIPSTZ1 */
  206. reg = <0x0207c000 0x4000>;
  207. };
  208. pwm@02080000 { /* PWM1 */
  209. reg = <0x02080000 0x4000>;
  210. interrupts = <0 83 0x04>;
  211. };
  212. pwm@02084000 { /* PWM2 */
  213. reg = <0x02084000 0x4000>;
  214. interrupts = <0 84 0x04>;
  215. };
  216. pwm@02088000 { /* PWM3 */
  217. reg = <0x02088000 0x4000>;
  218. interrupts = <0 85 0x04>;
  219. };
  220. pwm@0208c000 { /* PWM4 */
  221. reg = <0x0208c000 0x4000>;
  222. interrupts = <0 86 0x04>;
  223. };
  224. flexcan@02090000 { /* CAN1 */
  225. reg = <0x02090000 0x4000>;
  226. interrupts = <0 110 0x04>;
  227. };
  228. flexcan@02094000 { /* CAN2 */
  229. reg = <0x02094000 0x4000>;
  230. interrupts = <0 111 0x04>;
  231. };
  232. gpt@02098000 {
  233. compatible = "fsl,imx6q-gpt";
  234. reg = <0x02098000 0x4000>;
  235. interrupts = <0 55 0x04>;
  236. };
  237. gpio1: gpio@0209c000 {
  238. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  239. reg = <0x0209c000 0x4000>;
  240. interrupts = <0 66 0x04 0 67 0x04>;
  241. gpio-controller;
  242. #gpio-cells = <2>;
  243. interrupt-controller;
  244. #interrupt-cells = <2>;
  245. };
  246. gpio2: gpio@020a0000 {
  247. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  248. reg = <0x020a0000 0x4000>;
  249. interrupts = <0 68 0x04 0 69 0x04>;
  250. gpio-controller;
  251. #gpio-cells = <2>;
  252. interrupt-controller;
  253. #interrupt-cells = <2>;
  254. };
  255. gpio3: gpio@020a4000 {
  256. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  257. reg = <0x020a4000 0x4000>;
  258. interrupts = <0 70 0x04 0 71 0x04>;
  259. gpio-controller;
  260. #gpio-cells = <2>;
  261. interrupt-controller;
  262. #interrupt-cells = <2>;
  263. };
  264. gpio4: gpio@020a8000 {
  265. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  266. reg = <0x020a8000 0x4000>;
  267. interrupts = <0 72 0x04 0 73 0x04>;
  268. gpio-controller;
  269. #gpio-cells = <2>;
  270. interrupt-controller;
  271. #interrupt-cells = <2>;
  272. };
  273. gpio5: gpio@020ac000 {
  274. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  275. reg = <0x020ac000 0x4000>;
  276. interrupts = <0 74 0x04 0 75 0x04>;
  277. gpio-controller;
  278. #gpio-cells = <2>;
  279. interrupt-controller;
  280. #interrupt-cells = <2>;
  281. };
  282. gpio6: gpio@020b0000 {
  283. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  284. reg = <0x020b0000 0x4000>;
  285. interrupts = <0 76 0x04 0 77 0x04>;
  286. gpio-controller;
  287. #gpio-cells = <2>;
  288. interrupt-controller;
  289. #interrupt-cells = <2>;
  290. };
  291. gpio7: gpio@020b4000 {
  292. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  293. reg = <0x020b4000 0x4000>;
  294. interrupts = <0 78 0x04 0 79 0x04>;
  295. gpio-controller;
  296. #gpio-cells = <2>;
  297. interrupt-controller;
  298. #interrupt-cells = <2>;
  299. };
  300. kpp@020b8000 {
  301. reg = <0x020b8000 0x4000>;
  302. interrupts = <0 82 0x04>;
  303. };
  304. wdog@020bc000 { /* WDOG1 */
  305. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  306. reg = <0x020bc000 0x4000>;
  307. interrupts = <0 80 0x04>;
  308. status = "disabled";
  309. };
  310. wdog@020c0000 { /* WDOG2 */
  311. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  312. reg = <0x020c0000 0x4000>;
  313. interrupts = <0 81 0x04>;
  314. status = "disabled";
  315. };
  316. ccm@020c4000 {
  317. compatible = "fsl,imx6q-ccm";
  318. reg = <0x020c4000 0x4000>;
  319. interrupts = <0 87 0x04 0 88 0x04>;
  320. };
  321. anatop@020c8000 {
  322. compatible = "fsl,imx6q-anatop";
  323. reg = <0x020c8000 0x1000>;
  324. interrupts = <0 49 0x04 0 54 0x04 0 127 0x04>;
  325. regulator-1p1@110 {
  326. compatible = "fsl,anatop-regulator";
  327. regulator-name = "vdd1p1";
  328. regulator-min-microvolt = <800000>;
  329. regulator-max-microvolt = <1375000>;
  330. regulator-always-on;
  331. anatop-reg-offset = <0x110>;
  332. anatop-vol-bit-shift = <8>;
  333. anatop-vol-bit-width = <5>;
  334. anatop-min-bit-val = <4>;
  335. anatop-min-voltage = <800000>;
  336. anatop-max-voltage = <1375000>;
  337. };
  338. regulator-3p0@120 {
  339. compatible = "fsl,anatop-regulator";
  340. regulator-name = "vdd3p0";
  341. regulator-min-microvolt = <2800000>;
  342. regulator-max-microvolt = <3150000>;
  343. regulator-always-on;
  344. anatop-reg-offset = <0x120>;
  345. anatop-vol-bit-shift = <8>;
  346. anatop-vol-bit-width = <5>;
  347. anatop-min-bit-val = <0>;
  348. anatop-min-voltage = <2625000>;
  349. anatop-max-voltage = <3400000>;
  350. };
  351. regulator-2p5@130 {
  352. compatible = "fsl,anatop-regulator";
  353. regulator-name = "vdd2p5";
  354. regulator-min-microvolt = <2000000>;
  355. regulator-max-microvolt = <2750000>;
  356. regulator-always-on;
  357. anatop-reg-offset = <0x130>;
  358. anatop-vol-bit-shift = <8>;
  359. anatop-vol-bit-width = <5>;
  360. anatop-min-bit-val = <0>;
  361. anatop-min-voltage = <2000000>;
  362. anatop-max-voltage = <2750000>;
  363. };
  364. regulator-vddcore@140 {
  365. compatible = "fsl,anatop-regulator";
  366. regulator-name = "cpu";
  367. regulator-min-microvolt = <725000>;
  368. regulator-max-microvolt = <1450000>;
  369. regulator-always-on;
  370. anatop-reg-offset = <0x140>;
  371. anatop-vol-bit-shift = <0>;
  372. anatop-vol-bit-width = <5>;
  373. anatop-min-bit-val = <1>;
  374. anatop-min-voltage = <725000>;
  375. anatop-max-voltage = <1450000>;
  376. };
  377. regulator-vddpu@140 {
  378. compatible = "fsl,anatop-regulator";
  379. regulator-name = "vddpu";
  380. regulator-min-microvolt = <725000>;
  381. regulator-max-microvolt = <1450000>;
  382. regulator-always-on;
  383. anatop-reg-offset = <0x140>;
  384. anatop-vol-bit-shift = <9>;
  385. anatop-vol-bit-width = <5>;
  386. anatop-min-bit-val = <1>;
  387. anatop-min-voltage = <725000>;
  388. anatop-max-voltage = <1450000>;
  389. };
  390. regulator-vddsoc@140 {
  391. compatible = "fsl,anatop-regulator";
  392. regulator-name = "vddsoc";
  393. regulator-min-microvolt = <725000>;
  394. regulator-max-microvolt = <1450000>;
  395. regulator-always-on;
  396. anatop-reg-offset = <0x140>;
  397. anatop-vol-bit-shift = <18>;
  398. anatop-vol-bit-width = <5>;
  399. anatop-min-bit-val = <1>;
  400. anatop-min-voltage = <725000>;
  401. anatop-max-voltage = <1450000>;
  402. };
  403. };
  404. usbphy1: usbphy@020c9000 {
  405. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  406. reg = <0x020c9000 0x1000>;
  407. interrupts = <0 44 0x04>;
  408. };
  409. usbphy2: usbphy@020ca000 {
  410. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  411. reg = <0x020ca000 0x1000>;
  412. interrupts = <0 45 0x04>;
  413. };
  414. snvs@020cc000 {
  415. reg = <0x020cc000 0x4000>;
  416. interrupts = <0 19 0x04 0 20 0x04>;
  417. };
  418. epit@020d0000 { /* EPIT1 */
  419. reg = <0x020d0000 0x4000>;
  420. interrupts = <0 56 0x04>;
  421. };
  422. epit@020d4000 { /* EPIT2 */
  423. reg = <0x020d4000 0x4000>;
  424. interrupts = <0 57 0x04>;
  425. };
  426. src@020d8000 {
  427. compatible = "fsl,imx6q-src";
  428. reg = <0x020d8000 0x4000>;
  429. interrupts = <0 91 0x04 0 96 0x04>;
  430. };
  431. gpc@020dc000 {
  432. compatible = "fsl,imx6q-gpc";
  433. reg = <0x020dc000 0x4000>;
  434. interrupts = <0 89 0x04 0 90 0x04>;
  435. };
  436. iomuxc@020e0000 {
  437. compatible = "fsl,imx6q-iomuxc";
  438. reg = <0x020e0000 0x4000>;
  439. /* shared pinctrl settings */
  440. audmux {
  441. pinctrl_audmux_1: audmux-1 {
  442. fsl,pins = <18 0x80000000 /* MX6Q_PAD_SD2_DAT0__AUDMUX_AUD4_RXD */
  443. 1586 0x80000000 /* MX6Q_PAD_SD2_DAT3__AUDMUX_AUD4_TXC */
  444. 11 0x80000000 /* MX6Q_PAD_SD2_DAT2__AUDMUX_AUD4_TXD */
  445. 3 0x80000000>; /* MX6Q_PAD_SD2_DAT1__AUDMUX_AUD4_TXFS */
  446. };
  447. };
  448. gpmi-nand {
  449. pinctrl_gpmi_nand_1: gpmi-nand-1 {
  450. fsl,pins = <1328 0xb0b1 /* MX6Q_PAD_NANDF_CLE__RAWNAND_CLE */
  451. 1336 0xb0b1 /* MX6Q_PAD_NANDF_ALE__RAWNAND_ALE */
  452. 1344 0xb0b1 /* MX6Q_PAD_NANDF_WP_B__RAWNAND_RESETN */
  453. 1352 0xb000 /* MX6Q_PAD_NANDF_RB0__RAWNAND_READY0 */
  454. 1360 0xb0b1 /* MX6Q_PAD_NANDF_CS0__RAWNAND_CE0N */
  455. 1365 0xb0b1 /* MX6Q_PAD_NANDF_CS1__RAWNAND_CE1N */
  456. 1371 0xb0b1 /* MX6Q_PAD_NANDF_CS2__RAWNAND_CE2N */
  457. 1378 0xb0b1 /* MX6Q_PAD_NANDF_CS3__RAWNAND_CE3N */
  458. 1387 0xb0b1 /* MX6Q_PAD_SD4_CMD__RAWNAND_RDN */
  459. 1393 0xb0b1 /* MX6Q_PAD_SD4_CLK__RAWNAND_WRN */
  460. 1397 0xb0b1 /* MX6Q_PAD_NANDF_D0__RAWNAND_D0 */
  461. 1405 0xb0b1 /* MX6Q_PAD_NANDF_D1__RAWNAND_D1 */
  462. 1413 0xb0b1 /* MX6Q_PAD_NANDF_D2__RAWNAND_D2 */
  463. 1421 0xb0b1 /* MX6Q_PAD_NANDF_D3__RAWNAND_D3 */
  464. 1429 0xb0b1 /* MX6Q_PAD_NANDF_D4__RAWNAND_D4 */
  465. 1437 0xb0b1 /* MX6Q_PAD_NANDF_D5__RAWNAND_D5 */
  466. 1445 0xb0b1 /* MX6Q_PAD_NANDF_D6__RAWNAND_D6 */
  467. 1453 0xb0b1 /* MX6Q_PAD_NANDF_D7__RAWNAND_D7 */
  468. 1463 0x00b1>; /* MX6Q_PAD_SD4_DAT0__RAWNAND_DQS */
  469. };
  470. };
  471. i2c1 {
  472. pinctrl_i2c1_1: i2c1grp-1 {
  473. fsl,pins = <137 0x4001b8b1 /* MX6Q_PAD_EIM_D21__I2C1_SCL */
  474. 196 0x4001b8b1>; /* MX6Q_PAD_EIM_D28__I2C1_SDA */
  475. };
  476. };
  477. serial2 {
  478. pinctrl_serial2_1: serial2grp-1 {
  479. fsl,pins = <183 0x1b0b1 /* MX6Q_PAD_EIM_D26__UART2_TXD */
  480. 191 0x1b0b1>; /* MX6Q_PAD_EIM_D27__UART2_RXD */
  481. };
  482. };
  483. usdhc3 {
  484. pinctrl_usdhc3_1: usdhc3grp-1 {
  485. fsl,pins = <1273 0x17059 /* MX6Q_PAD_SD3_CMD__USDHC3_CMD */
  486. 1281 0x10059 /* MX6Q_PAD_SD3_CLK__USDHC3_CLK */
  487. 1289 0x17059 /* MX6Q_PAD_SD3_DAT0__USDHC3_DAT0 */
  488. 1297 0x17059 /* MX6Q_PAD_SD3_DAT1__USDHC3_DAT1 */
  489. 1305 0x17059 /* MX6Q_PAD_SD3_DAT2__USDHC3_DAT2 */
  490. 1312 0x17059 /* MX6Q_PAD_SD3_DAT3__USDHC3_DAT3 */
  491. 1265 0x17059 /* MX6Q_PAD_SD3_DAT4__USDHC3_DAT4 */
  492. 1257 0x17059 /* MX6Q_PAD_SD3_DAT5__USDHC3_DAT5 */
  493. 1249 0x17059 /* MX6Q_PAD_SD3_DAT6__USDHC3_DAT6 */
  494. 1241 0x17059>; /* MX6Q_PAD_SD3_DAT7__USDHC3_DAT7 */
  495. };
  496. };
  497. usdhc4 {
  498. pinctrl_usdhc4_1: usdhc4grp-1 {
  499. fsl,pins = <1386 0x17059 /* MX6Q_PAD_SD4_CMD__USDHC4_CMD */
  500. 1392 0x10059 /* MX6Q_PAD_SD4_CLK__USDHC4_CLK */
  501. 1462 0x17059 /* MX6Q_PAD_SD4_DAT0__USDHC4_DAT0 */
  502. 1470 0x17059 /* MX6Q_PAD_SD4_DAT1__USDHC4_DAT1 */
  503. 1478 0x17059 /* MX6Q_PAD_SD4_DAT2__USDHC4_DAT2 */
  504. 1486 0x17059 /* MX6Q_PAD_SD4_DAT3__USDHC4_DAT3 */
  505. 1493 0x17059 /* MX6Q_PAD_SD4_DAT4__USDHC4_DAT4 */
  506. 1501 0x17059 /* MX6Q_PAD_SD4_DAT5__USDHC4_DAT5 */
  507. 1509 0x17059 /* MX6Q_PAD_SD4_DAT6__USDHC4_DAT6 */
  508. 1517 0x17059>; /* MX6Q_PAD_SD4_DAT7__USDHC4_DAT7 */
  509. };
  510. };
  511. ecspi1 {
  512. pinctrl_ecspi1_1: ecspi1grp-1 {
  513. fsl,pins = <101 0x100b1 /* MX6Q_PAD_EIM_D17__ECSPI1_MISO */
  514. 109 0x100b1 /* MX6Q_PAD_EIM_D18__ECSPI1_MOSI */
  515. 94 0x100b1>; /* MX6Q_PAD_EIM_D16__ECSPI1_SCLK */
  516. };
  517. };
  518. };
  519. dcic@020e4000 { /* DCIC1 */
  520. reg = <0x020e4000 0x4000>;
  521. interrupts = <0 124 0x04>;
  522. };
  523. dcic@020e8000 { /* DCIC2 */
  524. reg = <0x020e8000 0x4000>;
  525. interrupts = <0 125 0x04>;
  526. };
  527. sdma@020ec000 {
  528. compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma";
  529. reg = <0x020ec000 0x4000>;
  530. interrupts = <0 2 0x04>;
  531. };
  532. };
  533. aips-bus@02100000 { /* AIPS2 */
  534. compatible = "fsl,aips-bus", "simple-bus";
  535. #address-cells = <1>;
  536. #size-cells = <1>;
  537. reg = <0x02100000 0x100000>;
  538. ranges;
  539. caam@02100000 {
  540. reg = <0x02100000 0x40000>;
  541. interrupts = <0 105 0x04 0 106 0x04>;
  542. };
  543. aipstz@0217c000 { /* AIPSTZ2 */
  544. reg = <0x0217c000 0x4000>;
  545. };
  546. usb@02184000 { /* USB OTG */
  547. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  548. reg = <0x02184000 0x200>;
  549. interrupts = <0 43 0x04>;
  550. fsl,usbphy = <&usbphy1>;
  551. status = "disabled";
  552. };
  553. usb@02184200 { /* USB1 */
  554. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  555. reg = <0x02184200 0x200>;
  556. interrupts = <0 40 0x04>;
  557. fsl,usbphy = <&usbphy2>;
  558. status = "disabled";
  559. };
  560. usb@02184400 { /* USB2 */
  561. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  562. reg = <0x02184400 0x200>;
  563. interrupts = <0 41 0x04>;
  564. status = "disabled";
  565. };
  566. usb@02184600 { /* USB3 */
  567. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  568. reg = <0x02184600 0x200>;
  569. interrupts = <0 42 0x04>;
  570. status = "disabled";
  571. };
  572. ethernet@02188000 {
  573. compatible = "fsl,imx6q-fec";
  574. reg = <0x02188000 0x4000>;
  575. interrupts = <0 118 0x04 0 119 0x04>;
  576. status = "disabled";
  577. };
  578. mlb@0218c000 {
  579. reg = <0x0218c000 0x4000>;
  580. interrupts = <0 53 0x04 0 117 0x04 0 126 0x04>;
  581. };
  582. usdhc@02190000 { /* uSDHC1 */
  583. compatible = "fsl,imx6q-usdhc";
  584. reg = <0x02190000 0x4000>;
  585. interrupts = <0 22 0x04>;
  586. status = "disabled";
  587. };
  588. usdhc@02194000 { /* uSDHC2 */
  589. compatible = "fsl,imx6q-usdhc";
  590. reg = <0x02194000 0x4000>;
  591. interrupts = <0 23 0x04>;
  592. status = "disabled";
  593. };
  594. usdhc@02198000 { /* uSDHC3 */
  595. compatible = "fsl,imx6q-usdhc";
  596. reg = <0x02198000 0x4000>;
  597. interrupts = <0 24 0x04>;
  598. status = "disabled";
  599. };
  600. usdhc@0219c000 { /* uSDHC4 */
  601. compatible = "fsl,imx6q-usdhc";
  602. reg = <0x0219c000 0x4000>;
  603. interrupts = <0 25 0x04>;
  604. status = "disabled";
  605. };
  606. i2c@021a0000 { /* I2C1 */
  607. #address-cells = <1>;
  608. #size-cells = <0>;
  609. compatible = "fsl,imx6q-i2c", "fsl,imx1-i2c";
  610. reg = <0x021a0000 0x4000>;
  611. interrupts = <0 36 0x04>;
  612. status = "disabled";
  613. };
  614. i2c@021a4000 { /* I2C2 */
  615. #address-cells = <1>;
  616. #size-cells = <0>;
  617. compatible = "fsl,imx6q-i2c", "fsl,imx1-i2c";
  618. reg = <0x021a4000 0x4000>;
  619. interrupts = <0 37 0x04>;
  620. status = "disabled";
  621. };
  622. i2c@021a8000 { /* I2C3 */
  623. #address-cells = <1>;
  624. #size-cells = <0>;
  625. compatible = "fsl,imx6q-i2c", "fsl,imx1-i2c";
  626. reg = <0x021a8000 0x4000>;
  627. interrupts = <0 38 0x04>;
  628. status = "disabled";
  629. };
  630. romcp@021ac000 {
  631. reg = <0x021ac000 0x4000>;
  632. };
  633. mmdc@021b0000 { /* MMDC0 */
  634. compatible = "fsl,imx6q-mmdc";
  635. reg = <0x021b0000 0x4000>;
  636. };
  637. mmdc@021b4000 { /* MMDC1 */
  638. reg = <0x021b4000 0x4000>;
  639. };
  640. weim@021b8000 {
  641. reg = <0x021b8000 0x4000>;
  642. interrupts = <0 14 0x04>;
  643. };
  644. ocotp@021bc000 {
  645. reg = <0x021bc000 0x4000>;
  646. };
  647. ocotp@021c0000 {
  648. reg = <0x021c0000 0x4000>;
  649. interrupts = <0 21 0x04>;
  650. };
  651. tzasc@021d0000 { /* TZASC1 */
  652. reg = <0x021d0000 0x4000>;
  653. interrupts = <0 108 0x04>;
  654. };
  655. tzasc@021d4000 { /* TZASC2 */
  656. reg = <0x021d4000 0x4000>;
  657. interrupts = <0 109 0x04>;
  658. };
  659. audmux@021d8000 {
  660. compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux";
  661. reg = <0x021d8000 0x4000>;
  662. status = "disabled";
  663. };
  664. mipi@021dc000 { /* MIPI-CSI */
  665. reg = <0x021dc000 0x4000>;
  666. };
  667. mipi@021e0000 { /* MIPI-DSI */
  668. reg = <0x021e0000 0x4000>;
  669. };
  670. vdoa@021e4000 {
  671. reg = <0x021e4000 0x4000>;
  672. interrupts = <0 18 0x04>;
  673. };
  674. uart2: serial@021e8000 {
  675. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  676. reg = <0x021e8000 0x4000>;
  677. interrupts = <0 27 0x04>;
  678. status = "disabled";
  679. };
  680. uart3: serial@021ec000 {
  681. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  682. reg = <0x021ec000 0x4000>;
  683. interrupts = <0 28 0x04>;
  684. status = "disabled";
  685. };
  686. uart4: serial@021f0000 {
  687. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  688. reg = <0x021f0000 0x4000>;
  689. interrupts = <0 29 0x04>;
  690. status = "disabled";
  691. };
  692. uart5: serial@021f4000 {
  693. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  694. reg = <0x021f4000 0x4000>;
  695. interrupts = <0 30 0x04>;
  696. status = "disabled";
  697. };
  698. };
  699. };
  700. };