imx53.dtsi 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. /include/ "skeleton.dtsi"
  13. / {
  14. aliases {
  15. serial0 = &uart1;
  16. serial1 = &uart2;
  17. serial2 = &uart3;
  18. serial3 = &uart4;
  19. serial4 = &uart5;
  20. };
  21. tzic: tz-interrupt-controller@0fffc000 {
  22. compatible = "fsl,imx53-tzic", "fsl,tzic";
  23. interrupt-controller;
  24. #interrupt-cells = <1>;
  25. reg = <0x0fffc000 0x4000>;
  26. };
  27. clocks {
  28. #address-cells = <1>;
  29. #size-cells = <0>;
  30. ckil {
  31. compatible = "fsl,imx-ckil", "fixed-clock";
  32. clock-frequency = <32768>;
  33. };
  34. ckih1 {
  35. compatible = "fsl,imx-ckih1", "fixed-clock";
  36. clock-frequency = <22579200>;
  37. };
  38. ckih2 {
  39. compatible = "fsl,imx-ckih2", "fixed-clock";
  40. clock-frequency = <0>;
  41. };
  42. osc {
  43. compatible = "fsl,imx-osc", "fixed-clock";
  44. clock-frequency = <24000000>;
  45. };
  46. };
  47. soc {
  48. #address-cells = <1>;
  49. #size-cells = <1>;
  50. compatible = "simple-bus";
  51. interrupt-parent = <&tzic>;
  52. ranges;
  53. aips@50000000 { /* AIPS1 */
  54. compatible = "fsl,aips-bus", "simple-bus";
  55. #address-cells = <1>;
  56. #size-cells = <1>;
  57. reg = <0x50000000 0x10000000>;
  58. ranges;
  59. spba@50000000 {
  60. compatible = "fsl,spba-bus", "simple-bus";
  61. #address-cells = <1>;
  62. #size-cells = <1>;
  63. reg = <0x50000000 0x40000>;
  64. ranges;
  65. esdhc@50004000 { /* ESDHC1 */
  66. compatible = "fsl,imx53-esdhc";
  67. reg = <0x50004000 0x4000>;
  68. interrupts = <1>;
  69. status = "disabled";
  70. };
  71. esdhc@50008000 { /* ESDHC2 */
  72. compatible = "fsl,imx53-esdhc";
  73. reg = <0x50008000 0x4000>;
  74. interrupts = <2>;
  75. status = "disabled";
  76. };
  77. uart3: serial@5000c000 {
  78. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  79. reg = <0x5000c000 0x4000>;
  80. interrupts = <33>;
  81. status = "disabled";
  82. };
  83. ecspi@50010000 { /* ECSPI1 */
  84. #address-cells = <1>;
  85. #size-cells = <0>;
  86. compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
  87. reg = <0x50010000 0x4000>;
  88. interrupts = <36>;
  89. status = "disabled";
  90. };
  91. ssi2: ssi@50014000 {
  92. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  93. reg = <0x50014000 0x4000>;
  94. interrupts = <30>;
  95. fsl,fifo-depth = <15>;
  96. fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
  97. status = "disabled";
  98. };
  99. esdhc@50020000 { /* ESDHC3 */
  100. compatible = "fsl,imx53-esdhc";
  101. reg = <0x50020000 0x4000>;
  102. interrupts = <3>;
  103. status = "disabled";
  104. };
  105. esdhc@50024000 { /* ESDHC4 */
  106. compatible = "fsl,imx53-esdhc";
  107. reg = <0x50024000 0x4000>;
  108. interrupts = <4>;
  109. status = "disabled";
  110. };
  111. };
  112. gpio1: gpio@53f84000 {
  113. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  114. reg = <0x53f84000 0x4000>;
  115. interrupts = <50 51>;
  116. gpio-controller;
  117. #gpio-cells = <2>;
  118. interrupt-controller;
  119. #interrupt-cells = <2>;
  120. };
  121. gpio2: gpio@53f88000 {
  122. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  123. reg = <0x53f88000 0x4000>;
  124. interrupts = <52 53>;
  125. gpio-controller;
  126. #gpio-cells = <2>;
  127. interrupt-controller;
  128. #interrupt-cells = <2>;
  129. };
  130. gpio3: gpio@53f8c000 {
  131. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  132. reg = <0x53f8c000 0x4000>;
  133. interrupts = <54 55>;
  134. gpio-controller;
  135. #gpio-cells = <2>;
  136. interrupt-controller;
  137. #interrupt-cells = <2>;
  138. };
  139. gpio4: gpio@53f90000 {
  140. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  141. reg = <0x53f90000 0x4000>;
  142. interrupts = <56 57>;
  143. gpio-controller;
  144. #gpio-cells = <2>;
  145. interrupt-controller;
  146. #interrupt-cells = <2>;
  147. };
  148. wdog@53f98000 { /* WDOG1 */
  149. compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
  150. reg = <0x53f98000 0x4000>;
  151. interrupts = <58>;
  152. status = "disabled";
  153. };
  154. wdog@53f9c000 { /* WDOG2 */
  155. compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
  156. reg = <0x53f9c000 0x4000>;
  157. interrupts = <59>;
  158. status = "disabled";
  159. };
  160. uart1: serial@53fbc000 {
  161. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  162. reg = <0x53fbc000 0x4000>;
  163. interrupts = <31>;
  164. status = "disabled";
  165. };
  166. uart2: serial@53fc0000 {
  167. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  168. reg = <0x53fc0000 0x4000>;
  169. interrupts = <32>;
  170. status = "disabled";
  171. };
  172. gpio5: gpio@53fdc000 {
  173. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  174. reg = <0x53fdc000 0x4000>;
  175. interrupts = <103 104>;
  176. gpio-controller;
  177. #gpio-cells = <2>;
  178. interrupt-controller;
  179. #interrupt-cells = <2>;
  180. };
  181. gpio6: gpio@53fe0000 {
  182. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  183. reg = <0x53fe0000 0x4000>;
  184. interrupts = <105 106>;
  185. gpio-controller;
  186. #gpio-cells = <2>;
  187. interrupt-controller;
  188. #interrupt-cells = <2>;
  189. };
  190. gpio7: gpio@53fe4000 {
  191. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  192. reg = <0x53fe4000 0x4000>;
  193. interrupts = <107 108>;
  194. gpio-controller;
  195. #gpio-cells = <2>;
  196. interrupt-controller;
  197. #interrupt-cells = <2>;
  198. };
  199. i2c@53fec000 { /* I2C3 */
  200. #address-cells = <1>;
  201. #size-cells = <0>;
  202. compatible = "fsl,imx53-i2c", "fsl,imx1-i2c";
  203. reg = <0x53fec000 0x4000>;
  204. interrupts = <64>;
  205. status = "disabled";
  206. };
  207. uart4: serial@53ff0000 {
  208. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  209. reg = <0x53ff0000 0x4000>;
  210. interrupts = <13>;
  211. status = "disabled";
  212. };
  213. };
  214. aips@60000000 { /* AIPS2 */
  215. compatible = "fsl,aips-bus", "simple-bus";
  216. #address-cells = <1>;
  217. #size-cells = <1>;
  218. reg = <0x60000000 0x10000000>;
  219. ranges;
  220. uart5: serial@63f90000 {
  221. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  222. reg = <0x63f90000 0x4000>;
  223. interrupts = <86>;
  224. status = "disabled";
  225. };
  226. ecspi@63fac000 { /* ECSPI2 */
  227. #address-cells = <1>;
  228. #size-cells = <0>;
  229. compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
  230. reg = <0x63fac000 0x4000>;
  231. interrupts = <37>;
  232. status = "disabled";
  233. };
  234. sdma@63fb0000 {
  235. compatible = "fsl,imx53-sdma", "fsl,imx35-sdma";
  236. reg = <0x63fb0000 0x4000>;
  237. interrupts = <6>;
  238. };
  239. cspi@63fc0000 {
  240. #address-cells = <1>;
  241. #size-cells = <0>;
  242. compatible = "fsl,imx53-cspi", "fsl,imx35-cspi";
  243. reg = <0x63fc0000 0x4000>;
  244. interrupts = <38>;
  245. status = "disabled";
  246. };
  247. i2c@63fc4000 { /* I2C2 */
  248. #address-cells = <1>;
  249. #size-cells = <0>;
  250. compatible = "fsl,imx53-i2c", "fsl,imx1-i2c";
  251. reg = <0x63fc4000 0x4000>;
  252. interrupts = <63>;
  253. status = "disabled";
  254. };
  255. i2c@63fc8000 { /* I2C1 */
  256. #address-cells = <1>;
  257. #size-cells = <0>;
  258. compatible = "fsl,imx53-i2c", "fsl,imx1-i2c";
  259. reg = <0x63fc8000 0x4000>;
  260. interrupts = <62>;
  261. status = "disabled";
  262. };
  263. ssi1: ssi@63fcc000 {
  264. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  265. reg = <0x63fcc000 0x4000>;
  266. interrupts = <29>;
  267. fsl,fifo-depth = <15>;
  268. fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
  269. status = "disabled";
  270. };
  271. audmux@63fd0000 {
  272. compatible = "fsl,imx53-audmux", "fsl,imx31-audmux";
  273. reg = <0x63fd0000 0x4000>;
  274. status = "disabled";
  275. };
  276. ssi3: ssi@63fe8000 {
  277. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  278. reg = <0x63fe8000 0x4000>;
  279. interrupts = <96>;
  280. fsl,fifo-depth = <15>;
  281. fsl,ssi-dma-events = <47 46 45 44>; /* TX0 RX0 TX1 RX1 */
  282. status = "disabled";
  283. };
  284. ethernet@63fec000 {
  285. compatible = "fsl,imx53-fec", "fsl,imx25-fec";
  286. reg = <0x63fec000 0x4000>;
  287. interrupts = <87>;
  288. status = "disabled";
  289. };
  290. };
  291. };
  292. };