imx51.dtsi 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. /include/ "skeleton.dtsi"
  13. / {
  14. aliases {
  15. serial0 = &uart1;
  16. serial1 = &uart2;
  17. serial2 = &uart3;
  18. };
  19. tzic: tz-interrupt-controller@e0000000 {
  20. compatible = "fsl,imx51-tzic", "fsl,tzic";
  21. interrupt-controller;
  22. #interrupt-cells = <1>;
  23. reg = <0xe0000000 0x4000>;
  24. };
  25. clocks {
  26. #address-cells = <1>;
  27. #size-cells = <0>;
  28. ckil {
  29. compatible = "fsl,imx-ckil", "fixed-clock";
  30. clock-frequency = <32768>;
  31. };
  32. ckih1 {
  33. compatible = "fsl,imx-ckih1", "fixed-clock";
  34. clock-frequency = <22579200>;
  35. };
  36. ckih2 {
  37. compatible = "fsl,imx-ckih2", "fixed-clock";
  38. clock-frequency = <0>;
  39. };
  40. osc {
  41. compatible = "fsl,imx-osc", "fixed-clock";
  42. clock-frequency = <24000000>;
  43. };
  44. };
  45. soc {
  46. #address-cells = <1>;
  47. #size-cells = <1>;
  48. compatible = "simple-bus";
  49. interrupt-parent = <&tzic>;
  50. ranges;
  51. aips@70000000 { /* AIPS1 */
  52. compatible = "fsl,aips-bus", "simple-bus";
  53. #address-cells = <1>;
  54. #size-cells = <1>;
  55. reg = <0x70000000 0x10000000>;
  56. ranges;
  57. spba@70000000 {
  58. compatible = "fsl,spba-bus", "simple-bus";
  59. #address-cells = <1>;
  60. #size-cells = <1>;
  61. reg = <0x70000000 0x40000>;
  62. ranges;
  63. esdhc@70004000 { /* ESDHC1 */
  64. compatible = "fsl,imx51-esdhc";
  65. reg = <0x70004000 0x4000>;
  66. interrupts = <1>;
  67. status = "disabled";
  68. };
  69. esdhc@70008000 { /* ESDHC2 */
  70. compatible = "fsl,imx51-esdhc";
  71. reg = <0x70008000 0x4000>;
  72. interrupts = <2>;
  73. status = "disabled";
  74. };
  75. uart3: serial@7000c000 {
  76. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  77. reg = <0x7000c000 0x4000>;
  78. interrupts = <33>;
  79. status = "disabled";
  80. };
  81. ecspi@70010000 { /* ECSPI1 */
  82. #address-cells = <1>;
  83. #size-cells = <0>;
  84. compatible = "fsl,imx51-ecspi";
  85. reg = <0x70010000 0x4000>;
  86. interrupts = <36>;
  87. status = "disabled";
  88. };
  89. ssi2: ssi@70014000 {
  90. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  91. reg = <0x70014000 0x4000>;
  92. interrupts = <30>;
  93. fsl,fifo-depth = <15>;
  94. fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
  95. status = "disabled";
  96. };
  97. esdhc@70020000 { /* ESDHC3 */
  98. compatible = "fsl,imx51-esdhc";
  99. reg = <0x70020000 0x4000>;
  100. interrupts = <3>;
  101. status = "disabled";
  102. };
  103. esdhc@70024000 { /* ESDHC4 */
  104. compatible = "fsl,imx51-esdhc";
  105. reg = <0x70024000 0x4000>;
  106. interrupts = <4>;
  107. status = "disabled";
  108. };
  109. };
  110. gpio1: gpio@73f84000 {
  111. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  112. reg = <0x73f84000 0x4000>;
  113. interrupts = <50 51>;
  114. gpio-controller;
  115. #gpio-cells = <2>;
  116. interrupt-controller;
  117. #interrupt-cells = <2>;
  118. };
  119. gpio2: gpio@73f88000 {
  120. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  121. reg = <0x73f88000 0x4000>;
  122. interrupts = <52 53>;
  123. gpio-controller;
  124. #gpio-cells = <2>;
  125. interrupt-controller;
  126. #interrupt-cells = <2>;
  127. };
  128. gpio3: gpio@73f8c000 {
  129. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  130. reg = <0x73f8c000 0x4000>;
  131. interrupts = <54 55>;
  132. gpio-controller;
  133. #gpio-cells = <2>;
  134. interrupt-controller;
  135. #interrupt-cells = <2>;
  136. };
  137. gpio4: gpio@73f90000 {
  138. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  139. reg = <0x73f90000 0x4000>;
  140. interrupts = <56 57>;
  141. gpio-controller;
  142. #gpio-cells = <2>;
  143. interrupt-controller;
  144. #interrupt-cells = <2>;
  145. };
  146. wdog@73f98000 { /* WDOG1 */
  147. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  148. reg = <0x73f98000 0x4000>;
  149. interrupts = <58>;
  150. status = "disabled";
  151. };
  152. wdog@73f9c000 { /* WDOG2 */
  153. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  154. reg = <0x73f9c000 0x4000>;
  155. interrupts = <59>;
  156. status = "disabled";
  157. };
  158. uart1: serial@73fbc000 {
  159. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  160. reg = <0x73fbc000 0x4000>;
  161. interrupts = <31>;
  162. status = "disabled";
  163. };
  164. uart2: serial@73fc0000 {
  165. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  166. reg = <0x73fc0000 0x4000>;
  167. interrupts = <32>;
  168. status = "disabled";
  169. };
  170. };
  171. aips@80000000 { /* AIPS2 */
  172. compatible = "fsl,aips-bus", "simple-bus";
  173. #address-cells = <1>;
  174. #size-cells = <1>;
  175. reg = <0x80000000 0x10000000>;
  176. ranges;
  177. ecspi@83fac000 { /* ECSPI2 */
  178. #address-cells = <1>;
  179. #size-cells = <0>;
  180. compatible = "fsl,imx51-ecspi";
  181. reg = <0x83fac000 0x4000>;
  182. interrupts = <37>;
  183. status = "disabled";
  184. };
  185. sdma@83fb0000 {
  186. compatible = "fsl,imx51-sdma", "fsl,imx35-sdma";
  187. reg = <0x83fb0000 0x4000>;
  188. interrupts = <6>;
  189. };
  190. cspi@83fc0000 {
  191. #address-cells = <1>;
  192. #size-cells = <0>;
  193. compatible = "fsl,imx51-cspi", "fsl,imx35-cspi";
  194. reg = <0x83fc0000 0x4000>;
  195. interrupts = <38>;
  196. status = "disabled";
  197. };
  198. i2c@83fc4000 { /* I2C2 */
  199. #address-cells = <1>;
  200. #size-cells = <0>;
  201. compatible = "fsl,imx51-i2c", "fsl,imx1-i2c";
  202. reg = <0x83fc4000 0x4000>;
  203. interrupts = <63>;
  204. status = "disabled";
  205. };
  206. i2c@83fc8000 { /* I2C1 */
  207. #address-cells = <1>;
  208. #size-cells = <0>;
  209. compatible = "fsl,imx51-i2c", "fsl,imx1-i2c";
  210. reg = <0x83fc8000 0x4000>;
  211. interrupts = <62>;
  212. status = "disabled";
  213. };
  214. ssi1: ssi@83fcc000 {
  215. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  216. reg = <0x83fcc000 0x4000>;
  217. interrupts = <29>;
  218. fsl,fifo-depth = <15>;
  219. fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
  220. status = "disabled";
  221. };
  222. audmux@83fd0000 {
  223. compatible = "fsl,imx51-audmux", "fsl,imx31-audmux";
  224. reg = <0x83fd0000 0x4000>;
  225. status = "disabled";
  226. };
  227. ssi3: ssi@83fe8000 {
  228. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  229. reg = <0x83fe8000 0x4000>;
  230. interrupts = <96>;
  231. fsl,fifo-depth = <15>;
  232. fsl,ssi-dma-events = <47 46 37 35>; /* TX0 RX0 TX1 RX1 */
  233. status = "disabled";
  234. };
  235. ethernet@83fec000 {
  236. compatible = "fsl,imx51-fec", "fsl,imx27-fec";
  237. reg = <0x83fec000 0x4000>;
  238. interrupts = <87>;
  239. status = "disabled";
  240. };
  241. };
  242. };
  243. };