rt73usb.c 63 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155
  1. /*
  2. Copyright (C) 2004 - 2007 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt73usb
  19. Abstract: rt73usb device specific routines.
  20. Supported chipsets: rt2571W & rt2671.
  21. */
  22. /*
  23. * Set enviroment defines for rt2x00.h
  24. */
  25. #define DRV_NAME "rt73usb"
  26. #include <linux/delay.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/init.h>
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/usb.h>
  32. #include "rt2x00.h"
  33. #include "rt2x00usb.h"
  34. #include "rt73usb.h"
  35. /*
  36. * Register access.
  37. * All access to the CSR registers will go through the methods
  38. * rt73usb_register_read and rt73usb_register_write.
  39. * BBP and RF register require indirect register access,
  40. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  41. * These indirect registers work with busy bits,
  42. * and we will try maximal REGISTER_BUSY_COUNT times to access
  43. * the register while taking a REGISTER_BUSY_DELAY us delay
  44. * between each attampt. When the busy bit is still set at that time,
  45. * the access attempt is considered to have failed,
  46. * and we will print an error.
  47. * The _lock versions must be used if you already hold the usb_cache_mutex
  48. */
  49. static inline void rt73usb_register_read(struct rt2x00_dev *rt2x00dev,
  50. const unsigned int offset, u32 *value)
  51. {
  52. __le32 reg;
  53. rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_READ,
  54. USB_VENDOR_REQUEST_IN, offset,
  55. &reg, sizeof(u32), REGISTER_TIMEOUT);
  56. *value = le32_to_cpu(reg);
  57. }
  58. static inline void rt73usb_register_read_lock(struct rt2x00_dev *rt2x00dev,
  59. const unsigned int offset, u32 *value)
  60. {
  61. __le32 reg;
  62. rt2x00usb_vendor_req_buff_lock(rt2x00dev, USB_MULTI_READ,
  63. USB_VENDOR_REQUEST_IN, offset,
  64. &reg, sizeof(u32), REGISTER_TIMEOUT);
  65. *value = le32_to_cpu(reg);
  66. }
  67. static inline void rt73usb_register_multiread(struct rt2x00_dev *rt2x00dev,
  68. const unsigned int offset,
  69. void *value, const u32 length)
  70. {
  71. int timeout = REGISTER_TIMEOUT * (length / sizeof(u32));
  72. rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_READ,
  73. USB_VENDOR_REQUEST_IN, offset,
  74. value, length, timeout);
  75. }
  76. static inline void rt73usb_register_write(struct rt2x00_dev *rt2x00dev,
  77. const unsigned int offset, u32 value)
  78. {
  79. __le32 reg = cpu_to_le32(value);
  80. rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_WRITE,
  81. USB_VENDOR_REQUEST_OUT, offset,
  82. &reg, sizeof(u32), REGISTER_TIMEOUT);
  83. }
  84. static inline void rt73usb_register_write_lock(struct rt2x00_dev *rt2x00dev,
  85. const unsigned int offset, u32 value)
  86. {
  87. __le32 reg = cpu_to_le32(value);
  88. rt2x00usb_vendor_req_buff_lock(rt2x00dev, USB_MULTI_WRITE,
  89. USB_VENDOR_REQUEST_OUT, offset,
  90. &reg, sizeof(u32), REGISTER_TIMEOUT);
  91. }
  92. static inline void rt73usb_register_multiwrite(struct rt2x00_dev *rt2x00dev,
  93. const unsigned int offset,
  94. void *value, const u32 length)
  95. {
  96. int timeout = REGISTER_TIMEOUT * (length / sizeof(u32));
  97. rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_WRITE,
  98. USB_VENDOR_REQUEST_OUT, offset,
  99. value, length, timeout);
  100. }
  101. static u32 rt73usb_bbp_check(struct rt2x00_dev *rt2x00dev)
  102. {
  103. u32 reg;
  104. unsigned int i;
  105. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  106. rt73usb_register_read_lock(rt2x00dev, PHY_CSR3, &reg);
  107. if (!rt2x00_get_field32(reg, PHY_CSR3_BUSY))
  108. break;
  109. udelay(REGISTER_BUSY_DELAY);
  110. }
  111. return reg;
  112. }
  113. static void rt73usb_bbp_write(struct rt2x00_dev *rt2x00dev,
  114. const unsigned int word, const u8 value)
  115. {
  116. u32 reg;
  117. mutex_lock(&rt2x00dev->usb_cache_mutex);
  118. /*
  119. * Wait until the BBP becomes ready.
  120. */
  121. reg = rt73usb_bbp_check(rt2x00dev);
  122. if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
  123. ERROR(rt2x00dev, "PHY_CSR3 register busy. Write failed.\n");
  124. mutex_unlock(&rt2x00dev->usb_cache_mutex);
  125. return;
  126. }
  127. /*
  128. * Write the data into the BBP.
  129. */
  130. reg = 0;
  131. rt2x00_set_field32(&reg, PHY_CSR3_VALUE, value);
  132. rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
  133. rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
  134. rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 0);
  135. rt73usb_register_write_lock(rt2x00dev, PHY_CSR3, reg);
  136. mutex_unlock(&rt2x00dev->usb_cache_mutex);
  137. }
  138. static void rt73usb_bbp_read(struct rt2x00_dev *rt2x00dev,
  139. const unsigned int word, u8 *value)
  140. {
  141. u32 reg;
  142. mutex_lock(&rt2x00dev->usb_cache_mutex);
  143. /*
  144. * Wait until the BBP becomes ready.
  145. */
  146. reg = rt73usb_bbp_check(rt2x00dev);
  147. if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
  148. ERROR(rt2x00dev, "PHY_CSR3 register busy. Read failed.\n");
  149. mutex_unlock(&rt2x00dev->usb_cache_mutex);
  150. return;
  151. }
  152. /*
  153. * Write the request into the BBP.
  154. */
  155. reg = 0;
  156. rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
  157. rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
  158. rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 1);
  159. rt73usb_register_write_lock(rt2x00dev, PHY_CSR3, reg);
  160. /*
  161. * Wait until the BBP becomes ready.
  162. */
  163. reg = rt73usb_bbp_check(rt2x00dev);
  164. if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
  165. ERROR(rt2x00dev, "PHY_CSR3 register busy. Read failed.\n");
  166. *value = 0xff;
  167. return;
  168. }
  169. *value = rt2x00_get_field32(reg, PHY_CSR3_VALUE);
  170. mutex_unlock(&rt2x00dev->usb_cache_mutex);
  171. }
  172. static void rt73usb_rf_write(struct rt2x00_dev *rt2x00dev,
  173. const unsigned int word, const u32 value)
  174. {
  175. u32 reg;
  176. unsigned int i;
  177. if (!word)
  178. return;
  179. mutex_lock(&rt2x00dev->usb_cache_mutex);
  180. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  181. rt73usb_register_read_lock(rt2x00dev, PHY_CSR4, &reg);
  182. if (!rt2x00_get_field32(reg, PHY_CSR4_BUSY))
  183. goto rf_write;
  184. udelay(REGISTER_BUSY_DELAY);
  185. }
  186. mutex_unlock(&rt2x00dev->usb_cache_mutex);
  187. ERROR(rt2x00dev, "PHY_CSR4 register busy. Write failed.\n");
  188. return;
  189. rf_write:
  190. reg = 0;
  191. rt2x00_set_field32(&reg, PHY_CSR4_VALUE, value);
  192. /*
  193. * RF5225 and RF2527 contain 21 bits per RF register value,
  194. * all others contain 20 bits.
  195. */
  196. rt2x00_set_field32(&reg, PHY_CSR4_NUMBER_OF_BITS,
  197. 20 + (rt2x00_rf(&rt2x00dev->chip, RF5225) ||
  198. rt2x00_rf(&rt2x00dev->chip, RF2527)));
  199. rt2x00_set_field32(&reg, PHY_CSR4_IF_SELECT, 0);
  200. rt2x00_set_field32(&reg, PHY_CSR4_BUSY, 1);
  201. rt73usb_register_write_lock(rt2x00dev, PHY_CSR4, reg);
  202. rt2x00_rf_write(rt2x00dev, word, value);
  203. mutex_unlock(&rt2x00dev->usb_cache_mutex);
  204. }
  205. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  206. #define CSR_OFFSET(__word) ( CSR_REG_BASE + ((__word) * sizeof(u32)) )
  207. static void rt73usb_read_csr(struct rt2x00_dev *rt2x00dev,
  208. const unsigned int word, u32 *data)
  209. {
  210. rt73usb_register_read(rt2x00dev, CSR_OFFSET(word), data);
  211. }
  212. static void rt73usb_write_csr(struct rt2x00_dev *rt2x00dev,
  213. const unsigned int word, u32 data)
  214. {
  215. rt73usb_register_write(rt2x00dev, CSR_OFFSET(word), data);
  216. }
  217. static const struct rt2x00debug rt73usb_rt2x00debug = {
  218. .owner = THIS_MODULE,
  219. .csr = {
  220. .read = rt73usb_read_csr,
  221. .write = rt73usb_write_csr,
  222. .word_size = sizeof(u32),
  223. .word_count = CSR_REG_SIZE / sizeof(u32),
  224. },
  225. .eeprom = {
  226. .read = rt2x00_eeprom_read,
  227. .write = rt2x00_eeprom_write,
  228. .word_size = sizeof(u16),
  229. .word_count = EEPROM_SIZE / sizeof(u16),
  230. },
  231. .bbp = {
  232. .read = rt73usb_bbp_read,
  233. .write = rt73usb_bbp_write,
  234. .word_size = sizeof(u8),
  235. .word_count = BBP_SIZE / sizeof(u8),
  236. },
  237. .rf = {
  238. .read = rt2x00_rf_read,
  239. .write = rt73usb_rf_write,
  240. .word_size = sizeof(u32),
  241. .word_count = RF_SIZE / sizeof(u32),
  242. },
  243. };
  244. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  245. /*
  246. * Configuration handlers.
  247. */
  248. static void rt73usb_config_mac_addr(struct rt2x00_dev *rt2x00dev, __le32 *mac)
  249. {
  250. u32 tmp;
  251. tmp = le32_to_cpu(mac[1]);
  252. rt2x00_set_field32(&tmp, MAC_CSR3_UNICAST_TO_ME_MASK, 0xff);
  253. mac[1] = cpu_to_le32(tmp);
  254. rt73usb_register_multiwrite(rt2x00dev, MAC_CSR2, mac,
  255. (2 * sizeof(__le32)));
  256. }
  257. static void rt73usb_config_bssid(struct rt2x00_dev *rt2x00dev, __le32 *bssid)
  258. {
  259. u32 tmp;
  260. tmp = le32_to_cpu(bssid[1]);
  261. rt2x00_set_field32(&tmp, MAC_CSR5_BSS_ID_MASK, 3);
  262. bssid[1] = cpu_to_le32(tmp);
  263. rt73usb_register_multiwrite(rt2x00dev, MAC_CSR4, bssid,
  264. (2 * sizeof(__le32)));
  265. }
  266. static void rt73usb_config_type(struct rt2x00_dev *rt2x00dev, const int type,
  267. const int tsf_sync)
  268. {
  269. u32 reg;
  270. /*
  271. * Clear current synchronisation setup.
  272. * For the Beacon base registers we only need to clear
  273. * the first byte since that byte contains the VALID and OWNER
  274. * bits which (when set to 0) will invalidate the entire beacon.
  275. */
  276. rt73usb_register_write(rt2x00dev, TXRX_CSR9, 0);
  277. rt73usb_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
  278. rt73usb_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
  279. rt73usb_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
  280. rt73usb_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
  281. /*
  282. * Enable synchronisation.
  283. */
  284. rt73usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
  285. rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 1);
  286. rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 1);
  287. rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
  288. rt2x00_set_field32(&reg, TXRX_CSR9_TSF_SYNC, tsf_sync);
  289. rt73usb_register_write(rt2x00dev, TXRX_CSR9, reg);
  290. }
  291. static void rt73usb_config_preamble(struct rt2x00_dev *rt2x00dev,
  292. const int short_preamble,
  293. const int ack_timeout,
  294. const int ack_consume_time)
  295. {
  296. u32 reg;
  297. /*
  298. * When in atomic context, reschedule and let rt2x00lib
  299. * call this function again.
  300. */
  301. if (in_atomic()) {
  302. queue_work(rt2x00dev->hw->workqueue, &rt2x00dev->config_work);
  303. return;
  304. }
  305. rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
  306. rt2x00_set_field32(&reg, TXRX_CSR0_RX_ACK_TIMEOUT, ack_timeout);
  307. rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
  308. rt73usb_register_read(rt2x00dev, TXRX_CSR4, &reg);
  309. rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_PREAMBLE,
  310. !!short_preamble);
  311. rt73usb_register_write(rt2x00dev, TXRX_CSR4, reg);
  312. }
  313. static void rt73usb_config_phymode(struct rt2x00_dev *rt2x00dev,
  314. const int basic_rate_mask)
  315. {
  316. rt73usb_register_write(rt2x00dev, TXRX_CSR5, basic_rate_mask);
  317. }
  318. static void rt73usb_config_channel(struct rt2x00_dev *rt2x00dev,
  319. struct rf_channel *rf, const int txpower)
  320. {
  321. u8 r3;
  322. u8 r94;
  323. u8 smart;
  324. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
  325. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  326. smart = !(rt2x00_rf(&rt2x00dev->chip, RF5225) ||
  327. rt2x00_rf(&rt2x00dev->chip, RF2527));
  328. rt73usb_bbp_read(rt2x00dev, 3, &r3);
  329. rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, smart);
  330. rt73usb_bbp_write(rt2x00dev, 3, r3);
  331. r94 = 6;
  332. if (txpower > MAX_TXPOWER && txpower <= (MAX_TXPOWER + r94))
  333. r94 += txpower - MAX_TXPOWER;
  334. else if (txpower < MIN_TXPOWER && txpower >= (MIN_TXPOWER - r94))
  335. r94 += txpower;
  336. rt73usb_bbp_write(rt2x00dev, 94, r94);
  337. rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
  338. rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
  339. rt73usb_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  340. rt73usb_rf_write(rt2x00dev, 4, rf->rf4);
  341. rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
  342. rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
  343. rt73usb_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  344. rt73usb_rf_write(rt2x00dev, 4, rf->rf4);
  345. rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
  346. rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
  347. rt73usb_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  348. rt73usb_rf_write(rt2x00dev, 4, rf->rf4);
  349. udelay(10);
  350. }
  351. static void rt73usb_config_txpower(struct rt2x00_dev *rt2x00dev,
  352. const int txpower)
  353. {
  354. struct rf_channel rf;
  355. rt2x00_rf_read(rt2x00dev, 1, &rf.rf1);
  356. rt2x00_rf_read(rt2x00dev, 2, &rf.rf2);
  357. rt2x00_rf_read(rt2x00dev, 3, &rf.rf3);
  358. rt2x00_rf_read(rt2x00dev, 4, &rf.rf4);
  359. rt73usb_config_channel(rt2x00dev, &rf, txpower);
  360. }
  361. static void rt73usb_config_antenna_5x(struct rt2x00_dev *rt2x00dev,
  362. struct antenna_setup *ant)
  363. {
  364. u8 r3;
  365. u8 r4;
  366. u8 r77;
  367. u8 temp;
  368. rt73usb_bbp_read(rt2x00dev, 3, &r3);
  369. rt73usb_bbp_read(rt2x00dev, 4, &r4);
  370. rt73usb_bbp_read(rt2x00dev, 77, &r77);
  371. rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, 0);
  372. /*
  373. * Configure the RX antenna.
  374. */
  375. switch (ant->rx) {
  376. case ANTENNA_HW_DIVERSITY:
  377. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2);
  378. temp = !test_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags)
  379. && (rt2x00dev->curr_hwmode != HWMODE_A);
  380. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, temp);
  381. break;
  382. case ANTENNA_A:
  383. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
  384. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
  385. if (rt2x00dev->curr_hwmode == HWMODE_A)
  386. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
  387. else
  388. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
  389. break;
  390. case ANTENNA_SW_DIVERSITY:
  391. /*
  392. * NOTE: We should never come here because rt2x00lib is
  393. * supposed to catch this and send us the correct antenna
  394. * explicitely. However we are nog going to bug about this.
  395. * Instead, just default to antenna B.
  396. */
  397. case ANTENNA_B:
  398. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
  399. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
  400. if (rt2x00dev->curr_hwmode == HWMODE_A)
  401. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
  402. else
  403. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
  404. break;
  405. }
  406. rt73usb_bbp_write(rt2x00dev, 77, r77);
  407. rt73usb_bbp_write(rt2x00dev, 3, r3);
  408. rt73usb_bbp_write(rt2x00dev, 4, r4);
  409. }
  410. static void rt73usb_config_antenna_2x(struct rt2x00_dev *rt2x00dev,
  411. struct antenna_setup *ant)
  412. {
  413. u8 r3;
  414. u8 r4;
  415. u8 r77;
  416. rt73usb_bbp_read(rt2x00dev, 3, &r3);
  417. rt73usb_bbp_read(rt2x00dev, 4, &r4);
  418. rt73usb_bbp_read(rt2x00dev, 77, &r77);
  419. rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, 0);
  420. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END,
  421. !test_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags));
  422. /*
  423. * Configure the RX antenna.
  424. */
  425. switch (ant->rx) {
  426. case ANTENNA_HW_DIVERSITY:
  427. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2);
  428. break;
  429. case ANTENNA_A:
  430. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
  431. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
  432. break;
  433. case ANTENNA_SW_DIVERSITY:
  434. /*
  435. * NOTE: We should never come here because rt2x00lib is
  436. * supposed to catch this and send us the correct antenna
  437. * explicitely. However we are nog going to bug about this.
  438. * Instead, just default to antenna B.
  439. */
  440. case ANTENNA_B:
  441. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
  442. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
  443. break;
  444. }
  445. rt73usb_bbp_write(rt2x00dev, 77, r77);
  446. rt73usb_bbp_write(rt2x00dev, 3, r3);
  447. rt73usb_bbp_write(rt2x00dev, 4, r4);
  448. }
  449. struct antenna_sel {
  450. u8 word;
  451. /*
  452. * value[0] -> non-LNA
  453. * value[1] -> LNA
  454. */
  455. u8 value[2];
  456. };
  457. static const struct antenna_sel antenna_sel_a[] = {
  458. { 96, { 0x58, 0x78 } },
  459. { 104, { 0x38, 0x48 } },
  460. { 75, { 0xfe, 0x80 } },
  461. { 86, { 0xfe, 0x80 } },
  462. { 88, { 0xfe, 0x80 } },
  463. { 35, { 0x60, 0x60 } },
  464. { 97, { 0x58, 0x58 } },
  465. { 98, { 0x58, 0x58 } },
  466. };
  467. static const struct antenna_sel antenna_sel_bg[] = {
  468. { 96, { 0x48, 0x68 } },
  469. { 104, { 0x2c, 0x3c } },
  470. { 75, { 0xfe, 0x80 } },
  471. { 86, { 0xfe, 0x80 } },
  472. { 88, { 0xfe, 0x80 } },
  473. { 35, { 0x50, 0x50 } },
  474. { 97, { 0x48, 0x48 } },
  475. { 98, { 0x48, 0x48 } },
  476. };
  477. static void rt73usb_config_antenna(struct rt2x00_dev *rt2x00dev,
  478. struct antenna_setup *ant)
  479. {
  480. const struct antenna_sel *sel;
  481. unsigned int lna;
  482. unsigned int i;
  483. u32 reg;
  484. if (rt2x00dev->curr_hwmode == HWMODE_A) {
  485. sel = antenna_sel_a;
  486. lna = test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  487. } else {
  488. sel = antenna_sel_bg;
  489. lna = test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  490. }
  491. for (i = 0; i < ARRAY_SIZE(antenna_sel_a); i++)
  492. rt73usb_bbp_write(rt2x00dev, sel[i].word, sel[i].value[lna]);
  493. rt73usb_register_read(rt2x00dev, PHY_CSR0, &reg);
  494. rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_BG,
  495. (rt2x00dev->curr_hwmode == HWMODE_B ||
  496. rt2x00dev->curr_hwmode == HWMODE_G));
  497. rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_A,
  498. (rt2x00dev->curr_hwmode == HWMODE_A));
  499. rt73usb_register_write(rt2x00dev, PHY_CSR0, reg);
  500. if (rt2x00_rf(&rt2x00dev->chip, RF5226) ||
  501. rt2x00_rf(&rt2x00dev->chip, RF5225))
  502. rt73usb_config_antenna_5x(rt2x00dev, ant);
  503. else if (rt2x00_rf(&rt2x00dev->chip, RF2528) ||
  504. rt2x00_rf(&rt2x00dev->chip, RF2527))
  505. rt73usb_config_antenna_2x(rt2x00dev, ant);
  506. }
  507. static void rt73usb_config_duration(struct rt2x00_dev *rt2x00dev,
  508. struct rt2x00lib_conf *libconf)
  509. {
  510. u32 reg;
  511. rt73usb_register_read(rt2x00dev, MAC_CSR9, &reg);
  512. rt2x00_set_field32(&reg, MAC_CSR9_SLOT_TIME, libconf->slot_time);
  513. rt73usb_register_write(rt2x00dev, MAC_CSR9, reg);
  514. rt73usb_register_read(rt2x00dev, MAC_CSR8, &reg);
  515. rt2x00_set_field32(&reg, MAC_CSR8_SIFS, libconf->sifs);
  516. rt2x00_set_field32(&reg, MAC_CSR8_SIFS_AFTER_RX_OFDM, 3);
  517. rt2x00_set_field32(&reg, MAC_CSR8_EIFS, libconf->eifs);
  518. rt73usb_register_write(rt2x00dev, MAC_CSR8, reg);
  519. rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
  520. rt2x00_set_field32(&reg, TXRX_CSR0_TSF_OFFSET, IEEE80211_HEADER);
  521. rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
  522. rt73usb_register_read(rt2x00dev, TXRX_CSR4, &reg);
  523. rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_ENABLE, 1);
  524. rt73usb_register_write(rt2x00dev, TXRX_CSR4, reg);
  525. rt73usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
  526. rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_INTERVAL,
  527. libconf->conf->beacon_int * 16);
  528. rt73usb_register_write(rt2x00dev, TXRX_CSR9, reg);
  529. }
  530. static void rt73usb_config(struct rt2x00_dev *rt2x00dev,
  531. const unsigned int flags,
  532. struct rt2x00lib_conf *libconf)
  533. {
  534. if (flags & CONFIG_UPDATE_PHYMODE)
  535. rt73usb_config_phymode(rt2x00dev, libconf->basic_rates);
  536. if (flags & CONFIG_UPDATE_CHANNEL)
  537. rt73usb_config_channel(rt2x00dev, &libconf->rf,
  538. libconf->conf->power_level);
  539. if ((flags & CONFIG_UPDATE_TXPOWER) && !(flags & CONFIG_UPDATE_CHANNEL))
  540. rt73usb_config_txpower(rt2x00dev, libconf->conf->power_level);
  541. if (flags & CONFIG_UPDATE_ANTENNA)
  542. rt73usb_config_antenna(rt2x00dev, &libconf->ant);
  543. if (flags & (CONFIG_UPDATE_SLOT_TIME | CONFIG_UPDATE_BEACON_INT))
  544. rt73usb_config_duration(rt2x00dev, libconf);
  545. }
  546. /*
  547. * LED functions.
  548. */
  549. static void rt73usb_enable_led(struct rt2x00_dev *rt2x00dev)
  550. {
  551. u32 reg;
  552. rt73usb_register_read(rt2x00dev, MAC_CSR14, &reg);
  553. rt2x00_set_field32(&reg, MAC_CSR14_ON_PERIOD, 70);
  554. rt2x00_set_field32(&reg, MAC_CSR14_OFF_PERIOD, 30);
  555. rt73usb_register_write(rt2x00dev, MAC_CSR14, reg);
  556. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_RADIO_STATUS, 1);
  557. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_LINK_A_STATUS,
  558. (rt2x00dev->rx_status.phymode == MODE_IEEE80211A));
  559. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_LINK_BG_STATUS,
  560. (rt2x00dev->rx_status.phymode != MODE_IEEE80211A));
  561. rt2x00usb_vendor_request_sw(rt2x00dev, USB_LED_CONTROL, 0x0000,
  562. rt2x00dev->led_reg, REGISTER_TIMEOUT);
  563. }
  564. static void rt73usb_disable_led(struct rt2x00_dev *rt2x00dev)
  565. {
  566. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_RADIO_STATUS, 0);
  567. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_LINK_BG_STATUS, 0);
  568. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_LINK_A_STATUS, 0);
  569. rt2x00usb_vendor_request_sw(rt2x00dev, USB_LED_CONTROL, 0x0000,
  570. rt2x00dev->led_reg, REGISTER_TIMEOUT);
  571. }
  572. static void rt73usb_activity_led(struct rt2x00_dev *rt2x00dev, int rssi)
  573. {
  574. u32 led;
  575. if (rt2x00dev->led_mode != LED_MODE_SIGNAL_STRENGTH)
  576. return;
  577. /*
  578. * Led handling requires a positive value for the rssi,
  579. * to do that correctly we need to add the correction.
  580. */
  581. rssi += rt2x00dev->rssi_offset;
  582. if (rssi <= 30)
  583. led = 0;
  584. else if (rssi <= 39)
  585. led = 1;
  586. else if (rssi <= 49)
  587. led = 2;
  588. else if (rssi <= 53)
  589. led = 3;
  590. else if (rssi <= 63)
  591. led = 4;
  592. else
  593. led = 5;
  594. rt2x00usb_vendor_request_sw(rt2x00dev, USB_LED_CONTROL, led,
  595. rt2x00dev->led_reg, REGISTER_TIMEOUT);
  596. }
  597. /*
  598. * Link tuning
  599. */
  600. static void rt73usb_link_stats(struct rt2x00_dev *rt2x00dev,
  601. struct link_qual *qual)
  602. {
  603. u32 reg;
  604. /*
  605. * Update FCS error count from register.
  606. */
  607. rt73usb_register_read(rt2x00dev, STA_CSR0, &reg);
  608. qual->rx_failed = rt2x00_get_field32(reg, STA_CSR0_FCS_ERROR);
  609. /*
  610. * Update False CCA count from register.
  611. */
  612. rt73usb_register_read(rt2x00dev, STA_CSR1, &reg);
  613. qual->false_cca = rt2x00_get_field32(reg, STA_CSR1_FALSE_CCA_ERROR);
  614. }
  615. static void rt73usb_reset_tuner(struct rt2x00_dev *rt2x00dev)
  616. {
  617. rt73usb_bbp_write(rt2x00dev, 17, 0x20);
  618. rt2x00dev->link.vgc_level = 0x20;
  619. }
  620. static void rt73usb_link_tuner(struct rt2x00_dev *rt2x00dev)
  621. {
  622. int rssi = rt2x00_get_link_rssi(&rt2x00dev->link);
  623. u8 r17;
  624. u8 up_bound;
  625. u8 low_bound;
  626. /*
  627. * Update Led strength
  628. */
  629. rt73usb_activity_led(rt2x00dev, rssi);
  630. rt73usb_bbp_read(rt2x00dev, 17, &r17);
  631. /*
  632. * Determine r17 bounds.
  633. */
  634. if (rt2x00dev->rx_status.phymode == MODE_IEEE80211A) {
  635. low_bound = 0x28;
  636. up_bound = 0x48;
  637. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags)) {
  638. low_bound += 0x10;
  639. up_bound += 0x10;
  640. }
  641. } else {
  642. if (rssi > -82) {
  643. low_bound = 0x1c;
  644. up_bound = 0x40;
  645. } else if (rssi > -84) {
  646. low_bound = 0x1c;
  647. up_bound = 0x20;
  648. } else {
  649. low_bound = 0x1c;
  650. up_bound = 0x1c;
  651. }
  652. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
  653. low_bound += 0x14;
  654. up_bound += 0x10;
  655. }
  656. }
  657. /*
  658. * Special big-R17 for very short distance
  659. */
  660. if (rssi > -35) {
  661. if (r17 != 0x60)
  662. rt73usb_bbp_write(rt2x00dev, 17, 0x60);
  663. return;
  664. }
  665. /*
  666. * Special big-R17 for short distance
  667. */
  668. if (rssi >= -58) {
  669. if (r17 != up_bound)
  670. rt73usb_bbp_write(rt2x00dev, 17, up_bound);
  671. return;
  672. }
  673. /*
  674. * Special big-R17 for middle-short distance
  675. */
  676. if (rssi >= -66) {
  677. low_bound += 0x10;
  678. if (r17 != low_bound)
  679. rt73usb_bbp_write(rt2x00dev, 17, low_bound);
  680. return;
  681. }
  682. /*
  683. * Special mid-R17 for middle distance
  684. */
  685. if (rssi >= -74) {
  686. if (r17 != (low_bound + 0x10))
  687. rt73usb_bbp_write(rt2x00dev, 17, low_bound + 0x08);
  688. return;
  689. }
  690. /*
  691. * Special case: Change up_bound based on the rssi.
  692. * Lower up_bound when rssi is weaker then -74 dBm.
  693. */
  694. up_bound -= 2 * (-74 - rssi);
  695. if (low_bound > up_bound)
  696. up_bound = low_bound;
  697. if (r17 > up_bound) {
  698. rt73usb_bbp_write(rt2x00dev, 17, up_bound);
  699. return;
  700. }
  701. /*
  702. * r17 does not yet exceed upper limit, continue and base
  703. * the r17 tuning on the false CCA count.
  704. */
  705. if (rt2x00dev->link.qual.false_cca > 512 && r17 < up_bound) {
  706. r17 += 4;
  707. if (r17 > up_bound)
  708. r17 = up_bound;
  709. rt73usb_bbp_write(rt2x00dev, 17, r17);
  710. } else if (rt2x00dev->link.qual.false_cca < 100 && r17 > low_bound) {
  711. r17 -= 4;
  712. if (r17 < low_bound)
  713. r17 = low_bound;
  714. rt73usb_bbp_write(rt2x00dev, 17, r17);
  715. }
  716. }
  717. /*
  718. * Firmware name function.
  719. */
  720. static char *rt73usb_get_firmware_name(struct rt2x00_dev *rt2x00dev)
  721. {
  722. return FIRMWARE_RT2571;
  723. }
  724. /*
  725. * Initialization functions.
  726. */
  727. static int rt73usb_load_firmware(struct rt2x00_dev *rt2x00dev, void *data,
  728. const size_t len)
  729. {
  730. unsigned int i;
  731. int status;
  732. u32 reg;
  733. char *ptr = data;
  734. char *cache;
  735. int buflen;
  736. int timeout;
  737. /*
  738. * Wait for stable hardware.
  739. */
  740. for (i = 0; i < 100; i++) {
  741. rt73usb_register_read(rt2x00dev, MAC_CSR0, &reg);
  742. if (reg)
  743. break;
  744. msleep(1);
  745. }
  746. if (!reg) {
  747. ERROR(rt2x00dev, "Unstable hardware.\n");
  748. return -EBUSY;
  749. }
  750. /*
  751. * Write firmware to device.
  752. * We setup a seperate cache for this action,
  753. * since we are going to write larger chunks of data
  754. * then normally used cache size.
  755. */
  756. cache = kmalloc(CSR_CACHE_SIZE_FIRMWARE, GFP_KERNEL);
  757. if (!cache) {
  758. ERROR(rt2x00dev, "Failed to allocate firmware cache.\n");
  759. return -ENOMEM;
  760. }
  761. for (i = 0; i < len; i += CSR_CACHE_SIZE_FIRMWARE) {
  762. buflen = min_t(int, len - i, CSR_CACHE_SIZE_FIRMWARE);
  763. timeout = REGISTER_TIMEOUT * (buflen / sizeof(u32));
  764. memcpy(cache, ptr, buflen);
  765. rt2x00usb_vendor_request(rt2x00dev, USB_MULTI_WRITE,
  766. USB_VENDOR_REQUEST_OUT,
  767. FIRMWARE_IMAGE_BASE + i, 0x0000,
  768. cache, buflen, timeout);
  769. ptr += buflen;
  770. }
  771. kfree(cache);
  772. /*
  773. * Send firmware request to device to load firmware,
  774. * we need to specify a long timeout time.
  775. */
  776. status = rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE,
  777. 0x0000, USB_MODE_FIRMWARE,
  778. REGISTER_TIMEOUT_FIRMWARE);
  779. if (status < 0) {
  780. ERROR(rt2x00dev, "Failed to write Firmware to device.\n");
  781. return status;
  782. }
  783. rt73usb_disable_led(rt2x00dev);
  784. return 0;
  785. }
  786. static int rt73usb_init_registers(struct rt2x00_dev *rt2x00dev)
  787. {
  788. u32 reg;
  789. rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
  790. rt2x00_set_field32(&reg, TXRX_CSR0_AUTO_TX_SEQ, 1);
  791. rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX, 0);
  792. rt2x00_set_field32(&reg, TXRX_CSR0_TX_WITHOUT_WAITING, 0);
  793. rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
  794. rt73usb_register_read(rt2x00dev, TXRX_CSR1, &reg);
  795. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0, 47); /* CCK Signal */
  796. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0_VALID, 1);
  797. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1, 30); /* Rssi */
  798. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1_VALID, 1);
  799. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2, 42); /* OFDM Rate */
  800. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2_VALID, 1);
  801. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3, 30); /* Rssi */
  802. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3_VALID, 1);
  803. rt73usb_register_write(rt2x00dev, TXRX_CSR1, reg);
  804. /*
  805. * CCK TXD BBP registers
  806. */
  807. rt73usb_register_read(rt2x00dev, TXRX_CSR2, &reg);
  808. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0, 13);
  809. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0_VALID, 1);
  810. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1, 12);
  811. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1_VALID, 1);
  812. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2, 11);
  813. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2_VALID, 1);
  814. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3, 10);
  815. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3_VALID, 1);
  816. rt73usb_register_write(rt2x00dev, TXRX_CSR2, reg);
  817. /*
  818. * OFDM TXD BBP registers
  819. */
  820. rt73usb_register_read(rt2x00dev, TXRX_CSR3, &reg);
  821. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0, 7);
  822. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0_VALID, 1);
  823. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1, 6);
  824. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1_VALID, 1);
  825. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2, 5);
  826. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2_VALID, 1);
  827. rt73usb_register_write(rt2x00dev, TXRX_CSR3, reg);
  828. rt73usb_register_read(rt2x00dev, TXRX_CSR7, &reg);
  829. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_6MBS, 59);
  830. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_9MBS, 53);
  831. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_12MBS, 49);
  832. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_18MBS, 46);
  833. rt73usb_register_write(rt2x00dev, TXRX_CSR7, reg);
  834. rt73usb_register_read(rt2x00dev, TXRX_CSR8, &reg);
  835. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_24MBS, 44);
  836. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_36MBS, 42);
  837. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_48MBS, 42);
  838. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_54MBS, 42);
  839. rt73usb_register_write(rt2x00dev, TXRX_CSR8, reg);
  840. rt73usb_register_write(rt2x00dev, TXRX_CSR15, 0x0000000f);
  841. rt73usb_register_read(rt2x00dev, MAC_CSR6, &reg);
  842. rt2x00_set_field32(&reg, MAC_CSR6_MAX_FRAME_UNIT, 0xfff);
  843. rt73usb_register_write(rt2x00dev, MAC_CSR6, reg);
  844. rt73usb_register_write(rt2x00dev, MAC_CSR10, 0x00000718);
  845. if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
  846. return -EBUSY;
  847. rt73usb_register_write(rt2x00dev, MAC_CSR13, 0x00007f00);
  848. /*
  849. * Invalidate all Shared Keys (SEC_CSR0),
  850. * and clear the Shared key Cipher algorithms (SEC_CSR1 & SEC_CSR5)
  851. */
  852. rt73usb_register_write(rt2x00dev, SEC_CSR0, 0x00000000);
  853. rt73usb_register_write(rt2x00dev, SEC_CSR1, 0x00000000);
  854. rt73usb_register_write(rt2x00dev, SEC_CSR5, 0x00000000);
  855. reg = 0x000023b0;
  856. if (rt2x00_rf(&rt2x00dev->chip, RF5225) ||
  857. rt2x00_rf(&rt2x00dev->chip, RF2527))
  858. rt2x00_set_field32(&reg, PHY_CSR1_RF_RPI, 1);
  859. rt73usb_register_write(rt2x00dev, PHY_CSR1, reg);
  860. rt73usb_register_write(rt2x00dev, PHY_CSR5, 0x00040a06);
  861. rt73usb_register_write(rt2x00dev, PHY_CSR6, 0x00080606);
  862. rt73usb_register_write(rt2x00dev, PHY_CSR7, 0x00000408);
  863. rt73usb_register_read(rt2x00dev, AC_TXOP_CSR0, &reg);
  864. rt2x00_set_field32(&reg, AC_TXOP_CSR0_AC0_TX_OP, 0);
  865. rt2x00_set_field32(&reg, AC_TXOP_CSR0_AC1_TX_OP, 0);
  866. rt73usb_register_write(rt2x00dev, AC_TXOP_CSR0, reg);
  867. rt73usb_register_read(rt2x00dev, AC_TXOP_CSR1, &reg);
  868. rt2x00_set_field32(&reg, AC_TXOP_CSR1_AC2_TX_OP, 192);
  869. rt2x00_set_field32(&reg, AC_TXOP_CSR1_AC3_TX_OP, 48);
  870. rt73usb_register_write(rt2x00dev, AC_TXOP_CSR1, reg);
  871. rt73usb_register_read(rt2x00dev, MAC_CSR9, &reg);
  872. rt2x00_set_field32(&reg, MAC_CSR9_CW_SELECT, 0);
  873. rt73usb_register_write(rt2x00dev, MAC_CSR9, reg);
  874. /*
  875. * We must clear the error counters.
  876. * These registers are cleared on read,
  877. * so we may pass a useless variable to store the value.
  878. */
  879. rt73usb_register_read(rt2x00dev, STA_CSR0, &reg);
  880. rt73usb_register_read(rt2x00dev, STA_CSR1, &reg);
  881. rt73usb_register_read(rt2x00dev, STA_CSR2, &reg);
  882. /*
  883. * Reset MAC and BBP registers.
  884. */
  885. rt73usb_register_read(rt2x00dev, MAC_CSR1, &reg);
  886. rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 1);
  887. rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 1);
  888. rt73usb_register_write(rt2x00dev, MAC_CSR1, reg);
  889. rt73usb_register_read(rt2x00dev, MAC_CSR1, &reg);
  890. rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 0);
  891. rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 0);
  892. rt73usb_register_write(rt2x00dev, MAC_CSR1, reg);
  893. rt73usb_register_read(rt2x00dev, MAC_CSR1, &reg);
  894. rt2x00_set_field32(&reg, MAC_CSR1_HOST_READY, 1);
  895. rt73usb_register_write(rt2x00dev, MAC_CSR1, reg);
  896. return 0;
  897. }
  898. static int rt73usb_init_bbp(struct rt2x00_dev *rt2x00dev)
  899. {
  900. unsigned int i;
  901. u16 eeprom;
  902. u8 reg_id;
  903. u8 value;
  904. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  905. rt73usb_bbp_read(rt2x00dev, 0, &value);
  906. if ((value != 0xff) && (value != 0x00))
  907. goto continue_csr_init;
  908. NOTICE(rt2x00dev, "Waiting for BBP register.\n");
  909. udelay(REGISTER_BUSY_DELAY);
  910. }
  911. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  912. return -EACCES;
  913. continue_csr_init:
  914. rt73usb_bbp_write(rt2x00dev, 3, 0x80);
  915. rt73usb_bbp_write(rt2x00dev, 15, 0x30);
  916. rt73usb_bbp_write(rt2x00dev, 21, 0xc8);
  917. rt73usb_bbp_write(rt2x00dev, 22, 0x38);
  918. rt73usb_bbp_write(rt2x00dev, 23, 0x06);
  919. rt73usb_bbp_write(rt2x00dev, 24, 0xfe);
  920. rt73usb_bbp_write(rt2x00dev, 25, 0x0a);
  921. rt73usb_bbp_write(rt2x00dev, 26, 0x0d);
  922. rt73usb_bbp_write(rt2x00dev, 32, 0x0b);
  923. rt73usb_bbp_write(rt2x00dev, 34, 0x12);
  924. rt73usb_bbp_write(rt2x00dev, 37, 0x07);
  925. rt73usb_bbp_write(rt2x00dev, 39, 0xf8);
  926. rt73usb_bbp_write(rt2x00dev, 41, 0x60);
  927. rt73usb_bbp_write(rt2x00dev, 53, 0x10);
  928. rt73usb_bbp_write(rt2x00dev, 54, 0x18);
  929. rt73usb_bbp_write(rt2x00dev, 60, 0x10);
  930. rt73usb_bbp_write(rt2x00dev, 61, 0x04);
  931. rt73usb_bbp_write(rt2x00dev, 62, 0x04);
  932. rt73usb_bbp_write(rt2x00dev, 75, 0xfe);
  933. rt73usb_bbp_write(rt2x00dev, 86, 0xfe);
  934. rt73usb_bbp_write(rt2x00dev, 88, 0xfe);
  935. rt73usb_bbp_write(rt2x00dev, 90, 0x0f);
  936. rt73usb_bbp_write(rt2x00dev, 99, 0x00);
  937. rt73usb_bbp_write(rt2x00dev, 102, 0x16);
  938. rt73usb_bbp_write(rt2x00dev, 107, 0x04);
  939. DEBUG(rt2x00dev, "Start initialization from EEPROM...\n");
  940. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  941. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  942. if (eeprom != 0xffff && eeprom != 0x0000) {
  943. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  944. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  945. DEBUG(rt2x00dev, "BBP: 0x%02x, value: 0x%02x.\n",
  946. reg_id, value);
  947. rt73usb_bbp_write(rt2x00dev, reg_id, value);
  948. }
  949. }
  950. DEBUG(rt2x00dev, "...End initialization from EEPROM.\n");
  951. return 0;
  952. }
  953. /*
  954. * Device state switch handlers.
  955. */
  956. static void rt73usb_toggle_rx(struct rt2x00_dev *rt2x00dev,
  957. enum dev_state state)
  958. {
  959. u32 reg;
  960. rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
  961. rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX,
  962. state == STATE_RADIO_RX_OFF);
  963. rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
  964. }
  965. static int rt73usb_enable_radio(struct rt2x00_dev *rt2x00dev)
  966. {
  967. /*
  968. * Initialize all registers.
  969. */
  970. if (rt73usb_init_registers(rt2x00dev) ||
  971. rt73usb_init_bbp(rt2x00dev)) {
  972. ERROR(rt2x00dev, "Register initialization failed.\n");
  973. return -EIO;
  974. }
  975. rt2x00usb_enable_radio(rt2x00dev);
  976. /*
  977. * Enable LED
  978. */
  979. rt73usb_enable_led(rt2x00dev);
  980. return 0;
  981. }
  982. static void rt73usb_disable_radio(struct rt2x00_dev *rt2x00dev)
  983. {
  984. /*
  985. * Disable LED
  986. */
  987. rt73usb_disable_led(rt2x00dev);
  988. rt73usb_register_write(rt2x00dev, MAC_CSR10, 0x00001818);
  989. /*
  990. * Disable synchronisation.
  991. */
  992. rt73usb_register_write(rt2x00dev, TXRX_CSR9, 0);
  993. rt2x00usb_disable_radio(rt2x00dev);
  994. }
  995. static int rt73usb_set_state(struct rt2x00_dev *rt2x00dev, enum dev_state state)
  996. {
  997. u32 reg;
  998. unsigned int i;
  999. char put_to_sleep;
  1000. char current_state;
  1001. put_to_sleep = (state != STATE_AWAKE);
  1002. rt73usb_register_read(rt2x00dev, MAC_CSR12, &reg);
  1003. rt2x00_set_field32(&reg, MAC_CSR12_FORCE_WAKEUP, !put_to_sleep);
  1004. rt2x00_set_field32(&reg, MAC_CSR12_PUT_TO_SLEEP, put_to_sleep);
  1005. rt73usb_register_write(rt2x00dev, MAC_CSR12, reg);
  1006. /*
  1007. * Device is not guaranteed to be in the requested state yet.
  1008. * We must wait until the register indicates that the
  1009. * device has entered the correct state.
  1010. */
  1011. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1012. rt73usb_register_read(rt2x00dev, MAC_CSR12, &reg);
  1013. current_state =
  1014. rt2x00_get_field32(reg, MAC_CSR12_BBP_CURRENT_STATE);
  1015. if (current_state == !put_to_sleep)
  1016. return 0;
  1017. msleep(10);
  1018. }
  1019. NOTICE(rt2x00dev, "Device failed to enter state %d, "
  1020. "current device state %d.\n", !put_to_sleep, current_state);
  1021. return -EBUSY;
  1022. }
  1023. static int rt73usb_set_device_state(struct rt2x00_dev *rt2x00dev,
  1024. enum dev_state state)
  1025. {
  1026. int retval = 0;
  1027. switch (state) {
  1028. case STATE_RADIO_ON:
  1029. retval = rt73usb_enable_radio(rt2x00dev);
  1030. break;
  1031. case STATE_RADIO_OFF:
  1032. rt73usb_disable_radio(rt2x00dev);
  1033. break;
  1034. case STATE_RADIO_RX_ON:
  1035. case STATE_RADIO_RX_OFF:
  1036. rt73usb_toggle_rx(rt2x00dev, state);
  1037. break;
  1038. case STATE_DEEP_SLEEP:
  1039. case STATE_SLEEP:
  1040. case STATE_STANDBY:
  1041. case STATE_AWAKE:
  1042. retval = rt73usb_set_state(rt2x00dev, state);
  1043. break;
  1044. default:
  1045. retval = -ENOTSUPP;
  1046. break;
  1047. }
  1048. return retval;
  1049. }
  1050. /*
  1051. * TX descriptor initialization
  1052. */
  1053. static void rt73usb_write_tx_desc(struct rt2x00_dev *rt2x00dev,
  1054. __le32 *txd,
  1055. struct txdata_entry_desc *desc,
  1056. struct ieee80211_hdr *ieee80211hdr,
  1057. unsigned int length,
  1058. struct ieee80211_tx_control *control)
  1059. {
  1060. u32 word;
  1061. /*
  1062. * Start writing the descriptor words.
  1063. */
  1064. rt2x00_desc_read(txd, 1, &word);
  1065. rt2x00_set_field32(&word, TXD_W1_HOST_Q_ID, desc->queue);
  1066. rt2x00_set_field32(&word, TXD_W1_AIFSN, desc->aifs);
  1067. rt2x00_set_field32(&word, TXD_W1_CWMIN, desc->cw_min);
  1068. rt2x00_set_field32(&word, TXD_W1_CWMAX, desc->cw_max);
  1069. rt2x00_set_field32(&word, TXD_W1_IV_OFFSET, IEEE80211_HEADER);
  1070. rt2x00_set_field32(&word, TXD_W1_HW_SEQUENCE, 1);
  1071. rt2x00_desc_write(txd, 1, word);
  1072. rt2x00_desc_read(txd, 2, &word);
  1073. rt2x00_set_field32(&word, TXD_W2_PLCP_SIGNAL, desc->signal);
  1074. rt2x00_set_field32(&word, TXD_W2_PLCP_SERVICE, desc->service);
  1075. rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_LOW, desc->length_low);
  1076. rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_HIGH, desc->length_high);
  1077. rt2x00_desc_write(txd, 2, word);
  1078. rt2x00_desc_read(txd, 5, &word);
  1079. rt2x00_set_field32(&word, TXD_W5_TX_POWER,
  1080. TXPOWER_TO_DEV(control->power_level));
  1081. rt2x00_set_field32(&word, TXD_W5_WAITING_DMA_DONE_INT, 1);
  1082. rt2x00_desc_write(txd, 5, word);
  1083. rt2x00_desc_read(txd, 0, &word);
  1084. rt2x00_set_field32(&word, TXD_W0_BURST,
  1085. test_bit(ENTRY_TXD_BURST, &desc->flags));
  1086. rt2x00_set_field32(&word, TXD_W0_VALID, 1);
  1087. rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
  1088. test_bit(ENTRY_TXD_MORE_FRAG, &desc->flags));
  1089. rt2x00_set_field32(&word, TXD_W0_ACK,
  1090. test_bit(ENTRY_TXD_ACK, &desc->flags));
  1091. rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
  1092. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &desc->flags));
  1093. rt2x00_set_field32(&word, TXD_W0_OFDM,
  1094. test_bit(ENTRY_TXD_OFDM_RATE, &desc->flags));
  1095. rt2x00_set_field32(&word, TXD_W0_IFS, desc->ifs);
  1096. rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
  1097. !!(control->flags &
  1098. IEEE80211_TXCTL_LONG_RETRY_LIMIT));
  1099. rt2x00_set_field32(&word, TXD_W0_TKIP_MIC, 0);
  1100. rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, length);
  1101. rt2x00_set_field32(&word, TXD_W0_BURST2,
  1102. test_bit(ENTRY_TXD_BURST, &desc->flags));
  1103. rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, CIPHER_NONE);
  1104. rt2x00_desc_write(txd, 0, word);
  1105. }
  1106. static int rt73usb_get_tx_data_len(struct rt2x00_dev *rt2x00dev,
  1107. struct sk_buff *skb)
  1108. {
  1109. int length;
  1110. /*
  1111. * The length _must_ be a multiple of 4,
  1112. * but it must _not_ be a multiple of the USB packet size.
  1113. */
  1114. length = roundup(skb->len, 4);
  1115. length += (4 * !(length % rt2x00dev->usb_maxpacket));
  1116. return length;
  1117. }
  1118. /*
  1119. * TX data initialization
  1120. */
  1121. static void rt73usb_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
  1122. unsigned int queue)
  1123. {
  1124. u32 reg;
  1125. if (queue != IEEE80211_TX_QUEUE_BEACON)
  1126. return;
  1127. /*
  1128. * For Wi-Fi faily generated beacons between participating stations.
  1129. * Set TBTT phase adaptive adjustment step to 8us (default 16us)
  1130. */
  1131. rt73usb_register_write(rt2x00dev, TXRX_CSR10, 0x00001008);
  1132. rt73usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
  1133. if (!rt2x00_get_field32(reg, TXRX_CSR9_BEACON_GEN)) {
  1134. rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 1);
  1135. rt73usb_register_write(rt2x00dev, TXRX_CSR9, reg);
  1136. }
  1137. }
  1138. /*
  1139. * RX control handlers
  1140. */
  1141. static int rt73usb_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxd_w1)
  1142. {
  1143. u16 eeprom;
  1144. u8 offset;
  1145. u8 lna;
  1146. lna = rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_LNA);
  1147. switch (lna) {
  1148. case 3:
  1149. offset = 90;
  1150. break;
  1151. case 2:
  1152. offset = 74;
  1153. break;
  1154. case 1:
  1155. offset = 64;
  1156. break;
  1157. default:
  1158. return 0;
  1159. }
  1160. if (rt2x00dev->rx_status.phymode == MODE_IEEE80211A) {
  1161. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags)) {
  1162. if (lna == 3 || lna == 2)
  1163. offset += 10;
  1164. } else {
  1165. if (lna == 3)
  1166. offset += 6;
  1167. else if (lna == 2)
  1168. offset += 8;
  1169. }
  1170. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &eeprom);
  1171. offset -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_A_1);
  1172. } else {
  1173. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
  1174. offset += 14;
  1175. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &eeprom);
  1176. offset -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_BG_1);
  1177. }
  1178. return rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_AGC) * 2 - offset;
  1179. }
  1180. static void rt73usb_fill_rxdone(struct data_entry *entry,
  1181. struct rxdata_entry_desc *desc)
  1182. {
  1183. __le32 *rxd = (__le32 *)entry->skb->data;
  1184. u32 word0;
  1185. u32 word1;
  1186. rt2x00_desc_read(rxd, 0, &word0);
  1187. rt2x00_desc_read(rxd, 1, &word1);
  1188. desc->flags = 0;
  1189. if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
  1190. desc->flags |= RX_FLAG_FAILED_FCS_CRC;
  1191. /*
  1192. * Obtain the status about this packet.
  1193. */
  1194. desc->signal = rt2x00_get_field32(word1, RXD_W1_SIGNAL);
  1195. desc->rssi = rt73usb_agc_to_rssi(entry->ring->rt2x00dev, word1);
  1196. desc->ofdm = rt2x00_get_field32(word0, RXD_W0_OFDM);
  1197. desc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
  1198. /*
  1199. * Pull the skb to clear the descriptor area.
  1200. */
  1201. skb_pull(entry->skb, entry->ring->desc_size);
  1202. return;
  1203. }
  1204. /*
  1205. * Device probe functions.
  1206. */
  1207. static int rt73usb_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1208. {
  1209. u16 word;
  1210. u8 *mac;
  1211. s8 value;
  1212. rt2x00usb_eeprom_read(rt2x00dev, rt2x00dev->eeprom, EEPROM_SIZE);
  1213. /*
  1214. * Start validation of the data that has been read.
  1215. */
  1216. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1217. if (!is_valid_ether_addr(mac)) {
  1218. DECLARE_MAC_BUF(macbuf);
  1219. random_ether_addr(mac);
  1220. EEPROM(rt2x00dev, "MAC: %s\n", print_mac(macbuf, mac));
  1221. }
  1222. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1223. if (word == 0xffff) {
  1224. rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2);
  1225. rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT,
  1226. ANTENNA_B);
  1227. rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT,
  1228. ANTENNA_B);
  1229. rt2x00_set_field16(&word, EEPROM_ANTENNA_FRAME_TYPE, 0);
  1230. rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0);
  1231. rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0);
  1232. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF5226);
  1233. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1234. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  1235. }
  1236. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  1237. if (word == 0xffff) {
  1238. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA, 0);
  1239. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  1240. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  1241. }
  1242. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &word);
  1243. if (word == 0xffff) {
  1244. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_RDY_G, 0);
  1245. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_RDY_A, 0);
  1246. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_ACT, 0);
  1247. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_0, 0);
  1248. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_1, 0);
  1249. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_2, 0);
  1250. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_3, 0);
  1251. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_4, 0);
  1252. rt2x00_set_field16(&word, EEPROM_LED_LED_MODE,
  1253. LED_MODE_DEFAULT);
  1254. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED, word);
  1255. EEPROM(rt2x00dev, "Led: 0x%04x\n", word);
  1256. }
  1257. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  1258. if (word == 0xffff) {
  1259. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  1260. rt2x00_set_field16(&word, EEPROM_FREQ_SEQ, 0);
  1261. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  1262. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  1263. }
  1264. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &word);
  1265. if (word == 0xffff) {
  1266. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
  1267. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
  1268. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
  1269. EEPROM(rt2x00dev, "RSSI OFFSET BG: 0x%04x\n", word);
  1270. } else {
  1271. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_1);
  1272. if (value < -10 || value > 10)
  1273. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
  1274. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_2);
  1275. if (value < -10 || value > 10)
  1276. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
  1277. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
  1278. }
  1279. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &word);
  1280. if (word == 0xffff) {
  1281. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
  1282. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
  1283. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
  1284. EEPROM(rt2x00dev, "RSSI OFFSET BG: 0x%04x\n", word);
  1285. } else {
  1286. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_1);
  1287. if (value < -10 || value > 10)
  1288. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
  1289. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_2);
  1290. if (value < -10 || value > 10)
  1291. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
  1292. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
  1293. }
  1294. return 0;
  1295. }
  1296. static int rt73usb_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1297. {
  1298. u32 reg;
  1299. u16 value;
  1300. u16 eeprom;
  1301. /*
  1302. * Read EEPROM word for configuration.
  1303. */
  1304. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1305. /*
  1306. * Identify RF chipset.
  1307. */
  1308. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1309. rt73usb_register_read(rt2x00dev, MAC_CSR0, &reg);
  1310. rt2x00_set_chip(rt2x00dev, RT2571, value, reg);
  1311. if (!rt2x00_check_rev(&rt2x00dev->chip, 0x25730)) {
  1312. ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
  1313. return -ENODEV;
  1314. }
  1315. if (!rt2x00_rf(&rt2x00dev->chip, RF5226) &&
  1316. !rt2x00_rf(&rt2x00dev->chip, RF2528) &&
  1317. !rt2x00_rf(&rt2x00dev->chip, RF5225) &&
  1318. !rt2x00_rf(&rt2x00dev->chip, RF2527)) {
  1319. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1320. return -ENODEV;
  1321. }
  1322. /*
  1323. * Identify default antenna configuration.
  1324. */
  1325. rt2x00dev->default_ant.tx =
  1326. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
  1327. rt2x00dev->default_ant.rx =
  1328. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
  1329. /*
  1330. * Read the Frame type.
  1331. */
  1332. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_FRAME_TYPE))
  1333. __set_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags);
  1334. /*
  1335. * Read frequency offset.
  1336. */
  1337. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  1338. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  1339. /*
  1340. * Read external LNA informations.
  1341. */
  1342. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1343. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA)) {
  1344. __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  1345. __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  1346. }
  1347. /*
  1348. * Store led settings, for correct led behaviour.
  1349. */
  1350. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &eeprom);
  1351. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_LED_MODE,
  1352. rt2x00dev->led_mode);
  1353. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_0,
  1354. rt2x00_get_field16(eeprom,
  1355. EEPROM_LED_POLARITY_GPIO_0));
  1356. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_1,
  1357. rt2x00_get_field16(eeprom,
  1358. EEPROM_LED_POLARITY_GPIO_1));
  1359. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_2,
  1360. rt2x00_get_field16(eeprom,
  1361. EEPROM_LED_POLARITY_GPIO_2));
  1362. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_3,
  1363. rt2x00_get_field16(eeprom,
  1364. EEPROM_LED_POLARITY_GPIO_3));
  1365. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_4,
  1366. rt2x00_get_field16(eeprom,
  1367. EEPROM_LED_POLARITY_GPIO_4));
  1368. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_ACT,
  1369. rt2x00_get_field16(eeprom, EEPROM_LED_POLARITY_ACT));
  1370. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_READY_BG,
  1371. rt2x00_get_field16(eeprom,
  1372. EEPROM_LED_POLARITY_RDY_G));
  1373. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_READY_A,
  1374. rt2x00_get_field16(eeprom,
  1375. EEPROM_LED_POLARITY_RDY_A));
  1376. return 0;
  1377. }
  1378. /*
  1379. * RF value list for RF2528
  1380. * Supports: 2.4 GHz
  1381. */
  1382. static const struct rf_channel rf_vals_bg_2528[] = {
  1383. { 1, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea0b },
  1384. { 2, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea1f },
  1385. { 3, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea0b },
  1386. { 4, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea1f },
  1387. { 5, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea0b },
  1388. { 6, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea1f },
  1389. { 7, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea0b },
  1390. { 8, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea1f },
  1391. { 9, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea0b },
  1392. { 10, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea1f },
  1393. { 11, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea0b },
  1394. { 12, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea1f },
  1395. { 13, 0x00002c0c, 0x0000079e, 0x00068255, 0x000fea0b },
  1396. { 14, 0x00002c0c, 0x000007a2, 0x00068255, 0x000fea13 },
  1397. };
  1398. /*
  1399. * RF value list for RF5226
  1400. * Supports: 2.4 GHz & 5.2 GHz
  1401. */
  1402. static const struct rf_channel rf_vals_5226[] = {
  1403. { 1, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea0b },
  1404. { 2, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea1f },
  1405. { 3, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea0b },
  1406. { 4, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea1f },
  1407. { 5, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea0b },
  1408. { 6, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea1f },
  1409. { 7, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea0b },
  1410. { 8, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea1f },
  1411. { 9, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea0b },
  1412. { 10, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea1f },
  1413. { 11, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea0b },
  1414. { 12, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea1f },
  1415. { 13, 0x00002c0c, 0x0000079e, 0x00068255, 0x000fea0b },
  1416. { 14, 0x00002c0c, 0x000007a2, 0x00068255, 0x000fea13 },
  1417. /* 802.11 UNI / HyperLan 2 */
  1418. { 36, 0x00002c0c, 0x0000099a, 0x00098255, 0x000fea23 },
  1419. { 40, 0x00002c0c, 0x000009a2, 0x00098255, 0x000fea03 },
  1420. { 44, 0x00002c0c, 0x000009a6, 0x00098255, 0x000fea0b },
  1421. { 48, 0x00002c0c, 0x000009aa, 0x00098255, 0x000fea13 },
  1422. { 52, 0x00002c0c, 0x000009ae, 0x00098255, 0x000fea1b },
  1423. { 56, 0x00002c0c, 0x000009b2, 0x00098255, 0x000fea23 },
  1424. { 60, 0x00002c0c, 0x000009ba, 0x00098255, 0x000fea03 },
  1425. { 64, 0x00002c0c, 0x000009be, 0x00098255, 0x000fea0b },
  1426. /* 802.11 HyperLan 2 */
  1427. { 100, 0x00002c0c, 0x00000a2a, 0x000b8255, 0x000fea03 },
  1428. { 104, 0x00002c0c, 0x00000a2e, 0x000b8255, 0x000fea0b },
  1429. { 108, 0x00002c0c, 0x00000a32, 0x000b8255, 0x000fea13 },
  1430. { 112, 0x00002c0c, 0x00000a36, 0x000b8255, 0x000fea1b },
  1431. { 116, 0x00002c0c, 0x00000a3a, 0x000b8255, 0x000fea23 },
  1432. { 120, 0x00002c0c, 0x00000a82, 0x000b8255, 0x000fea03 },
  1433. { 124, 0x00002c0c, 0x00000a86, 0x000b8255, 0x000fea0b },
  1434. { 128, 0x00002c0c, 0x00000a8a, 0x000b8255, 0x000fea13 },
  1435. { 132, 0x00002c0c, 0x00000a8e, 0x000b8255, 0x000fea1b },
  1436. { 136, 0x00002c0c, 0x00000a92, 0x000b8255, 0x000fea23 },
  1437. /* 802.11 UNII */
  1438. { 140, 0x00002c0c, 0x00000a9a, 0x000b8255, 0x000fea03 },
  1439. { 149, 0x00002c0c, 0x00000aa2, 0x000b8255, 0x000fea1f },
  1440. { 153, 0x00002c0c, 0x00000aa6, 0x000b8255, 0x000fea27 },
  1441. { 157, 0x00002c0c, 0x00000aae, 0x000b8255, 0x000fea07 },
  1442. { 161, 0x00002c0c, 0x00000ab2, 0x000b8255, 0x000fea0f },
  1443. { 165, 0x00002c0c, 0x00000ab6, 0x000b8255, 0x000fea17 },
  1444. /* MMAC(Japan)J52 ch 34,38,42,46 */
  1445. { 34, 0x00002c0c, 0x0008099a, 0x000da255, 0x000d3a0b },
  1446. { 38, 0x00002c0c, 0x0008099e, 0x000da255, 0x000d3a13 },
  1447. { 42, 0x00002c0c, 0x000809a2, 0x000da255, 0x000d3a1b },
  1448. { 46, 0x00002c0c, 0x000809a6, 0x000da255, 0x000d3a23 },
  1449. };
  1450. /*
  1451. * RF value list for RF5225 & RF2527
  1452. * Supports: 2.4 GHz & 5.2 GHz
  1453. */
  1454. static const struct rf_channel rf_vals_5225_2527[] = {
  1455. { 1, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa0b },
  1456. { 2, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa1f },
  1457. { 3, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa0b },
  1458. { 4, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa1f },
  1459. { 5, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa0b },
  1460. { 6, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa1f },
  1461. { 7, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa0b },
  1462. { 8, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa1f },
  1463. { 9, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa0b },
  1464. { 10, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa1f },
  1465. { 11, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa0b },
  1466. { 12, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa1f },
  1467. { 13, 0x00002ccc, 0x0000479e, 0x00068455, 0x000ffa0b },
  1468. { 14, 0x00002ccc, 0x000047a2, 0x00068455, 0x000ffa13 },
  1469. /* 802.11 UNI / HyperLan 2 */
  1470. { 36, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa23 },
  1471. { 40, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa03 },
  1472. { 44, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa0b },
  1473. { 48, 0x00002ccc, 0x000049aa, 0x0009be55, 0x000ffa13 },
  1474. { 52, 0x00002ccc, 0x000049ae, 0x0009ae55, 0x000ffa1b },
  1475. { 56, 0x00002ccc, 0x000049b2, 0x0009ae55, 0x000ffa23 },
  1476. { 60, 0x00002ccc, 0x000049ba, 0x0009ae55, 0x000ffa03 },
  1477. { 64, 0x00002ccc, 0x000049be, 0x0009ae55, 0x000ffa0b },
  1478. /* 802.11 HyperLan 2 */
  1479. { 100, 0x00002ccc, 0x00004a2a, 0x000bae55, 0x000ffa03 },
  1480. { 104, 0x00002ccc, 0x00004a2e, 0x000bae55, 0x000ffa0b },
  1481. { 108, 0x00002ccc, 0x00004a32, 0x000bae55, 0x000ffa13 },
  1482. { 112, 0x00002ccc, 0x00004a36, 0x000bae55, 0x000ffa1b },
  1483. { 116, 0x00002ccc, 0x00004a3a, 0x000bbe55, 0x000ffa23 },
  1484. { 120, 0x00002ccc, 0x00004a82, 0x000bbe55, 0x000ffa03 },
  1485. { 124, 0x00002ccc, 0x00004a86, 0x000bbe55, 0x000ffa0b },
  1486. { 128, 0x00002ccc, 0x00004a8a, 0x000bbe55, 0x000ffa13 },
  1487. { 132, 0x00002ccc, 0x00004a8e, 0x000bbe55, 0x000ffa1b },
  1488. { 136, 0x00002ccc, 0x00004a92, 0x000bbe55, 0x000ffa23 },
  1489. /* 802.11 UNII */
  1490. { 140, 0x00002ccc, 0x00004a9a, 0x000bbe55, 0x000ffa03 },
  1491. { 149, 0x00002ccc, 0x00004aa2, 0x000bbe55, 0x000ffa1f },
  1492. { 153, 0x00002ccc, 0x00004aa6, 0x000bbe55, 0x000ffa27 },
  1493. { 157, 0x00002ccc, 0x00004aae, 0x000bbe55, 0x000ffa07 },
  1494. { 161, 0x00002ccc, 0x00004ab2, 0x000bbe55, 0x000ffa0f },
  1495. { 165, 0x00002ccc, 0x00004ab6, 0x000bbe55, 0x000ffa17 },
  1496. /* MMAC(Japan)J52 ch 34,38,42,46 */
  1497. { 34, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa0b },
  1498. { 38, 0x00002ccc, 0x0000499e, 0x0009be55, 0x000ffa13 },
  1499. { 42, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa1b },
  1500. { 46, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa23 },
  1501. };
  1502. static void rt73usb_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  1503. {
  1504. struct hw_mode_spec *spec = &rt2x00dev->spec;
  1505. u8 *txpower;
  1506. unsigned int i;
  1507. /*
  1508. * Initialize all hw fields.
  1509. */
  1510. rt2x00dev->hw->flags =
  1511. IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
  1512. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
  1513. rt2x00dev->hw->extra_tx_headroom = TXD_DESC_SIZE;
  1514. rt2x00dev->hw->max_signal = MAX_SIGNAL;
  1515. rt2x00dev->hw->max_rssi = MAX_RX_SSI;
  1516. rt2x00dev->hw->queues = 5;
  1517. SET_IEEE80211_DEV(rt2x00dev->hw, &rt2x00dev_usb(rt2x00dev)->dev);
  1518. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  1519. rt2x00_eeprom_addr(rt2x00dev,
  1520. EEPROM_MAC_ADDR_0));
  1521. /*
  1522. * Convert tx_power array in eeprom.
  1523. */
  1524. txpower = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_G_START);
  1525. for (i = 0; i < 14; i++)
  1526. txpower[i] = TXPOWER_FROM_DEV(txpower[i]);
  1527. /*
  1528. * Initialize hw_mode information.
  1529. */
  1530. spec->num_modes = 2;
  1531. spec->num_rates = 12;
  1532. spec->tx_power_a = NULL;
  1533. spec->tx_power_bg = txpower;
  1534. spec->tx_power_default = DEFAULT_TXPOWER;
  1535. if (rt2x00_rf(&rt2x00dev->chip, RF2528)) {
  1536. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2528);
  1537. spec->channels = rf_vals_bg_2528;
  1538. } else if (rt2x00_rf(&rt2x00dev->chip, RF5226)) {
  1539. spec->num_channels = ARRAY_SIZE(rf_vals_5226);
  1540. spec->channels = rf_vals_5226;
  1541. } else if (rt2x00_rf(&rt2x00dev->chip, RF2527)) {
  1542. spec->num_channels = 14;
  1543. spec->channels = rf_vals_5225_2527;
  1544. } else if (rt2x00_rf(&rt2x00dev->chip, RF5225)) {
  1545. spec->num_channels = ARRAY_SIZE(rf_vals_5225_2527);
  1546. spec->channels = rf_vals_5225_2527;
  1547. }
  1548. if (rt2x00_rf(&rt2x00dev->chip, RF5225) ||
  1549. rt2x00_rf(&rt2x00dev->chip, RF5226)) {
  1550. spec->num_modes = 3;
  1551. txpower = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A_START);
  1552. for (i = 0; i < 14; i++)
  1553. txpower[i] = TXPOWER_FROM_DEV(txpower[i]);
  1554. spec->tx_power_a = txpower;
  1555. }
  1556. }
  1557. static int rt73usb_probe_hw(struct rt2x00_dev *rt2x00dev)
  1558. {
  1559. int retval;
  1560. /*
  1561. * Allocate eeprom data.
  1562. */
  1563. retval = rt73usb_validate_eeprom(rt2x00dev);
  1564. if (retval)
  1565. return retval;
  1566. retval = rt73usb_init_eeprom(rt2x00dev);
  1567. if (retval)
  1568. return retval;
  1569. /*
  1570. * Initialize hw specifications.
  1571. */
  1572. rt73usb_probe_hw_mode(rt2x00dev);
  1573. /*
  1574. * This device requires firmware
  1575. */
  1576. __set_bit(DRIVER_REQUIRE_FIRMWARE, &rt2x00dev->flags);
  1577. /*
  1578. * Set the rssi offset.
  1579. */
  1580. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  1581. return 0;
  1582. }
  1583. /*
  1584. * IEEE80211 stack callback functions.
  1585. */
  1586. static void rt73usb_configure_filter(struct ieee80211_hw *hw,
  1587. unsigned int changed_flags,
  1588. unsigned int *total_flags,
  1589. int mc_count,
  1590. struct dev_addr_list *mc_list)
  1591. {
  1592. struct rt2x00_dev *rt2x00dev = hw->priv;
  1593. struct interface *intf = &rt2x00dev->interface;
  1594. u32 reg;
  1595. /*
  1596. * Mask off any flags we are going to ignore from
  1597. * the total_flags field.
  1598. */
  1599. *total_flags &=
  1600. FIF_ALLMULTI |
  1601. FIF_FCSFAIL |
  1602. FIF_PLCPFAIL |
  1603. FIF_CONTROL |
  1604. FIF_OTHER_BSS |
  1605. FIF_PROMISC_IN_BSS;
  1606. /*
  1607. * Apply some rules to the filters:
  1608. * - Some filters imply different filters to be set.
  1609. * - Some things we can't filter out at all.
  1610. * - Some filters are set based on interface type.
  1611. */
  1612. if (mc_count)
  1613. *total_flags |= FIF_ALLMULTI;
  1614. if (*total_flags & FIF_OTHER_BSS ||
  1615. *total_flags & FIF_PROMISC_IN_BSS)
  1616. *total_flags |= FIF_PROMISC_IN_BSS | FIF_OTHER_BSS;
  1617. if (is_interface_type(intf, IEEE80211_IF_TYPE_AP))
  1618. *total_flags |= FIF_PROMISC_IN_BSS;
  1619. /*
  1620. * Check if there is any work left for us.
  1621. */
  1622. if (intf->filter == *total_flags)
  1623. return;
  1624. intf->filter = *total_flags;
  1625. /*
  1626. * When in atomic context, reschedule and let rt2x00lib
  1627. * call this function again.
  1628. */
  1629. if (in_atomic()) {
  1630. queue_work(rt2x00dev->hw->workqueue, &rt2x00dev->filter_work);
  1631. return;
  1632. }
  1633. /*
  1634. * Start configuration steps.
  1635. * Note that the version error will always be dropped
  1636. * and broadcast frames will always be accepted since
  1637. * there is no filter for it at this time.
  1638. */
  1639. rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
  1640. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CRC,
  1641. !(*total_flags & FIF_FCSFAIL));
  1642. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_PHYSICAL,
  1643. !(*total_flags & FIF_PLCPFAIL));
  1644. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CONTROL,
  1645. !(*total_flags & FIF_CONTROL));
  1646. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_NOT_TO_ME,
  1647. !(*total_flags & FIF_PROMISC_IN_BSS));
  1648. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_TO_DS,
  1649. !(*total_flags & FIF_PROMISC_IN_BSS));
  1650. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_VERSION_ERROR, 1);
  1651. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_MULTICAST,
  1652. !(*total_flags & FIF_ALLMULTI));
  1653. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_BROADCAST, 0);
  1654. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_ACK_CTS, 1);
  1655. rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
  1656. }
  1657. static int rt73usb_set_retry_limit(struct ieee80211_hw *hw,
  1658. u32 short_retry, u32 long_retry)
  1659. {
  1660. struct rt2x00_dev *rt2x00dev = hw->priv;
  1661. u32 reg;
  1662. rt73usb_register_read(rt2x00dev, TXRX_CSR4, &reg);
  1663. rt2x00_set_field32(&reg, TXRX_CSR4_LONG_RETRY_LIMIT, long_retry);
  1664. rt2x00_set_field32(&reg, TXRX_CSR4_SHORT_RETRY_LIMIT, short_retry);
  1665. rt73usb_register_write(rt2x00dev, TXRX_CSR4, reg);
  1666. return 0;
  1667. }
  1668. #if 0
  1669. /*
  1670. * Mac80211 demands get_tsf must be atomic.
  1671. * This is not possible for rt73usb since all register access
  1672. * functions require sleeping. Untill mac80211 no longer needs
  1673. * get_tsf to be atomic, this function should be disabled.
  1674. */
  1675. static u64 rt73usb_get_tsf(struct ieee80211_hw *hw)
  1676. {
  1677. struct rt2x00_dev *rt2x00dev = hw->priv;
  1678. u64 tsf;
  1679. u32 reg;
  1680. rt73usb_register_read(rt2x00dev, TXRX_CSR13, &reg);
  1681. tsf = (u64) rt2x00_get_field32(reg, TXRX_CSR13_HIGH_TSFTIMER) << 32;
  1682. rt73usb_register_read(rt2x00dev, TXRX_CSR12, &reg);
  1683. tsf |= rt2x00_get_field32(reg, TXRX_CSR12_LOW_TSFTIMER);
  1684. return tsf;
  1685. }
  1686. #else
  1687. #define rt73usb_get_tsf NULL
  1688. #endif
  1689. static void rt73usb_reset_tsf(struct ieee80211_hw *hw)
  1690. {
  1691. struct rt2x00_dev *rt2x00dev = hw->priv;
  1692. rt73usb_register_write(rt2x00dev, TXRX_CSR12, 0);
  1693. rt73usb_register_write(rt2x00dev, TXRX_CSR13, 0);
  1694. }
  1695. static int rt73usb_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb,
  1696. struct ieee80211_tx_control *control)
  1697. {
  1698. struct rt2x00_dev *rt2x00dev = hw->priv;
  1699. int timeout;
  1700. /*
  1701. * Just in case the ieee80211 doesn't set this,
  1702. * but we need this queue set for the descriptor
  1703. * initialization.
  1704. */
  1705. control->queue = IEEE80211_TX_QUEUE_BEACON;
  1706. /*
  1707. * First we create the beacon.
  1708. */
  1709. skb_push(skb, TXD_DESC_SIZE);
  1710. memset(skb->data, 0, TXD_DESC_SIZE);
  1711. rt2x00lib_write_tx_desc(rt2x00dev, (__le32 *)skb->data,
  1712. (struct ieee80211_hdr *)(skb->data +
  1713. TXD_DESC_SIZE),
  1714. skb->len - TXD_DESC_SIZE, control);
  1715. /*
  1716. * Write entire beacon with descriptor to register,
  1717. * and kick the beacon generator.
  1718. */
  1719. timeout = REGISTER_TIMEOUT * (skb->len / sizeof(u32));
  1720. rt2x00usb_vendor_request(rt2x00dev, USB_MULTI_WRITE,
  1721. USB_VENDOR_REQUEST_OUT,
  1722. HW_BEACON_BASE0, 0x0000,
  1723. skb->data, skb->len, timeout);
  1724. rt73usb_kick_tx_queue(rt2x00dev, IEEE80211_TX_QUEUE_BEACON);
  1725. return 0;
  1726. }
  1727. static const struct ieee80211_ops rt73usb_mac80211_ops = {
  1728. .tx = rt2x00mac_tx,
  1729. .start = rt2x00mac_start,
  1730. .stop = rt2x00mac_stop,
  1731. .add_interface = rt2x00mac_add_interface,
  1732. .remove_interface = rt2x00mac_remove_interface,
  1733. .config = rt2x00mac_config,
  1734. .config_interface = rt2x00mac_config_interface,
  1735. .configure_filter = rt73usb_configure_filter,
  1736. .get_stats = rt2x00mac_get_stats,
  1737. .set_retry_limit = rt73usb_set_retry_limit,
  1738. .erp_ie_changed = rt2x00mac_erp_ie_changed,
  1739. .conf_tx = rt2x00mac_conf_tx,
  1740. .get_tx_stats = rt2x00mac_get_tx_stats,
  1741. .get_tsf = rt73usb_get_tsf,
  1742. .reset_tsf = rt73usb_reset_tsf,
  1743. .beacon_update = rt73usb_beacon_update,
  1744. };
  1745. static const struct rt2x00lib_ops rt73usb_rt2x00_ops = {
  1746. .probe_hw = rt73usb_probe_hw,
  1747. .get_firmware_name = rt73usb_get_firmware_name,
  1748. .load_firmware = rt73usb_load_firmware,
  1749. .initialize = rt2x00usb_initialize,
  1750. .uninitialize = rt2x00usb_uninitialize,
  1751. .set_device_state = rt73usb_set_device_state,
  1752. .link_stats = rt73usb_link_stats,
  1753. .reset_tuner = rt73usb_reset_tuner,
  1754. .link_tuner = rt73usb_link_tuner,
  1755. .write_tx_desc = rt73usb_write_tx_desc,
  1756. .write_tx_data = rt2x00usb_write_tx_data,
  1757. .get_tx_data_len = rt73usb_get_tx_data_len,
  1758. .kick_tx_queue = rt73usb_kick_tx_queue,
  1759. .fill_rxdone = rt73usb_fill_rxdone,
  1760. .config_mac_addr = rt73usb_config_mac_addr,
  1761. .config_bssid = rt73usb_config_bssid,
  1762. .config_type = rt73usb_config_type,
  1763. .config_preamble = rt73usb_config_preamble,
  1764. .config = rt73usb_config,
  1765. };
  1766. static const struct rt2x00_ops rt73usb_ops = {
  1767. .name = DRV_NAME,
  1768. .rxd_size = RXD_DESC_SIZE,
  1769. .txd_size = TXD_DESC_SIZE,
  1770. .eeprom_size = EEPROM_SIZE,
  1771. .rf_size = RF_SIZE,
  1772. .lib = &rt73usb_rt2x00_ops,
  1773. .hw = &rt73usb_mac80211_ops,
  1774. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  1775. .debugfs = &rt73usb_rt2x00debug,
  1776. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  1777. };
  1778. /*
  1779. * rt73usb module information.
  1780. */
  1781. static struct usb_device_id rt73usb_device_table[] = {
  1782. /* AboCom */
  1783. { USB_DEVICE(0x07b8, 0xb21d), USB_DEVICE_DATA(&rt73usb_ops) },
  1784. /* Askey */
  1785. { USB_DEVICE(0x1690, 0x0722), USB_DEVICE_DATA(&rt73usb_ops) },
  1786. /* ASUS */
  1787. { USB_DEVICE(0x0b05, 0x1723), USB_DEVICE_DATA(&rt73usb_ops) },
  1788. { USB_DEVICE(0x0b05, 0x1724), USB_DEVICE_DATA(&rt73usb_ops) },
  1789. /* Belkin */
  1790. { USB_DEVICE(0x050d, 0x7050), USB_DEVICE_DATA(&rt73usb_ops) },
  1791. { USB_DEVICE(0x050d, 0x705a), USB_DEVICE_DATA(&rt73usb_ops) },
  1792. { USB_DEVICE(0x050d, 0x905b), USB_DEVICE_DATA(&rt73usb_ops) },
  1793. { USB_DEVICE(0x050d, 0x905c), USB_DEVICE_DATA(&rt73usb_ops) },
  1794. /* Billionton */
  1795. { USB_DEVICE(0x1631, 0xc019), USB_DEVICE_DATA(&rt73usb_ops) },
  1796. /* Buffalo */
  1797. { USB_DEVICE(0x0411, 0x00f4), USB_DEVICE_DATA(&rt73usb_ops) },
  1798. /* CNet */
  1799. { USB_DEVICE(0x1371, 0x9022), USB_DEVICE_DATA(&rt73usb_ops) },
  1800. { USB_DEVICE(0x1371, 0x9032), USB_DEVICE_DATA(&rt73usb_ops) },
  1801. /* Conceptronic */
  1802. { USB_DEVICE(0x14b2, 0x3c22), USB_DEVICE_DATA(&rt73usb_ops) },
  1803. /* D-Link */
  1804. { USB_DEVICE(0x07d1, 0x3c03), USB_DEVICE_DATA(&rt73usb_ops) },
  1805. { USB_DEVICE(0x07d1, 0x3c04), USB_DEVICE_DATA(&rt73usb_ops) },
  1806. /* Gemtek */
  1807. { USB_DEVICE(0x15a9, 0x0004), USB_DEVICE_DATA(&rt73usb_ops) },
  1808. /* Gigabyte */
  1809. { USB_DEVICE(0x1044, 0x8008), USB_DEVICE_DATA(&rt73usb_ops) },
  1810. { USB_DEVICE(0x1044, 0x800a), USB_DEVICE_DATA(&rt73usb_ops) },
  1811. /* Huawei-3Com */
  1812. { USB_DEVICE(0x1472, 0x0009), USB_DEVICE_DATA(&rt73usb_ops) },
  1813. /* Hercules */
  1814. { USB_DEVICE(0x06f8, 0xe010), USB_DEVICE_DATA(&rt73usb_ops) },
  1815. { USB_DEVICE(0x06f8, 0xe020), USB_DEVICE_DATA(&rt73usb_ops) },
  1816. /* Linksys */
  1817. { USB_DEVICE(0x13b1, 0x0020), USB_DEVICE_DATA(&rt73usb_ops) },
  1818. { USB_DEVICE(0x13b1, 0x0023), USB_DEVICE_DATA(&rt73usb_ops) },
  1819. /* MSI */
  1820. { USB_DEVICE(0x0db0, 0x6877), USB_DEVICE_DATA(&rt73usb_ops) },
  1821. { USB_DEVICE(0x0db0, 0x6874), USB_DEVICE_DATA(&rt73usb_ops) },
  1822. { USB_DEVICE(0x0db0, 0xa861), USB_DEVICE_DATA(&rt73usb_ops) },
  1823. { USB_DEVICE(0x0db0, 0xa874), USB_DEVICE_DATA(&rt73usb_ops) },
  1824. /* Ralink */
  1825. { USB_DEVICE(0x148f, 0x2573), USB_DEVICE_DATA(&rt73usb_ops) },
  1826. { USB_DEVICE(0x148f, 0x2671), USB_DEVICE_DATA(&rt73usb_ops) },
  1827. /* Qcom */
  1828. { USB_DEVICE(0x18e8, 0x6196), USB_DEVICE_DATA(&rt73usb_ops) },
  1829. { USB_DEVICE(0x18e8, 0x6229), USB_DEVICE_DATA(&rt73usb_ops) },
  1830. { USB_DEVICE(0x18e8, 0x6238), USB_DEVICE_DATA(&rt73usb_ops) },
  1831. /* Senao */
  1832. { USB_DEVICE(0x1740, 0x7100), USB_DEVICE_DATA(&rt73usb_ops) },
  1833. /* Sitecom */
  1834. { USB_DEVICE(0x0df6, 0x9712), USB_DEVICE_DATA(&rt73usb_ops) },
  1835. { USB_DEVICE(0x0df6, 0x90ac), USB_DEVICE_DATA(&rt73usb_ops) },
  1836. /* Surecom */
  1837. { USB_DEVICE(0x0769, 0x31f3), USB_DEVICE_DATA(&rt73usb_ops) },
  1838. /* Planex */
  1839. { USB_DEVICE(0x2019, 0xab01), USB_DEVICE_DATA(&rt73usb_ops) },
  1840. { USB_DEVICE(0x2019, 0xab50), USB_DEVICE_DATA(&rt73usb_ops) },
  1841. { 0, }
  1842. };
  1843. MODULE_AUTHOR(DRV_PROJECT);
  1844. MODULE_VERSION(DRV_VERSION);
  1845. MODULE_DESCRIPTION("Ralink RT73 USB Wireless LAN driver.");
  1846. MODULE_SUPPORTED_DEVICE("Ralink RT2571W & RT2671 USB chipset based cards");
  1847. MODULE_DEVICE_TABLE(usb, rt73usb_device_table);
  1848. MODULE_FIRMWARE(FIRMWARE_RT2571);
  1849. MODULE_LICENSE("GPL");
  1850. static struct usb_driver rt73usb_driver = {
  1851. .name = DRV_NAME,
  1852. .id_table = rt73usb_device_table,
  1853. .probe = rt2x00usb_probe,
  1854. .disconnect = rt2x00usb_disconnect,
  1855. .suspend = rt2x00usb_suspend,
  1856. .resume = rt2x00usb_resume,
  1857. };
  1858. static int __init rt73usb_init(void)
  1859. {
  1860. return usb_register(&rt73usb_driver);
  1861. }
  1862. static void __exit rt73usb_exit(void)
  1863. {
  1864. usb_deregister(&rt73usb_driver);
  1865. }
  1866. module_init(rt73usb_init);
  1867. module_exit(rt73usb_exit);