sba_iommu.c 63 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260
  1. /*
  2. ** System Bus Adapter (SBA) I/O MMU manager
  3. **
  4. ** (c) Copyright 2000-2004 Grant Grundler <grundler @ parisc-linux x org>
  5. ** (c) Copyright 2004 Naresh Kumar Inna <knaresh at india x hp x com>
  6. ** (c) Copyright 2000-2004 Hewlett-Packard Company
  7. **
  8. ** Portions (c) 1999 Dave S. Miller (from sparc64 I/O MMU code)
  9. **
  10. ** This program is free software; you can redistribute it and/or modify
  11. ** it under the terms of the GNU General Public License as published by
  12. ** the Free Software Foundation; either version 2 of the License, or
  13. ** (at your option) any later version.
  14. **
  15. **
  16. ** This module initializes the IOC (I/O Controller) found on B1000/C3000/
  17. ** J5000/J7000/N-class/L-class machines and their successors.
  18. **
  19. ** FIXME: add DMA hint support programming in both sba and lba modules.
  20. */
  21. #include <linux/types.h>
  22. #include <linux/kernel.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/slab.h>
  25. #include <linux/init.h>
  26. #include <linux/mm.h>
  27. #include <linux/string.h>
  28. #include <linux/pci.h>
  29. #include <asm/byteorder.h>
  30. #include <asm/io.h>
  31. #include <asm/dma.h> /* for DMA_CHUNK_SIZE */
  32. #include <asm/hardware.h> /* for register_parisc_driver() stuff */
  33. #include <linux/proc_fs.h>
  34. #include <linux/seq_file.h>
  35. #include <asm/mckinley.h> /* for proc_mckinley_root */
  36. #include <asm/runway.h> /* for proc_runway_root */
  37. #include <asm/pdc.h> /* for PDC_MODEL_* */
  38. #include <asm/pdcpat.h> /* for is_pdc_pat() */
  39. #include <asm/parisc-device.h>
  40. #define MODULE_NAME "SBA"
  41. #ifdef CONFIG_PROC_FS
  42. /* depends on proc fs support. But costs CPU performance */
  43. #undef SBA_COLLECT_STATS
  44. #endif
  45. /*
  46. ** The number of debug flags is a clue - this code is fragile.
  47. ** Don't even think about messing with it unless you have
  48. ** plenty of 710's to sacrifice to the computer gods. :^)
  49. */
  50. #undef DEBUG_SBA_INIT
  51. #undef DEBUG_SBA_RUN
  52. #undef DEBUG_SBA_RUN_SG
  53. #undef DEBUG_SBA_RESOURCE
  54. #undef ASSERT_PDIR_SANITY
  55. #undef DEBUG_LARGE_SG_ENTRIES
  56. #undef DEBUG_DMB_TRAP
  57. #ifdef DEBUG_SBA_INIT
  58. #define DBG_INIT(x...) printk(x)
  59. #else
  60. #define DBG_INIT(x...)
  61. #endif
  62. #ifdef DEBUG_SBA_RUN
  63. #define DBG_RUN(x...) printk(x)
  64. #else
  65. #define DBG_RUN(x...)
  66. #endif
  67. #ifdef DEBUG_SBA_RUN_SG
  68. #define DBG_RUN_SG(x...) printk(x)
  69. #else
  70. #define DBG_RUN_SG(x...)
  71. #endif
  72. #ifdef DEBUG_SBA_RESOURCE
  73. #define DBG_RES(x...) printk(x)
  74. #else
  75. #define DBG_RES(x...)
  76. #endif
  77. #if defined(CONFIG_64BIT)
  78. /* "low end" PA8800 machines use ZX1 chipset: PAT PDC and only run 64-bit */
  79. #define ZX1_SUPPORT
  80. #endif
  81. #define SBA_INLINE __inline__
  82. /*
  83. ** The number of pdir entries to "free" before issueing
  84. ** a read to PCOM register to flush out PCOM writes.
  85. ** Interacts with allocation granularity (ie 4 or 8 entries
  86. ** allocated and free'd/purged at a time might make this
  87. ** less interesting).
  88. */
  89. #define DELAYED_RESOURCE_CNT 16
  90. #define DEFAULT_DMA_HINT_REG 0
  91. #define ASTRO_RUNWAY_PORT 0x582
  92. #define IKE_MERCED_PORT 0x803
  93. #define REO_MERCED_PORT 0x804
  94. #define REOG_MERCED_PORT 0x805
  95. #define PLUTO_MCKINLEY_PORT 0x880
  96. #define SBA_FUNC_ID 0x0000 /* function id */
  97. #define SBA_FCLASS 0x0008 /* function class, bist, header, rev... */
  98. static inline int IS_ASTRO(struct parisc_device *d) {
  99. return d->id.hversion == ASTRO_RUNWAY_PORT;
  100. }
  101. static inline int IS_IKE(struct parisc_device *d) {
  102. return d->id.hversion == IKE_MERCED_PORT;
  103. }
  104. static inline int IS_PLUTO(struct parisc_device *d) {
  105. return d->id.hversion == PLUTO_MCKINLEY_PORT;
  106. }
  107. #define SBA_FUNC_SIZE 4096 /* SBA configuration function reg set */
  108. #define ASTRO_IOC_OFFSET (32 * SBA_FUNC_SIZE)
  109. #define PLUTO_IOC_OFFSET (1 * SBA_FUNC_SIZE)
  110. /* Ike's IOC's occupy functions 2 and 3 */
  111. #define IKE_IOC_OFFSET(p) ((p+2) * SBA_FUNC_SIZE)
  112. #define IOC_CTRL 0x8 /* IOC_CTRL offset */
  113. #define IOC_CTRL_TC (1 << 0) /* TOC Enable */
  114. #define IOC_CTRL_CE (1 << 1) /* Coalesce Enable */
  115. #define IOC_CTRL_DE (1 << 2) /* Dillon Enable */
  116. #define IOC_CTRL_RM (1 << 8) /* Real Mode */
  117. #define IOC_CTRL_NC (1 << 9) /* Non Coherent Mode */
  118. #define IOC_CTRL_D4 (1 << 11) /* Disable 4-byte coalescing */
  119. #define IOC_CTRL_DD (1 << 13) /* Disable distr. LMMIO range coalescing */
  120. #define MAX_IOC 2 /* per Ike. Pluto/Astro only have 1. */
  121. #define ROPES_PER_IOC 8 /* per Ike half or Pluto/Astro */
  122. /*
  123. ** Offsets into MBIB (Function 0 on Ike and hopefully Astro)
  124. ** Firmware programs this stuff. Don't touch it.
  125. */
  126. #define LMMIO_DIRECT0_BASE 0x300
  127. #define LMMIO_DIRECT0_MASK 0x308
  128. #define LMMIO_DIRECT0_ROUTE 0x310
  129. #define LMMIO_DIST_BASE 0x360
  130. #define LMMIO_DIST_MASK 0x368
  131. #define LMMIO_DIST_ROUTE 0x370
  132. #define IOS_DIST_BASE 0x390
  133. #define IOS_DIST_MASK 0x398
  134. #define IOS_DIST_ROUTE 0x3A0
  135. #define IOS_DIRECT_BASE 0x3C0
  136. #define IOS_DIRECT_MASK 0x3C8
  137. #define IOS_DIRECT_ROUTE 0x3D0
  138. /*
  139. ** Offsets into I/O TLB (Function 2 and 3 on Ike)
  140. */
  141. #define ROPE0_CTL 0x200 /* "regbus pci0" */
  142. #define ROPE1_CTL 0x208
  143. #define ROPE2_CTL 0x210
  144. #define ROPE3_CTL 0x218
  145. #define ROPE4_CTL 0x220
  146. #define ROPE5_CTL 0x228
  147. #define ROPE6_CTL 0x230
  148. #define ROPE7_CTL 0x238
  149. #define IOC_ROPE0_CFG 0x500 /* pluto only */
  150. #define IOC_ROPE_AO 0x10 /* Allow "Relaxed Ordering" */
  151. #define HF_ENABLE 0x40
  152. #define IOC_IBASE 0x300 /* IO TLB */
  153. #define IOC_IMASK 0x308
  154. #define IOC_PCOM 0x310
  155. #define IOC_TCNFG 0x318
  156. #define IOC_PDIR_BASE 0x320
  157. /* AGP GART driver looks for this */
  158. #define SBA_IOMMU_COOKIE 0x0000badbadc0ffeeUL
  159. /*
  160. ** IOC supports 4/8/16/64KB page sizes (see TCNFG register)
  161. ** It's safer (avoid memory corruption) to keep DMA page mappings
  162. ** equivalently sized to VM PAGE_SIZE.
  163. **
  164. ** We really can't avoid generating a new mapping for each
  165. ** page since the Virtual Coherence Index has to be generated
  166. ** and updated for each page.
  167. **
  168. ** PAGE_SIZE could be greater than IOVP_SIZE. But not the inverse.
  169. */
  170. #define IOVP_SIZE PAGE_SIZE
  171. #define IOVP_SHIFT PAGE_SHIFT
  172. #define IOVP_MASK PAGE_MASK
  173. #define SBA_PERF_CFG 0x708 /* Performance Counter stuff */
  174. #define SBA_PERF_MASK1 0x718
  175. #define SBA_PERF_MASK2 0x730
  176. /*
  177. ** Offsets into PCI Performance Counters (functions 12 and 13)
  178. ** Controlled by PERF registers in function 2 & 3 respectively.
  179. */
  180. #define SBA_PERF_CNT1 0x200
  181. #define SBA_PERF_CNT2 0x208
  182. #define SBA_PERF_CNT3 0x210
  183. struct ioc {
  184. void __iomem *ioc_hpa; /* I/O MMU base address */
  185. char *res_map; /* resource map, bit == pdir entry */
  186. u64 *pdir_base; /* physical base address */
  187. unsigned long ibase; /* pdir IOV Space base - shared w/lba_pci */
  188. unsigned long imask; /* pdir IOV Space mask - shared w/lba_pci */
  189. #ifdef ZX1_SUPPORT
  190. unsigned long iovp_mask; /* help convert IOVA to IOVP */
  191. #endif
  192. unsigned long *res_hint; /* next avail IOVP - circular search */
  193. spinlock_t res_lock;
  194. unsigned int res_bitshift; /* from the LEFT! */
  195. unsigned int res_size; /* size of resource map in bytes */
  196. #ifdef SBA_HINT_SUPPORT
  197. /* FIXME : DMA HINTs not used */
  198. unsigned long hint_mask_pdir; /* bits used for DMA hints */
  199. unsigned int hint_shift_pdir;
  200. #endif
  201. #if DELAYED_RESOURCE_CNT > 0
  202. int saved_cnt;
  203. struct sba_dma_pair {
  204. dma_addr_t iova;
  205. size_t size;
  206. } saved[DELAYED_RESOURCE_CNT];
  207. #endif
  208. #ifdef SBA_COLLECT_STATS
  209. #define SBA_SEARCH_SAMPLE 0x100
  210. unsigned long avg_search[SBA_SEARCH_SAMPLE];
  211. unsigned long avg_idx; /* current index into avg_search */
  212. unsigned long used_pages;
  213. unsigned long msingle_calls;
  214. unsigned long msingle_pages;
  215. unsigned long msg_calls;
  216. unsigned long msg_pages;
  217. unsigned long usingle_calls;
  218. unsigned long usingle_pages;
  219. unsigned long usg_calls;
  220. unsigned long usg_pages;
  221. #endif
  222. /* STUFF We don't need in performance path */
  223. unsigned int pdir_size; /* in bytes, determined by IOV Space size */
  224. };
  225. struct sba_device {
  226. struct sba_device *next; /* list of SBA's in system */
  227. struct parisc_device *dev; /* dev found in bus walk */
  228. const char *name;
  229. void __iomem *sba_hpa; /* base address */
  230. spinlock_t sba_lock;
  231. unsigned int flags; /* state/functionality enabled */
  232. unsigned int hw_rev; /* HW revision of chip */
  233. struct resource chip_resv; /* MMIO reserved for chip */
  234. struct resource iommu_resv; /* MMIO reserved for iommu */
  235. unsigned int num_ioc; /* number of on-board IOC's */
  236. struct ioc ioc[MAX_IOC];
  237. };
  238. static struct sba_device *sba_list;
  239. static unsigned long ioc_needs_fdc = 0;
  240. /* global count of IOMMUs in the system */
  241. static unsigned int global_ioc_cnt = 0;
  242. /* PA8700 (Piranha 2.2) bug workaround */
  243. static unsigned long piranha_bad_128k = 0;
  244. /* Looks nice and keeps the compiler happy */
  245. #define SBA_DEV(d) ((struct sba_device *) (d))
  246. #ifdef SBA_AGP_SUPPORT
  247. static int reserve_sba_gart = 1;
  248. #endif
  249. #define ROUNDUP(x,y) ((x + ((y)-1)) & ~((y)-1))
  250. /************************************
  251. ** SBA register read and write support
  252. **
  253. ** BE WARNED: register writes are posted.
  254. ** (ie follow writes which must reach HW with a read)
  255. **
  256. ** Superdome (in particular, REO) allows only 64-bit CSR accesses.
  257. */
  258. #define READ_REG32(addr) readl(addr)
  259. #define READ_REG64(addr) readq(addr)
  260. #define WRITE_REG32(val, addr) writel((val), (addr))
  261. #define WRITE_REG64(val, addr) writeq((val), (addr))
  262. #ifdef CONFIG_64BIT
  263. #define READ_REG(addr) READ_REG64(addr)
  264. #define WRITE_REG(value, addr) WRITE_REG64(value, addr)
  265. #else
  266. #define READ_REG(addr) READ_REG32(addr)
  267. #define WRITE_REG(value, addr) WRITE_REG32(value, addr)
  268. #endif
  269. #ifdef DEBUG_SBA_INIT
  270. /* NOTE: When CONFIG_64BIT isn't defined, READ_REG64() is two 32-bit reads */
  271. /**
  272. * sba_dump_ranges - debugging only - print ranges assigned to this IOA
  273. * @hpa: base address of the sba
  274. *
  275. * Print the MMIO and IO Port address ranges forwarded by an Astro/Ike/RIO
  276. * IO Adapter (aka Bus Converter).
  277. */
  278. static void
  279. sba_dump_ranges(void __iomem *hpa)
  280. {
  281. DBG_INIT("SBA at 0x%p\n", hpa);
  282. DBG_INIT("IOS_DIST_BASE : %Lx\n", READ_REG64(hpa+IOS_DIST_BASE));
  283. DBG_INIT("IOS_DIST_MASK : %Lx\n", READ_REG64(hpa+IOS_DIST_MASK));
  284. DBG_INIT("IOS_DIST_ROUTE : %Lx\n", READ_REG64(hpa+IOS_DIST_ROUTE));
  285. DBG_INIT("\n");
  286. DBG_INIT("IOS_DIRECT_BASE : %Lx\n", READ_REG64(hpa+IOS_DIRECT_BASE));
  287. DBG_INIT("IOS_DIRECT_MASK : %Lx\n", READ_REG64(hpa+IOS_DIRECT_MASK));
  288. DBG_INIT("IOS_DIRECT_ROUTE: %Lx\n", READ_REG64(hpa+IOS_DIRECT_ROUTE));
  289. }
  290. /**
  291. * sba_dump_tlb - debugging only - print IOMMU operating parameters
  292. * @hpa: base address of the IOMMU
  293. *
  294. * Print the size/location of the IO MMU PDIR.
  295. */
  296. static void sba_dump_tlb(void __iomem *hpa)
  297. {
  298. DBG_INIT("IO TLB at 0x%p\n", hpa);
  299. DBG_INIT("IOC_IBASE : 0x%Lx\n", READ_REG64(hpa+IOC_IBASE));
  300. DBG_INIT("IOC_IMASK : 0x%Lx\n", READ_REG64(hpa+IOC_IMASK));
  301. DBG_INIT("IOC_TCNFG : 0x%Lx\n", READ_REG64(hpa+IOC_TCNFG));
  302. DBG_INIT("IOC_PDIR_BASE: 0x%Lx\n", READ_REG64(hpa+IOC_PDIR_BASE));
  303. DBG_INIT("\n");
  304. }
  305. #else
  306. #define sba_dump_ranges(x)
  307. #define sba_dump_tlb(x)
  308. #endif /* DEBUG_SBA_INIT */
  309. #ifdef ASSERT_PDIR_SANITY
  310. /**
  311. * sba_dump_pdir_entry - debugging only - print one IOMMU PDIR entry
  312. * @ioc: IO MMU structure which owns the pdir we are interested in.
  313. * @msg: text to print ont the output line.
  314. * @pide: pdir index.
  315. *
  316. * Print one entry of the IO MMU PDIR in human readable form.
  317. */
  318. static void
  319. sba_dump_pdir_entry(struct ioc *ioc, char *msg, uint pide)
  320. {
  321. /* start printing from lowest pde in rval */
  322. u64 *ptr = &(ioc->pdir_base[pide & (~0U * BITS_PER_LONG)]);
  323. unsigned long *rptr = (unsigned long *) &(ioc->res_map[(pide >>3) & ~(sizeof(unsigned long) - 1)]);
  324. uint rcnt;
  325. printk(KERN_DEBUG "SBA: %s rp %p bit %d rval 0x%lx\n",
  326. msg,
  327. rptr, pide & (BITS_PER_LONG - 1), *rptr);
  328. rcnt = 0;
  329. while (rcnt < BITS_PER_LONG) {
  330. printk(KERN_DEBUG "%s %2d %p %016Lx\n",
  331. (rcnt == (pide & (BITS_PER_LONG - 1)))
  332. ? " -->" : " ",
  333. rcnt, ptr, *ptr );
  334. rcnt++;
  335. ptr++;
  336. }
  337. printk(KERN_DEBUG "%s", msg);
  338. }
  339. /**
  340. * sba_check_pdir - debugging only - consistency checker
  341. * @ioc: IO MMU structure which owns the pdir we are interested in.
  342. * @msg: text to print ont the output line.
  343. *
  344. * Verify the resource map and pdir state is consistent
  345. */
  346. static int
  347. sba_check_pdir(struct ioc *ioc, char *msg)
  348. {
  349. u32 *rptr_end = (u32 *) &(ioc->res_map[ioc->res_size]);
  350. u32 *rptr = (u32 *) ioc->res_map; /* resource map ptr */
  351. u64 *pptr = ioc->pdir_base; /* pdir ptr */
  352. uint pide = 0;
  353. while (rptr < rptr_end) {
  354. u32 rval = *rptr;
  355. int rcnt = 32; /* number of bits we might check */
  356. while (rcnt) {
  357. /* Get last byte and highest bit from that */
  358. u32 pde = ((u32) (((char *)pptr)[7])) << 24;
  359. if ((rval ^ pde) & 0x80000000)
  360. {
  361. /*
  362. ** BUMMER! -- res_map != pdir --
  363. ** Dump rval and matching pdir entries
  364. */
  365. sba_dump_pdir_entry(ioc, msg, pide);
  366. return(1);
  367. }
  368. rcnt--;
  369. rval <<= 1; /* try the next bit */
  370. pptr++;
  371. pide++;
  372. }
  373. rptr++; /* look at next word of res_map */
  374. }
  375. /* It'd be nice if we always got here :^) */
  376. return 0;
  377. }
  378. /**
  379. * sba_dump_sg - debugging only - print Scatter-Gather list
  380. * @ioc: IO MMU structure which owns the pdir we are interested in.
  381. * @startsg: head of the SG list
  382. * @nents: number of entries in SG list
  383. *
  384. * print the SG list so we can verify it's correct by hand.
  385. */
  386. static void
  387. sba_dump_sg( struct ioc *ioc, struct scatterlist *startsg, int nents)
  388. {
  389. while (nents-- > 0) {
  390. printk(KERN_DEBUG " %d : %08lx/%05x %p/%05x\n",
  391. nents,
  392. (unsigned long) sg_dma_address(startsg),
  393. sg_dma_len(startsg),
  394. sg_virt_addr(startsg), startsg->length);
  395. startsg++;
  396. }
  397. }
  398. #endif /* ASSERT_PDIR_SANITY */
  399. /**************************************************************
  400. *
  401. * I/O Pdir Resource Management
  402. *
  403. * Bits set in the resource map are in use.
  404. * Each bit can represent a number of pages.
  405. * LSbs represent lower addresses (IOVA's).
  406. *
  407. ***************************************************************/
  408. #define PAGES_PER_RANGE 1 /* could increase this to 4 or 8 if needed */
  409. /* Convert from IOVP to IOVA and vice versa. */
  410. #ifdef ZX1_SUPPORT
  411. /* Pluto (aka ZX1) boxes need to set or clear the ibase bits appropriately */
  412. #define SBA_IOVA(ioc,iovp,offset,hint_reg) ((ioc->ibase) | (iovp) | (offset))
  413. #define SBA_IOVP(ioc,iova) ((iova) & (ioc)->iovp_mask)
  414. #else
  415. /* only support Astro and ancestors. Saves a few cycles in key places */
  416. #define SBA_IOVA(ioc,iovp,offset,hint_reg) ((iovp) | (offset))
  417. #define SBA_IOVP(ioc,iova) (iova)
  418. #endif
  419. #define PDIR_INDEX(iovp) ((iovp)>>IOVP_SHIFT)
  420. #define RESMAP_MASK(n) (~0UL << (BITS_PER_LONG - (n)))
  421. #define RESMAP_IDX_MASK (sizeof(unsigned long) - 1)
  422. /**
  423. * sba_search_bitmap - find free space in IO PDIR resource bitmap
  424. * @ioc: IO MMU structure which owns the pdir we are interested in.
  425. * @bits_wanted: number of entries we need.
  426. *
  427. * Find consecutive free bits in resource bitmap.
  428. * Each bit represents one entry in the IO Pdir.
  429. * Cool perf optimization: search for log2(size) bits at a time.
  430. */
  431. static SBA_INLINE unsigned long
  432. sba_search_bitmap(struct ioc *ioc, unsigned long bits_wanted)
  433. {
  434. unsigned long *res_ptr = ioc->res_hint;
  435. unsigned long *res_end = (unsigned long *) &(ioc->res_map[ioc->res_size]);
  436. unsigned long pide = ~0UL;
  437. if (bits_wanted > (BITS_PER_LONG/2)) {
  438. /* Search word at a time - no mask needed */
  439. for(; res_ptr < res_end; ++res_ptr) {
  440. if (*res_ptr == 0) {
  441. *res_ptr = RESMAP_MASK(bits_wanted);
  442. pide = ((unsigned long)res_ptr - (unsigned long)ioc->res_map);
  443. pide <<= 3; /* convert to bit address */
  444. break;
  445. }
  446. }
  447. /* point to the next word on next pass */
  448. res_ptr++;
  449. ioc->res_bitshift = 0;
  450. } else {
  451. /*
  452. ** Search the resource bit map on well-aligned values.
  453. ** "o" is the alignment.
  454. ** We need the alignment to invalidate I/O TLB using
  455. ** SBA HW features in the unmap path.
  456. */
  457. unsigned long o = 1 << get_order(bits_wanted << PAGE_SHIFT);
  458. uint bitshiftcnt = ROUNDUP(ioc->res_bitshift, o);
  459. unsigned long mask;
  460. if (bitshiftcnt >= BITS_PER_LONG) {
  461. bitshiftcnt = 0;
  462. res_ptr++;
  463. }
  464. mask = RESMAP_MASK(bits_wanted) >> bitshiftcnt;
  465. DBG_RES("%s() o %ld %p", __FUNCTION__, o, res_ptr);
  466. while(res_ptr < res_end)
  467. {
  468. DBG_RES(" %p %lx %lx\n", res_ptr, mask, *res_ptr);
  469. WARN_ON(mask == 0);
  470. if(((*res_ptr) & mask) == 0) {
  471. *res_ptr |= mask; /* mark resources busy! */
  472. pide = ((unsigned long)res_ptr - (unsigned long)ioc->res_map);
  473. pide <<= 3; /* convert to bit address */
  474. pide += bitshiftcnt;
  475. break;
  476. }
  477. mask >>= o;
  478. bitshiftcnt += o;
  479. if (mask == 0) {
  480. mask = RESMAP_MASK(bits_wanted);
  481. bitshiftcnt=0;
  482. res_ptr++;
  483. }
  484. }
  485. /* look in the same word on the next pass */
  486. ioc->res_bitshift = bitshiftcnt + bits_wanted;
  487. }
  488. /* wrapped ? */
  489. if (res_end <= res_ptr) {
  490. ioc->res_hint = (unsigned long *) ioc->res_map;
  491. ioc->res_bitshift = 0;
  492. } else {
  493. ioc->res_hint = res_ptr;
  494. }
  495. return (pide);
  496. }
  497. /**
  498. * sba_alloc_range - find free bits and mark them in IO PDIR resource bitmap
  499. * @ioc: IO MMU structure which owns the pdir we are interested in.
  500. * @size: number of bytes to create a mapping for
  501. *
  502. * Given a size, find consecutive unmarked and then mark those bits in the
  503. * resource bit map.
  504. */
  505. static int
  506. sba_alloc_range(struct ioc *ioc, size_t size)
  507. {
  508. unsigned int pages_needed = size >> IOVP_SHIFT;
  509. #ifdef SBA_COLLECT_STATS
  510. unsigned long cr_start = mfctl(16);
  511. #endif
  512. unsigned long pide;
  513. pide = sba_search_bitmap(ioc, pages_needed);
  514. if (pide >= (ioc->res_size << 3)) {
  515. pide = sba_search_bitmap(ioc, pages_needed);
  516. if (pide >= (ioc->res_size << 3))
  517. panic("%s: I/O MMU @ %p is out of mapping resources\n",
  518. __FILE__, ioc->ioc_hpa);
  519. }
  520. #ifdef ASSERT_PDIR_SANITY
  521. /* verify the first enable bit is clear */
  522. if(0x00 != ((u8 *) ioc->pdir_base)[pide*sizeof(u64) + 7]) {
  523. sba_dump_pdir_entry(ioc, "sba_search_bitmap() botched it?", pide);
  524. }
  525. #endif
  526. DBG_RES("%s(%x) %d -> %lx hint %x/%x\n",
  527. __FUNCTION__, size, pages_needed, pide,
  528. (uint) ((unsigned long) ioc->res_hint - (unsigned long) ioc->res_map),
  529. ioc->res_bitshift );
  530. #ifdef SBA_COLLECT_STATS
  531. {
  532. unsigned long cr_end = mfctl(16);
  533. unsigned long tmp = cr_end - cr_start;
  534. /* check for roll over */
  535. cr_start = (cr_end < cr_start) ? -(tmp) : (tmp);
  536. }
  537. ioc->avg_search[ioc->avg_idx++] = cr_start;
  538. ioc->avg_idx &= SBA_SEARCH_SAMPLE - 1;
  539. ioc->used_pages += pages_needed;
  540. #endif
  541. return (pide);
  542. }
  543. /**
  544. * sba_free_range - unmark bits in IO PDIR resource bitmap
  545. * @ioc: IO MMU structure which owns the pdir we are interested in.
  546. * @iova: IO virtual address which was previously allocated.
  547. * @size: number of bytes to create a mapping for
  548. *
  549. * clear bits in the ioc's resource map
  550. */
  551. static SBA_INLINE void
  552. sba_free_range(struct ioc *ioc, dma_addr_t iova, size_t size)
  553. {
  554. unsigned long iovp = SBA_IOVP(ioc, iova);
  555. unsigned int pide = PDIR_INDEX(iovp);
  556. unsigned int ridx = pide >> 3; /* convert bit to byte address */
  557. unsigned long *res_ptr = (unsigned long *) &((ioc)->res_map[ridx & ~RESMAP_IDX_MASK]);
  558. int bits_not_wanted = size >> IOVP_SHIFT;
  559. /* 3-bits "bit" address plus 2 (or 3) bits for "byte" == bit in word */
  560. unsigned long m = RESMAP_MASK(bits_not_wanted) >> (pide & (BITS_PER_LONG - 1));
  561. DBG_RES("%s( ,%x,%x) %x/%lx %x %p %lx\n",
  562. __FUNCTION__, (uint) iova, size,
  563. bits_not_wanted, m, pide, res_ptr, *res_ptr);
  564. #ifdef SBA_COLLECT_STATS
  565. ioc->used_pages -= bits_not_wanted;
  566. #endif
  567. *res_ptr &= ~m;
  568. }
  569. /**************************************************************
  570. *
  571. * "Dynamic DMA Mapping" support (aka "Coherent I/O")
  572. *
  573. ***************************************************************/
  574. #ifdef SBA_HINT_SUPPORT
  575. #define SBA_DMA_HINT(ioc, val) ((val) << (ioc)->hint_shift_pdir)
  576. #endif
  577. typedef unsigned long space_t;
  578. #define KERNEL_SPACE 0
  579. /**
  580. * sba_io_pdir_entry - fill in one IO PDIR entry
  581. * @pdir_ptr: pointer to IO PDIR entry
  582. * @sid: process Space ID - currently only support KERNEL_SPACE
  583. * @vba: Virtual CPU address of buffer to map
  584. * @hint: DMA hint set to use for this mapping
  585. *
  586. * SBA Mapping Routine
  587. *
  588. * Given a virtual address (vba, arg2) and space id, (sid, arg1)
  589. * sba_io_pdir_entry() loads the I/O PDIR entry pointed to by
  590. * pdir_ptr (arg0).
  591. * Using the bass-ackwards HP bit numbering, Each IO Pdir entry
  592. * for Astro/Ike looks like:
  593. *
  594. *
  595. * 0 19 51 55 63
  596. * +-+---------------------+----------------------------------+----+--------+
  597. * |V| U | PPN[43:12] | U | VI |
  598. * +-+---------------------+----------------------------------+----+--------+
  599. *
  600. * Pluto is basically identical, supports fewer physical address bits:
  601. *
  602. * 0 23 51 55 63
  603. * +-+------------------------+-------------------------------+----+--------+
  604. * |V| U | PPN[39:12] | U | VI |
  605. * +-+------------------------+-------------------------------+----+--------+
  606. *
  607. * V == Valid Bit (Most Significant Bit is bit 0)
  608. * U == Unused
  609. * PPN == Physical Page Number
  610. * VI == Virtual Index (aka Coherent Index)
  611. *
  612. * LPA instruction output is put into PPN field.
  613. * LCI (Load Coherence Index) instruction provides the "VI" bits.
  614. *
  615. * We pre-swap the bytes since PCX-W is Big Endian and the
  616. * IOMMU uses little endian for the pdir.
  617. */
  618. void SBA_INLINE
  619. sba_io_pdir_entry(u64 *pdir_ptr, space_t sid, unsigned long vba,
  620. unsigned long hint)
  621. {
  622. u64 pa; /* physical address */
  623. register unsigned ci; /* coherent index */
  624. pa = virt_to_phys(vba);
  625. pa &= IOVP_MASK;
  626. mtsp(sid,1);
  627. asm("lci 0(%%sr1, %1), %0" : "=r" (ci) : "r" (vba));
  628. pa |= (ci >> 12) & 0xff; /* move CI (8 bits) into lowest byte */
  629. pa |= 0x8000000000000000ULL; /* set "valid" bit */
  630. *pdir_ptr = cpu_to_le64(pa); /* swap and store into I/O Pdir */
  631. /*
  632. * If the PDC_MODEL capabilities has Non-coherent IO-PDIR bit set
  633. * (bit #61, big endian), we have to flush and sync every time
  634. * IO-PDIR is changed in Ike/Astro.
  635. */
  636. if (ioc_needs_fdc)
  637. asm volatile("fdc %%r0(%0)" : : "r" (pdir_ptr));
  638. }
  639. /**
  640. * sba_mark_invalid - invalidate one or more IO PDIR entries
  641. * @ioc: IO MMU structure which owns the pdir we are interested in.
  642. * @iova: IO Virtual Address mapped earlier
  643. * @byte_cnt: number of bytes this mapping covers.
  644. *
  645. * Marking the IO PDIR entry(ies) as Invalid and invalidate
  646. * corresponding IO TLB entry. The Ike PCOM (Purge Command Register)
  647. * is to purge stale entries in the IO TLB when unmapping entries.
  648. *
  649. * The PCOM register supports purging of multiple pages, with a minium
  650. * of 1 page and a maximum of 2GB. Hardware requires the address be
  651. * aligned to the size of the range being purged. The size of the range
  652. * must be a power of 2. The "Cool perf optimization" in the
  653. * allocation routine helps keep that true.
  654. */
  655. static SBA_INLINE void
  656. sba_mark_invalid(struct ioc *ioc, dma_addr_t iova, size_t byte_cnt)
  657. {
  658. u32 iovp = (u32) SBA_IOVP(ioc,iova);
  659. u64 *pdir_ptr = &ioc->pdir_base[PDIR_INDEX(iovp)];
  660. #ifdef ASSERT_PDIR_SANITY
  661. /* Assert first pdir entry is set.
  662. **
  663. ** Even though this is a big-endian machine, the entries
  664. ** in the iopdir are little endian. That's why we look at
  665. ** the byte at +7 instead of at +0.
  666. */
  667. if (0x80 != (((u8 *) pdir_ptr)[7])) {
  668. sba_dump_pdir_entry(ioc,"sba_mark_invalid()", PDIR_INDEX(iovp));
  669. }
  670. #endif
  671. if (byte_cnt > IOVP_SIZE)
  672. {
  673. #if 0
  674. unsigned long entries_per_cacheline = ioc_needs_fdc ?
  675. L1_CACHE_ALIGN(((unsigned long) pdir_ptr))
  676. - (unsigned long) pdir_ptr;
  677. : 262144;
  678. #endif
  679. /* set "size" field for PCOM */
  680. iovp |= get_order(byte_cnt) + PAGE_SHIFT;
  681. do {
  682. /* clear I/O Pdir entry "valid" bit first */
  683. ((u8 *) pdir_ptr)[7] = 0;
  684. if (ioc_needs_fdc) {
  685. asm volatile("fdc %%r0(%0)" : : "r" (pdir_ptr));
  686. #if 0
  687. entries_per_cacheline = L1_CACHE_SHIFT - 3;
  688. #endif
  689. }
  690. pdir_ptr++;
  691. byte_cnt -= IOVP_SIZE;
  692. } while (byte_cnt > IOVP_SIZE);
  693. } else
  694. iovp |= IOVP_SHIFT; /* set "size" field for PCOM */
  695. /*
  696. ** clear I/O PDIR entry "valid" bit.
  697. ** We have to R/M/W the cacheline regardless how much of the
  698. ** pdir entry that we clobber.
  699. ** The rest of the entry would be useful for debugging if we
  700. ** could dump core on HPMC.
  701. */
  702. ((u8 *) pdir_ptr)[7] = 0;
  703. if (ioc_needs_fdc)
  704. asm volatile("fdc %%r0(%0)" : : "r" (pdir_ptr));
  705. WRITE_REG( SBA_IOVA(ioc, iovp, 0, 0), ioc->ioc_hpa+IOC_PCOM);
  706. }
  707. /**
  708. * sba_dma_supported - PCI driver can query DMA support
  709. * @dev: instance of PCI owned by the driver that's asking
  710. * @mask: number of address bits this PCI device can handle
  711. *
  712. * See Documentation/DMA-mapping.txt
  713. */
  714. static int sba_dma_supported( struct device *dev, u64 mask)
  715. {
  716. struct ioc *ioc;
  717. if (dev == NULL) {
  718. printk(KERN_ERR MODULE_NAME ": EISA/ISA/et al not supported\n");
  719. BUG();
  720. return(0);
  721. }
  722. /* Documentation/DMA-mapping.txt tells drivers to try 64-bit first,
  723. * then fall back to 32-bit if that fails.
  724. * We are just "encouraging" 32-bit DMA masks here since we can
  725. * never allow IOMMU bypass unless we add special support for ZX1.
  726. */
  727. if (mask > ~0U)
  728. return 0;
  729. ioc = GET_IOC(dev);
  730. /*
  731. * check if mask is >= than the current max IO Virt Address
  732. * The max IO Virt address will *always* < 30 bits.
  733. */
  734. return((int)(mask >= (ioc->ibase - 1 +
  735. (ioc->pdir_size / sizeof(u64) * IOVP_SIZE) )));
  736. }
  737. /**
  738. * sba_map_single - map one buffer and return IOVA for DMA
  739. * @dev: instance of PCI owned by the driver that's asking.
  740. * @addr: driver buffer to map.
  741. * @size: number of bytes to map in driver buffer.
  742. * @direction: R/W or both.
  743. *
  744. * See Documentation/DMA-mapping.txt
  745. */
  746. static dma_addr_t
  747. sba_map_single(struct device *dev, void *addr, size_t size,
  748. enum dma_data_direction direction)
  749. {
  750. struct ioc *ioc;
  751. unsigned long flags;
  752. dma_addr_t iovp;
  753. dma_addr_t offset;
  754. u64 *pdir_start;
  755. int pide;
  756. ioc = GET_IOC(dev);
  757. /* save offset bits */
  758. offset = ((dma_addr_t) (long) addr) & ~IOVP_MASK;
  759. /* round up to nearest IOVP_SIZE */
  760. size = (size + offset + ~IOVP_MASK) & IOVP_MASK;
  761. spin_lock_irqsave(&ioc->res_lock, flags);
  762. #ifdef ASSERT_PDIR_SANITY
  763. sba_check_pdir(ioc,"Check before sba_map_single()");
  764. #endif
  765. #ifdef SBA_COLLECT_STATS
  766. ioc->msingle_calls++;
  767. ioc->msingle_pages += size >> IOVP_SHIFT;
  768. #endif
  769. pide = sba_alloc_range(ioc, size);
  770. iovp = (dma_addr_t) pide << IOVP_SHIFT;
  771. DBG_RUN("%s() 0x%p -> 0x%lx\n",
  772. __FUNCTION__, addr, (long) iovp | offset);
  773. pdir_start = &(ioc->pdir_base[pide]);
  774. while (size > 0) {
  775. sba_io_pdir_entry(pdir_start, KERNEL_SPACE, (unsigned long) addr, 0);
  776. DBG_RUN(" pdir 0x%p %02x%02x%02x%02x%02x%02x%02x%02x\n",
  777. pdir_start,
  778. (u8) (((u8 *) pdir_start)[7]),
  779. (u8) (((u8 *) pdir_start)[6]),
  780. (u8) (((u8 *) pdir_start)[5]),
  781. (u8) (((u8 *) pdir_start)[4]),
  782. (u8) (((u8 *) pdir_start)[3]),
  783. (u8) (((u8 *) pdir_start)[2]),
  784. (u8) (((u8 *) pdir_start)[1]),
  785. (u8) (((u8 *) pdir_start)[0])
  786. );
  787. addr += IOVP_SIZE;
  788. size -= IOVP_SIZE;
  789. pdir_start++;
  790. }
  791. /* force FDC ops in io_pdir_entry() to be visible to IOMMU */
  792. if (ioc_needs_fdc)
  793. asm volatile("sync" : : );
  794. #ifdef ASSERT_PDIR_SANITY
  795. sba_check_pdir(ioc,"Check after sba_map_single()");
  796. #endif
  797. spin_unlock_irqrestore(&ioc->res_lock, flags);
  798. /* form complete address */
  799. return SBA_IOVA(ioc, iovp, offset, DEFAULT_DMA_HINT_REG);
  800. }
  801. /**
  802. * sba_unmap_single - unmap one IOVA and free resources
  803. * @dev: instance of PCI owned by the driver that's asking.
  804. * @iova: IOVA of driver buffer previously mapped.
  805. * @size: number of bytes mapped in driver buffer.
  806. * @direction: R/W or both.
  807. *
  808. * See Documentation/DMA-mapping.txt
  809. */
  810. static void
  811. sba_unmap_single(struct device *dev, dma_addr_t iova, size_t size,
  812. enum dma_data_direction direction)
  813. {
  814. struct ioc *ioc;
  815. #if DELAYED_RESOURCE_CNT > 0
  816. struct sba_dma_pair *d;
  817. #endif
  818. unsigned long flags;
  819. dma_addr_t offset;
  820. DBG_RUN("%s() iovp 0x%lx/%x\n", __FUNCTION__, (long) iova, size);
  821. ioc = GET_IOC(dev);
  822. offset = iova & ~IOVP_MASK;
  823. iova ^= offset; /* clear offset bits */
  824. size += offset;
  825. size = ROUNDUP(size, IOVP_SIZE);
  826. spin_lock_irqsave(&ioc->res_lock, flags);
  827. #ifdef SBA_COLLECT_STATS
  828. ioc->usingle_calls++;
  829. ioc->usingle_pages += size >> IOVP_SHIFT;
  830. #endif
  831. sba_mark_invalid(ioc, iova, size);
  832. #if DELAYED_RESOURCE_CNT > 0
  833. /* Delaying when we re-use a IO Pdir entry reduces the number
  834. * of MMIO reads needed to flush writes to the PCOM register.
  835. */
  836. d = &(ioc->saved[ioc->saved_cnt]);
  837. d->iova = iova;
  838. d->size = size;
  839. if (++(ioc->saved_cnt) >= DELAYED_RESOURCE_CNT) {
  840. int cnt = ioc->saved_cnt;
  841. while (cnt--) {
  842. sba_free_range(ioc, d->iova, d->size);
  843. d--;
  844. }
  845. ioc->saved_cnt = 0;
  846. READ_REG(ioc->ioc_hpa+IOC_PCOM); /* flush purges */
  847. }
  848. #else /* DELAYED_RESOURCE_CNT == 0 */
  849. sba_free_range(ioc, iova, size);
  850. /* If fdc's were issued, force fdc's to be visible now */
  851. if (ioc_needs_fdc)
  852. asm volatile("sync" : : );
  853. READ_REG(ioc->ioc_hpa+IOC_PCOM); /* flush purges */
  854. #endif /* DELAYED_RESOURCE_CNT == 0 */
  855. spin_unlock_irqrestore(&ioc->res_lock, flags);
  856. /* XXX REVISIT for 2.5 Linux - need syncdma for zero-copy support.
  857. ** For Astro based systems this isn't a big deal WRT performance.
  858. ** As long as 2.4 kernels copyin/copyout data from/to userspace,
  859. ** we don't need the syncdma. The issue here is I/O MMU cachelines
  860. ** are *not* coherent in all cases. May be hwrev dependent.
  861. ** Need to investigate more.
  862. asm volatile("syncdma");
  863. */
  864. }
  865. /**
  866. * sba_alloc_consistent - allocate/map shared mem for DMA
  867. * @hwdev: instance of PCI owned by the driver that's asking.
  868. * @size: number of bytes mapped in driver buffer.
  869. * @dma_handle: IOVA of new buffer.
  870. *
  871. * See Documentation/DMA-mapping.txt
  872. */
  873. static void *sba_alloc_consistent(struct device *hwdev, size_t size,
  874. dma_addr_t *dma_handle, gfp_t gfp)
  875. {
  876. void *ret;
  877. if (!hwdev) {
  878. /* only support PCI */
  879. *dma_handle = 0;
  880. return 0;
  881. }
  882. ret = (void *) __get_free_pages(gfp, get_order(size));
  883. if (ret) {
  884. memset(ret, 0, size);
  885. *dma_handle = sba_map_single(hwdev, ret, size, 0);
  886. }
  887. return ret;
  888. }
  889. /**
  890. * sba_free_consistent - free/unmap shared mem for DMA
  891. * @hwdev: instance of PCI owned by the driver that's asking.
  892. * @size: number of bytes mapped in driver buffer.
  893. * @vaddr: virtual address IOVA of "consistent" buffer.
  894. * @dma_handler: IO virtual address of "consistent" buffer.
  895. *
  896. * See Documentation/DMA-mapping.txt
  897. */
  898. static void
  899. sba_free_consistent(struct device *hwdev, size_t size, void *vaddr,
  900. dma_addr_t dma_handle)
  901. {
  902. sba_unmap_single(hwdev, dma_handle, size, 0);
  903. free_pages((unsigned long) vaddr, get_order(size));
  904. }
  905. /*
  906. ** Since 0 is a valid pdir_base index value, can't use that
  907. ** to determine if a value is valid or not. Use a flag to indicate
  908. ** the SG list entry contains a valid pdir index.
  909. */
  910. #define PIDE_FLAG 0x80000000UL
  911. #ifdef SBA_COLLECT_STATS
  912. #define IOMMU_MAP_STATS
  913. #endif
  914. #include "iommu-helpers.h"
  915. #ifdef DEBUG_LARGE_SG_ENTRIES
  916. int dump_run_sg = 0;
  917. #endif
  918. /**
  919. * sba_map_sg - map Scatter/Gather list
  920. * @dev: instance of PCI owned by the driver that's asking.
  921. * @sglist: array of buffer/length pairs
  922. * @nents: number of entries in list
  923. * @direction: R/W or both.
  924. *
  925. * See Documentation/DMA-mapping.txt
  926. */
  927. static int
  928. sba_map_sg(struct device *dev, struct scatterlist *sglist, int nents,
  929. enum dma_data_direction direction)
  930. {
  931. struct ioc *ioc;
  932. int coalesced, filled = 0;
  933. unsigned long flags;
  934. DBG_RUN_SG("%s() START %d entries\n", __FUNCTION__, nents);
  935. ioc = GET_IOC(dev);
  936. /* Fast path single entry scatterlists. */
  937. if (nents == 1) {
  938. sg_dma_address(sglist) = sba_map_single(dev,
  939. (void *)sg_virt_addr(sglist),
  940. sglist->length, direction);
  941. sg_dma_len(sglist) = sglist->length;
  942. return 1;
  943. }
  944. spin_lock_irqsave(&ioc->res_lock, flags);
  945. #ifdef ASSERT_PDIR_SANITY
  946. if (sba_check_pdir(ioc,"Check before sba_map_sg()"))
  947. {
  948. sba_dump_sg(ioc, sglist, nents);
  949. panic("Check before sba_map_sg()");
  950. }
  951. #endif
  952. #ifdef SBA_COLLECT_STATS
  953. ioc->msg_calls++;
  954. #endif
  955. /*
  956. ** First coalesce the chunks and allocate I/O pdir space
  957. **
  958. ** If this is one DMA stream, we can properly map using the
  959. ** correct virtual address associated with each DMA page.
  960. ** w/o this association, we wouldn't have coherent DMA!
  961. ** Access to the virtual address is what forces a two pass algorithm.
  962. */
  963. coalesced = iommu_coalesce_chunks(ioc, sglist, nents, sba_alloc_range);
  964. /*
  965. ** Program the I/O Pdir
  966. **
  967. ** map the virtual addresses to the I/O Pdir
  968. ** o dma_address will contain the pdir index
  969. ** o dma_len will contain the number of bytes to map
  970. ** o address contains the virtual address.
  971. */
  972. filled = iommu_fill_pdir(ioc, sglist, nents, 0, sba_io_pdir_entry);
  973. /* force FDC ops in io_pdir_entry() to be visible to IOMMU */
  974. if (ioc_needs_fdc)
  975. asm volatile("sync" : : );
  976. #ifdef ASSERT_PDIR_SANITY
  977. if (sba_check_pdir(ioc,"Check after sba_map_sg()"))
  978. {
  979. sba_dump_sg(ioc, sglist, nents);
  980. panic("Check after sba_map_sg()\n");
  981. }
  982. #endif
  983. spin_unlock_irqrestore(&ioc->res_lock, flags);
  984. DBG_RUN_SG("%s() DONE %d mappings\n", __FUNCTION__, filled);
  985. return filled;
  986. }
  987. /**
  988. * sba_unmap_sg - unmap Scatter/Gather list
  989. * @dev: instance of PCI owned by the driver that's asking.
  990. * @sglist: array of buffer/length pairs
  991. * @nents: number of entries in list
  992. * @direction: R/W or both.
  993. *
  994. * See Documentation/DMA-mapping.txt
  995. */
  996. static void
  997. sba_unmap_sg(struct device *dev, struct scatterlist *sglist, int nents,
  998. enum dma_data_direction direction)
  999. {
  1000. struct ioc *ioc;
  1001. #ifdef ASSERT_PDIR_SANITY
  1002. unsigned long flags;
  1003. #endif
  1004. DBG_RUN_SG("%s() START %d entries, %p,%x\n",
  1005. __FUNCTION__, nents, sg_virt_addr(sglist), sglist->length);
  1006. ioc = GET_IOC(dev);
  1007. #ifdef SBA_COLLECT_STATS
  1008. ioc->usg_calls++;
  1009. #endif
  1010. #ifdef ASSERT_PDIR_SANITY
  1011. spin_lock_irqsave(&ioc->res_lock, flags);
  1012. sba_check_pdir(ioc,"Check before sba_unmap_sg()");
  1013. spin_unlock_irqrestore(&ioc->res_lock, flags);
  1014. #endif
  1015. while (sg_dma_len(sglist) && nents--) {
  1016. sba_unmap_single(dev, sg_dma_address(sglist), sg_dma_len(sglist), direction);
  1017. #ifdef SBA_COLLECT_STATS
  1018. ioc->usg_pages += ((sg_dma_address(sglist) & ~IOVP_MASK) + sg_dma_len(sglist) + IOVP_SIZE - 1) >> PAGE_SHIFT;
  1019. ioc->usingle_calls--; /* kluge since call is unmap_sg() */
  1020. #endif
  1021. ++sglist;
  1022. }
  1023. DBG_RUN_SG("%s() DONE (nents %d)\n", __FUNCTION__, nents);
  1024. #ifdef ASSERT_PDIR_SANITY
  1025. spin_lock_irqsave(&ioc->res_lock, flags);
  1026. sba_check_pdir(ioc,"Check after sba_unmap_sg()");
  1027. spin_unlock_irqrestore(&ioc->res_lock, flags);
  1028. #endif
  1029. }
  1030. static struct hppa_dma_ops sba_ops = {
  1031. .dma_supported = sba_dma_supported,
  1032. .alloc_consistent = sba_alloc_consistent,
  1033. .alloc_noncoherent = sba_alloc_consistent,
  1034. .free_consistent = sba_free_consistent,
  1035. .map_single = sba_map_single,
  1036. .unmap_single = sba_unmap_single,
  1037. .map_sg = sba_map_sg,
  1038. .unmap_sg = sba_unmap_sg,
  1039. .dma_sync_single_for_cpu = NULL,
  1040. .dma_sync_single_for_device = NULL,
  1041. .dma_sync_sg_for_cpu = NULL,
  1042. .dma_sync_sg_for_device = NULL,
  1043. };
  1044. /**************************************************************************
  1045. **
  1046. ** SBA PAT PDC support
  1047. **
  1048. ** o call pdc_pat_cell_module()
  1049. ** o store ranges in PCI "resource" structures
  1050. **
  1051. **************************************************************************/
  1052. static void
  1053. sba_get_pat_resources(struct sba_device *sba_dev)
  1054. {
  1055. #if 0
  1056. /*
  1057. ** TODO/REVISIT/FIXME: support for directed ranges requires calls to
  1058. ** PAT PDC to program the SBA/LBA directed range registers...this
  1059. ** burden may fall on the LBA code since it directly supports the
  1060. ** PCI subsystem. It's not clear yet. - ggg
  1061. */
  1062. PAT_MOD(mod)->mod_info.mod_pages = PAT_GET_MOD_PAGES(temp);
  1063. FIXME : ???
  1064. PAT_MOD(mod)->mod_info.dvi = PAT_GET_DVI(temp);
  1065. Tells where the dvi bits are located in the address.
  1066. PAT_MOD(mod)->mod_info.ioc = PAT_GET_IOC(temp);
  1067. FIXME : ???
  1068. #endif
  1069. }
  1070. /**************************************************************
  1071. *
  1072. * Initialization and claim
  1073. *
  1074. ***************************************************************/
  1075. #define PIRANHA_ADDR_MASK 0x00160000UL /* bit 17,18,20 */
  1076. #define PIRANHA_ADDR_VAL 0x00060000UL /* bit 17,18 on */
  1077. static void *
  1078. sba_alloc_pdir(unsigned int pdir_size)
  1079. {
  1080. unsigned long pdir_base;
  1081. unsigned long pdir_order = get_order(pdir_size);
  1082. pdir_base = __get_free_pages(GFP_KERNEL, pdir_order);
  1083. if (NULL == (void *) pdir_base) {
  1084. panic("%s() could not allocate I/O Page Table\n",
  1085. __FUNCTION__);
  1086. }
  1087. /* If this is not PA8700 (PCX-W2)
  1088. ** OR newer than ver 2.2
  1089. ** OR in a system that doesn't need VINDEX bits from SBA,
  1090. **
  1091. ** then we aren't exposed to the HW bug.
  1092. */
  1093. if ( ((boot_cpu_data.pdc.cpuid >> 5) & 0x7f) != 0x13
  1094. || (boot_cpu_data.pdc.versions > 0x202)
  1095. || (boot_cpu_data.pdc.capabilities & 0x08L) )
  1096. return (void *) pdir_base;
  1097. /*
  1098. * PA8700 (PCX-W2, aka piranha) silent data corruption fix
  1099. *
  1100. * An interaction between PA8700 CPU (Ver 2.2 or older) and
  1101. * Ike/Astro can cause silent data corruption. This is only
  1102. * a problem if the I/O PDIR is located in memory such that
  1103. * (little-endian) bits 17 and 18 are on and bit 20 is off.
  1104. *
  1105. * Since the max IO Pdir size is 2MB, by cleverly allocating the
  1106. * right physical address, we can either avoid (IOPDIR <= 1MB)
  1107. * or minimize (2MB IO Pdir) the problem if we restrict the
  1108. * IO Pdir to a maximum size of 2MB-128K (1902K).
  1109. *
  1110. * Because we always allocate 2^N sized IO pdirs, either of the
  1111. * "bad" regions will be the last 128K if at all. That's easy
  1112. * to test for.
  1113. *
  1114. */
  1115. if (pdir_order <= (19-12)) {
  1116. if (((virt_to_phys(pdir_base)+pdir_size-1) & PIRANHA_ADDR_MASK) == PIRANHA_ADDR_VAL) {
  1117. /* allocate a new one on 512k alignment */
  1118. unsigned long new_pdir = __get_free_pages(GFP_KERNEL, (19-12));
  1119. /* release original */
  1120. free_pages(pdir_base, pdir_order);
  1121. pdir_base = new_pdir;
  1122. /* release excess */
  1123. while (pdir_order < (19-12)) {
  1124. new_pdir += pdir_size;
  1125. free_pages(new_pdir, pdir_order);
  1126. pdir_order +=1;
  1127. pdir_size <<=1;
  1128. }
  1129. }
  1130. } else {
  1131. /*
  1132. ** 1MB or 2MB Pdir
  1133. ** Needs to be aligned on an "odd" 1MB boundary.
  1134. */
  1135. unsigned long new_pdir = __get_free_pages(GFP_KERNEL, pdir_order+1); /* 2 or 4MB */
  1136. /* release original */
  1137. free_pages( pdir_base, pdir_order);
  1138. /* release first 1MB */
  1139. free_pages(new_pdir, 20-12);
  1140. pdir_base = new_pdir + 1024*1024;
  1141. if (pdir_order > (20-12)) {
  1142. /*
  1143. ** 2MB Pdir.
  1144. **
  1145. ** Flag tells init_bitmap() to mark bad 128k as used
  1146. ** and to reduce the size by 128k.
  1147. */
  1148. piranha_bad_128k = 1;
  1149. new_pdir += 3*1024*1024;
  1150. /* release last 1MB */
  1151. free_pages(new_pdir, 20-12);
  1152. /* release unusable 128KB */
  1153. free_pages(new_pdir - 128*1024 , 17-12);
  1154. pdir_size -= 128*1024;
  1155. }
  1156. }
  1157. memset((void *) pdir_base, 0, pdir_size);
  1158. return (void *) pdir_base;
  1159. }
  1160. static struct device *next_device(struct klist_iter *i)
  1161. {
  1162. struct klist_node * n = klist_next(i);
  1163. return n ? container_of(n, struct device, knode_parent) : NULL;
  1164. }
  1165. /* setup Mercury or Elroy IBASE/IMASK registers. */
  1166. static void
  1167. setup_ibase_imask(struct parisc_device *sba, struct ioc *ioc, int ioc_num)
  1168. {
  1169. /* lba_set_iregs() is in drivers/parisc/lba_pci.c */
  1170. extern void lba_set_iregs(struct parisc_device *, u32, u32);
  1171. struct device *dev;
  1172. struct klist_iter i;
  1173. klist_iter_init(&sba->dev.klist_children, &i);
  1174. while ((dev = next_device(&i))) {
  1175. struct parisc_device *lba = to_parisc_device(dev);
  1176. int rope_num = (lba->hpa.start >> 13) & 0xf;
  1177. if (rope_num >> 3 == ioc_num)
  1178. lba_set_iregs(lba, ioc->ibase, ioc->imask);
  1179. }
  1180. klist_iter_exit(&i);
  1181. }
  1182. static void
  1183. sba_ioc_init_pluto(struct parisc_device *sba, struct ioc *ioc, int ioc_num)
  1184. {
  1185. u32 iova_space_mask;
  1186. u32 iova_space_size;
  1187. int iov_order, tcnfg;
  1188. #ifdef SBA_AGP_SUPPORT
  1189. int agp_found = 0;
  1190. #endif
  1191. /*
  1192. ** Firmware programs the base and size of a "safe IOVA space"
  1193. ** (one that doesn't overlap memory or LMMIO space) in the
  1194. ** IBASE and IMASK registers.
  1195. */
  1196. ioc->ibase = READ_REG(ioc->ioc_hpa + IOC_IBASE);
  1197. iova_space_size = ~(READ_REG(ioc->ioc_hpa + IOC_IMASK) & 0xFFFFFFFFUL) + 1;
  1198. if ((ioc->ibase < 0xfed00000UL) && ((ioc->ibase + iova_space_size) > 0xfee00000UL)) {
  1199. printk("WARNING: IOV space overlaps local config and interrupt message, truncating\n");
  1200. iova_space_size /= 2;
  1201. }
  1202. /*
  1203. ** iov_order is always based on a 1GB IOVA space since we want to
  1204. ** turn on the other half for AGP GART.
  1205. */
  1206. iov_order = get_order(iova_space_size >> (IOVP_SHIFT - PAGE_SHIFT));
  1207. ioc->pdir_size = (iova_space_size / IOVP_SIZE) * sizeof(u64);
  1208. DBG_INIT("%s() hpa 0x%p IOV %dMB (%d bits)\n",
  1209. __FUNCTION__, ioc->ioc_hpa, iova_space_size >> 20,
  1210. iov_order + PAGE_SHIFT);
  1211. ioc->pdir_base = (void *) __get_free_pages(GFP_KERNEL,
  1212. get_order(ioc->pdir_size));
  1213. if (!ioc->pdir_base)
  1214. panic("Couldn't allocate I/O Page Table\n");
  1215. memset(ioc->pdir_base, 0, ioc->pdir_size);
  1216. DBG_INIT("%s() pdir %p size %x\n",
  1217. __FUNCTION__, ioc->pdir_base, ioc->pdir_size);
  1218. #ifdef SBA_HINT_SUPPORT
  1219. ioc->hint_shift_pdir = iov_order + PAGE_SHIFT;
  1220. ioc->hint_mask_pdir = ~(0x3 << (iov_order + PAGE_SHIFT));
  1221. DBG_INIT(" hint_shift_pdir %x hint_mask_pdir %lx\n",
  1222. ioc->hint_shift_pdir, ioc->hint_mask_pdir);
  1223. #endif
  1224. WARN_ON((((unsigned long) ioc->pdir_base) & PAGE_MASK) != (unsigned long) ioc->pdir_base);
  1225. WRITE_REG(virt_to_phys(ioc->pdir_base), ioc->ioc_hpa + IOC_PDIR_BASE);
  1226. /* build IMASK for IOC and Elroy */
  1227. iova_space_mask = 0xffffffff;
  1228. iova_space_mask <<= (iov_order + PAGE_SHIFT);
  1229. ioc->imask = iova_space_mask;
  1230. #ifdef ZX1_SUPPORT
  1231. ioc->iovp_mask = ~(iova_space_mask + PAGE_SIZE - 1);
  1232. #endif
  1233. sba_dump_tlb(ioc->ioc_hpa);
  1234. setup_ibase_imask(sba, ioc, ioc_num);
  1235. WRITE_REG(ioc->imask, ioc->ioc_hpa + IOC_IMASK);
  1236. #ifdef CONFIG_64BIT
  1237. /*
  1238. ** Setting the upper bits makes checking for bypass addresses
  1239. ** a little faster later on.
  1240. */
  1241. ioc->imask |= 0xFFFFFFFF00000000UL;
  1242. #endif
  1243. /* Set I/O PDIR Page size to system page size */
  1244. switch (PAGE_SHIFT) {
  1245. case 12: tcnfg = 0; break; /* 4K */
  1246. case 13: tcnfg = 1; break; /* 8K */
  1247. case 14: tcnfg = 2; break; /* 16K */
  1248. case 16: tcnfg = 3; break; /* 64K */
  1249. default:
  1250. panic(__FILE__ "Unsupported system page size %d",
  1251. 1 << PAGE_SHIFT);
  1252. break;
  1253. }
  1254. WRITE_REG(tcnfg, ioc->ioc_hpa + IOC_TCNFG);
  1255. /*
  1256. ** Program the IOC's ibase and enable IOVA translation
  1257. ** Bit zero == enable bit.
  1258. */
  1259. WRITE_REG(ioc->ibase | 1, ioc->ioc_hpa + IOC_IBASE);
  1260. /*
  1261. ** Clear I/O TLB of any possible entries.
  1262. ** (Yes. This is a bit paranoid...but so what)
  1263. */
  1264. WRITE_REG(ioc->ibase | 31, ioc->ioc_hpa + IOC_PCOM);
  1265. #ifdef SBA_AGP_SUPPORT
  1266. /*
  1267. ** If an AGP device is present, only use half of the IOV space
  1268. ** for PCI DMA. Unfortunately we can't know ahead of time
  1269. ** whether GART support will actually be used, for now we
  1270. ** can just key on any AGP device found in the system.
  1271. ** We program the next pdir index after we stop w/ a key for
  1272. ** the GART code to handshake on.
  1273. */
  1274. device=NULL;
  1275. for (lba = sba->child; lba; lba = lba->sibling) {
  1276. if (IS_QUICKSILVER(lba))
  1277. break;
  1278. }
  1279. if (lba) {
  1280. DBG_INIT("%s: Reserving half of IOVA space for AGP GART support\n", __FUNCTION__);
  1281. ioc->pdir_size /= 2;
  1282. ((u64 *)ioc->pdir_base)[PDIR_INDEX(iova_space_size/2)] = SBA_IOMMU_COOKIE;
  1283. } else {
  1284. DBG_INIT("%s: No GART needed - no AGP controller found\n", __FUNCTION__);
  1285. }
  1286. #endif /* 0 */
  1287. }
  1288. static void
  1289. sba_ioc_init(struct parisc_device *sba, struct ioc *ioc, int ioc_num)
  1290. {
  1291. u32 iova_space_size, iova_space_mask;
  1292. unsigned int pdir_size, iov_order;
  1293. /*
  1294. ** Determine IOVA Space size from memory size.
  1295. **
  1296. ** Ideally, PCI drivers would register the maximum number
  1297. ** of DMA they can have outstanding for each device they
  1298. ** own. Next best thing would be to guess how much DMA
  1299. ** can be outstanding based on PCI Class/sub-class. Both
  1300. ** methods still require some "extra" to support PCI
  1301. ** Hot-Plug/Removal of PCI cards. (aka PCI OLARD).
  1302. **
  1303. ** While we have 32-bits "IOVA" space, top two 2 bits are used
  1304. ** for DMA hints - ergo only 30 bits max.
  1305. */
  1306. iova_space_size = (u32) (num_physpages/global_ioc_cnt);
  1307. /* limit IOVA space size to 1MB-1GB */
  1308. if (iova_space_size < (1 << (20 - PAGE_SHIFT))) {
  1309. iova_space_size = 1 << (20 - PAGE_SHIFT);
  1310. }
  1311. else if (iova_space_size > (1 << (30 - PAGE_SHIFT))) {
  1312. iova_space_size = 1 << (30 - PAGE_SHIFT);
  1313. }
  1314. /*
  1315. ** iova space must be log2() in size.
  1316. ** thus, pdir/res_map will also be log2().
  1317. ** PIRANHA BUG: Exception is when IO Pdir is 2MB (gets reduced)
  1318. */
  1319. iov_order = get_order(iova_space_size << PAGE_SHIFT);
  1320. /* iova_space_size is now bytes, not pages */
  1321. iova_space_size = 1 << (iov_order + PAGE_SHIFT);
  1322. ioc->pdir_size = pdir_size = (iova_space_size/IOVP_SIZE) * sizeof(u64);
  1323. DBG_INIT("%s() hpa 0x%lx mem %ldMB IOV %dMB (%d bits)\n",
  1324. __FUNCTION__,
  1325. ioc->ioc_hpa,
  1326. (unsigned long) num_physpages >> (20 - PAGE_SHIFT),
  1327. iova_space_size>>20,
  1328. iov_order + PAGE_SHIFT);
  1329. ioc->pdir_base = sba_alloc_pdir(pdir_size);
  1330. DBG_INIT("%s() pdir %p size %x\n",
  1331. __FUNCTION__, ioc->pdir_base, pdir_size);
  1332. #ifdef SBA_HINT_SUPPORT
  1333. /* FIXME : DMA HINTs not used */
  1334. ioc->hint_shift_pdir = iov_order + PAGE_SHIFT;
  1335. ioc->hint_mask_pdir = ~(0x3 << (iov_order + PAGE_SHIFT));
  1336. DBG_INIT(" hint_shift_pdir %x hint_mask_pdir %lx\n",
  1337. ioc->hint_shift_pdir, ioc->hint_mask_pdir);
  1338. #endif
  1339. WRITE_REG64(virt_to_phys(ioc->pdir_base), ioc->ioc_hpa + IOC_PDIR_BASE);
  1340. /* build IMASK for IOC and Elroy */
  1341. iova_space_mask = 0xffffffff;
  1342. iova_space_mask <<= (iov_order + PAGE_SHIFT);
  1343. /*
  1344. ** On C3000 w/512MB mem, HP-UX 10.20 reports:
  1345. ** ibase=0, imask=0xFE000000, size=0x2000000.
  1346. */
  1347. ioc->ibase = 0;
  1348. ioc->imask = iova_space_mask; /* save it */
  1349. #ifdef ZX1_SUPPORT
  1350. ioc->iovp_mask = ~(iova_space_mask + PAGE_SIZE - 1);
  1351. #endif
  1352. DBG_INIT("%s() IOV base 0x%lx mask 0x%0lx\n",
  1353. __FUNCTION__, ioc->ibase, ioc->imask);
  1354. /*
  1355. ** FIXME: Hint registers are programmed with default hint
  1356. ** values during boot, so hints should be sane even if we
  1357. ** can't reprogram them the way drivers want.
  1358. */
  1359. setup_ibase_imask(sba, ioc, ioc_num);
  1360. /*
  1361. ** Program the IOC's ibase and enable IOVA translation
  1362. */
  1363. WRITE_REG(ioc->ibase | 1, ioc->ioc_hpa+IOC_IBASE);
  1364. WRITE_REG(ioc->imask, ioc->ioc_hpa+IOC_IMASK);
  1365. /* Set I/O PDIR Page size to 4K */
  1366. WRITE_REG(0, ioc->ioc_hpa+IOC_TCNFG);
  1367. /*
  1368. ** Clear I/O TLB of any possible entries.
  1369. ** (Yes. This is a bit paranoid...but so what)
  1370. */
  1371. WRITE_REG(0 | 31, ioc->ioc_hpa+IOC_PCOM);
  1372. ioc->ibase = 0; /* used by SBA_IOVA and related macros */
  1373. DBG_INIT("%s() DONE\n", __FUNCTION__);
  1374. }
  1375. /**************************************************************************
  1376. **
  1377. ** SBA initialization code (HW and SW)
  1378. **
  1379. ** o identify SBA chip itself
  1380. ** o initialize SBA chip modes (HardFail)
  1381. ** o initialize SBA chip modes (HardFail)
  1382. ** o FIXME: initialize DMA hints for reasonable defaults
  1383. **
  1384. **************************************************************************/
  1385. static void __iomem *ioc_remap(struct sba_device *sba_dev, unsigned int offset)
  1386. {
  1387. return ioremap_nocache(sba_dev->dev->hpa.start + offset, SBA_FUNC_SIZE);
  1388. }
  1389. static void sba_hw_init(struct sba_device *sba_dev)
  1390. {
  1391. int i;
  1392. int num_ioc;
  1393. u64 ioc_ctl;
  1394. if (!is_pdc_pat()) {
  1395. /* Shutdown the USB controller on Astro-based workstations.
  1396. ** Once we reprogram the IOMMU, the next DMA performed by
  1397. ** USB will HPMC the box. USB is only enabled if a
  1398. ** keyboard is present and found.
  1399. **
  1400. ** With serial console, j6k v5.0 firmware says:
  1401. ** mem_kbd hpa 0xfee003f8 sba 0x0 pad 0x0 cl_class 0x7
  1402. **
  1403. ** FIXME: Using GFX+USB console at power up but direct
  1404. ** linux to serial console is still broken.
  1405. ** USB could generate DMA so we must reset USB.
  1406. ** The proper sequence would be:
  1407. ** o block console output
  1408. ** o reset USB device
  1409. ** o reprogram serial port
  1410. ** o unblock console output
  1411. */
  1412. if (PAGE0->mem_kbd.cl_class == CL_KEYBD) {
  1413. pdc_io_reset_devices();
  1414. }
  1415. }
  1416. #if 0
  1417. printk("sba_hw_init(): mem_boot 0x%x 0x%x 0x%x 0x%x\n", PAGE0->mem_boot.hpa,
  1418. PAGE0->mem_boot.spa, PAGE0->mem_boot.pad, PAGE0->mem_boot.cl_class);
  1419. /*
  1420. ** Need to deal with DMA from LAN.
  1421. ** Maybe use page zero boot device as a handle to talk
  1422. ** to PDC about which device to shutdown.
  1423. **
  1424. ** Netbooting, j6k v5.0 firmware says:
  1425. ** mem_boot hpa 0xf4008000 sba 0x0 pad 0x0 cl_class 0x1002
  1426. ** ARGH! invalid class.
  1427. */
  1428. if ((PAGE0->mem_boot.cl_class != CL_RANDOM)
  1429. && (PAGE0->mem_boot.cl_class != CL_SEQU)) {
  1430. pdc_io_reset();
  1431. }
  1432. #endif
  1433. if (!IS_PLUTO(sba_dev->dev)) {
  1434. ioc_ctl = READ_REG(sba_dev->sba_hpa+IOC_CTRL);
  1435. DBG_INIT("%s() hpa 0x%lx ioc_ctl 0x%Lx ->",
  1436. __FUNCTION__, sba_dev->sba_hpa, ioc_ctl);
  1437. ioc_ctl &= ~(IOC_CTRL_RM | IOC_CTRL_NC | IOC_CTRL_CE);
  1438. ioc_ctl |= IOC_CTRL_DD | IOC_CTRL_D4 | IOC_CTRL_TC;
  1439. /* j6700 v1.6 firmware sets 0x294f */
  1440. /* A500 firmware sets 0x4d */
  1441. WRITE_REG(ioc_ctl, sba_dev->sba_hpa+IOC_CTRL);
  1442. #ifdef DEBUG_SBA_INIT
  1443. ioc_ctl = READ_REG64(sba_dev->sba_hpa+IOC_CTRL);
  1444. DBG_INIT(" 0x%Lx\n", ioc_ctl);
  1445. #endif
  1446. } /* if !PLUTO */
  1447. if (IS_ASTRO(sba_dev->dev)) {
  1448. int err;
  1449. sba_dev->ioc[0].ioc_hpa = ioc_remap(sba_dev, ASTRO_IOC_OFFSET);
  1450. num_ioc = 1;
  1451. sba_dev->chip_resv.name = "Astro Intr Ack";
  1452. sba_dev->chip_resv.start = PCI_F_EXTEND | 0xfef00000UL;
  1453. sba_dev->chip_resv.end = PCI_F_EXTEND | (0xff000000UL - 1) ;
  1454. err = request_resource(&iomem_resource, &(sba_dev->chip_resv));
  1455. BUG_ON(err < 0);
  1456. } else if (IS_PLUTO(sba_dev->dev)) {
  1457. int err;
  1458. sba_dev->ioc[0].ioc_hpa = ioc_remap(sba_dev, PLUTO_IOC_OFFSET);
  1459. num_ioc = 1;
  1460. sba_dev->chip_resv.name = "Pluto Intr/PIOP/VGA";
  1461. sba_dev->chip_resv.start = PCI_F_EXTEND | 0xfee00000UL;
  1462. sba_dev->chip_resv.end = PCI_F_EXTEND | (0xff200000UL - 1);
  1463. err = request_resource(&iomem_resource, &(sba_dev->chip_resv));
  1464. WARN_ON(err < 0);
  1465. sba_dev->iommu_resv.name = "IOVA Space";
  1466. sba_dev->iommu_resv.start = 0x40000000UL;
  1467. sba_dev->iommu_resv.end = 0x50000000UL - 1;
  1468. err = request_resource(&iomem_resource, &(sba_dev->iommu_resv));
  1469. WARN_ON(err < 0);
  1470. } else {
  1471. /* IKE, REO */
  1472. sba_dev->ioc[0].ioc_hpa = ioc_remap(sba_dev, IKE_IOC_OFFSET(0));
  1473. sba_dev->ioc[1].ioc_hpa = ioc_remap(sba_dev, IKE_IOC_OFFSET(1));
  1474. num_ioc = 2;
  1475. /* TODO - LOOKUP Ike/Stretch chipset mem map */
  1476. }
  1477. /* XXX: What about Reo Grande? */
  1478. sba_dev->num_ioc = num_ioc;
  1479. for (i = 0; i < num_ioc; i++) {
  1480. void __iomem *ioc_hpa = sba_dev->ioc[i].ioc_hpa;
  1481. unsigned int j;
  1482. for (j=0; j < sizeof(u64) * ROPES_PER_IOC; j+=sizeof(u64)) {
  1483. /*
  1484. * Clear ROPE(N)_CONFIG AO bit.
  1485. * Disables "NT Ordering" (~= !"Relaxed Ordering")
  1486. * Overrides bit 1 in DMA Hint Sets.
  1487. * Improves netperf UDP_STREAM by ~10% for bcm5701.
  1488. */
  1489. if (IS_PLUTO(sba_dev->dev)) {
  1490. void __iomem *rope_cfg;
  1491. unsigned long cfg_val;
  1492. rope_cfg = ioc_hpa + IOC_ROPE0_CFG + j;
  1493. cfg_val = READ_REG(rope_cfg);
  1494. cfg_val &= ~IOC_ROPE_AO;
  1495. WRITE_REG(cfg_val, rope_cfg);
  1496. }
  1497. /*
  1498. ** Make sure the box crashes on rope errors.
  1499. */
  1500. WRITE_REG(HF_ENABLE, ioc_hpa + ROPE0_CTL + j);
  1501. }
  1502. /* flush out the last writes */
  1503. READ_REG(sba_dev->ioc[i].ioc_hpa + ROPE7_CTL);
  1504. DBG_INIT(" ioc[%d] ROPE_CFG 0x%Lx ROPE_DBG 0x%Lx\n",
  1505. i,
  1506. READ_REG(sba_dev->ioc[i].ioc_hpa + 0x40),
  1507. READ_REG(sba_dev->ioc[i].ioc_hpa + 0x50)
  1508. );
  1509. DBG_INIT(" STATUS_CONTROL 0x%Lx FLUSH_CTRL 0x%Lx\n",
  1510. READ_REG(sba_dev->ioc[i].ioc_hpa + 0x108),
  1511. READ_REG(sba_dev->ioc[i].ioc_hpa + 0x400)
  1512. );
  1513. if (IS_PLUTO(sba_dev->dev)) {
  1514. sba_ioc_init_pluto(sba_dev->dev, &(sba_dev->ioc[i]), i);
  1515. } else {
  1516. sba_ioc_init(sba_dev->dev, &(sba_dev->ioc[i]), i);
  1517. }
  1518. }
  1519. }
  1520. static void
  1521. sba_common_init(struct sba_device *sba_dev)
  1522. {
  1523. int i;
  1524. /* add this one to the head of the list (order doesn't matter)
  1525. ** This will be useful for debugging - especially if we get coredumps
  1526. */
  1527. sba_dev->next = sba_list;
  1528. sba_list = sba_dev;
  1529. for(i=0; i< sba_dev->num_ioc; i++) {
  1530. int res_size;
  1531. #ifdef DEBUG_DMB_TRAP
  1532. extern void iterate_pages(unsigned long , unsigned long ,
  1533. void (*)(pte_t * , unsigned long),
  1534. unsigned long );
  1535. void set_data_memory_break(pte_t * , unsigned long);
  1536. #endif
  1537. /* resource map size dictated by pdir_size */
  1538. res_size = sba_dev->ioc[i].pdir_size/sizeof(u64); /* entries */
  1539. /* Second part of PIRANHA BUG */
  1540. if (piranha_bad_128k) {
  1541. res_size -= (128*1024)/sizeof(u64);
  1542. }
  1543. res_size >>= 3; /* convert bit count to byte count */
  1544. DBG_INIT("%s() res_size 0x%x\n",
  1545. __FUNCTION__, res_size);
  1546. sba_dev->ioc[i].res_size = res_size;
  1547. sba_dev->ioc[i].res_map = (char *) __get_free_pages(GFP_KERNEL, get_order(res_size));
  1548. #ifdef DEBUG_DMB_TRAP
  1549. iterate_pages( sba_dev->ioc[i].res_map, res_size,
  1550. set_data_memory_break, 0);
  1551. #endif
  1552. if (NULL == sba_dev->ioc[i].res_map)
  1553. {
  1554. panic("%s:%s() could not allocate resource map\n",
  1555. __FILE__, __FUNCTION__ );
  1556. }
  1557. memset(sba_dev->ioc[i].res_map, 0, res_size);
  1558. /* next available IOVP - circular search */
  1559. sba_dev->ioc[i].res_hint = (unsigned long *)
  1560. &(sba_dev->ioc[i].res_map[L1_CACHE_BYTES]);
  1561. #ifdef ASSERT_PDIR_SANITY
  1562. /* Mark first bit busy - ie no IOVA 0 */
  1563. sba_dev->ioc[i].res_map[0] = 0x80;
  1564. sba_dev->ioc[i].pdir_base[0] = 0xeeffc0addbba0080ULL;
  1565. #endif
  1566. /* Third (and last) part of PIRANHA BUG */
  1567. if (piranha_bad_128k) {
  1568. /* region from +1408K to +1536 is un-usable. */
  1569. int idx_start = (1408*1024/sizeof(u64)) >> 3;
  1570. int idx_end = (1536*1024/sizeof(u64)) >> 3;
  1571. long *p_start = (long *) &(sba_dev->ioc[i].res_map[idx_start]);
  1572. long *p_end = (long *) &(sba_dev->ioc[i].res_map[idx_end]);
  1573. /* mark that part of the io pdir busy */
  1574. while (p_start < p_end)
  1575. *p_start++ = -1;
  1576. }
  1577. #ifdef DEBUG_DMB_TRAP
  1578. iterate_pages( sba_dev->ioc[i].res_map, res_size,
  1579. set_data_memory_break, 0);
  1580. iterate_pages( sba_dev->ioc[i].pdir_base, sba_dev->ioc[i].pdir_size,
  1581. set_data_memory_break, 0);
  1582. #endif
  1583. DBG_INIT("%s() %d res_map %x %p\n",
  1584. __FUNCTION__, i, res_size, sba_dev->ioc[i].res_map);
  1585. }
  1586. spin_lock_init(&sba_dev->sba_lock);
  1587. ioc_needs_fdc = boot_cpu_data.pdc.capabilities & PDC_MODEL_IOPDIR_FDC;
  1588. #ifdef DEBUG_SBA_INIT
  1589. /*
  1590. * If the PDC_MODEL capabilities has Non-coherent IO-PDIR bit set
  1591. * (bit #61, big endian), we have to flush and sync every time
  1592. * IO-PDIR is changed in Ike/Astro.
  1593. */
  1594. if (ioc_needs_fdc) {
  1595. printk(KERN_INFO MODULE_NAME " FDC/SYNC required.\n");
  1596. } else {
  1597. printk(KERN_INFO MODULE_NAME " IOC has cache coherent PDIR.\n");
  1598. }
  1599. #endif
  1600. }
  1601. #ifdef CONFIG_PROC_FS
  1602. static int sba_proc_info(struct seq_file *m, void *p)
  1603. {
  1604. struct sba_device *sba_dev = sba_list;
  1605. struct ioc *ioc = &sba_dev->ioc[0]; /* FIXME: Multi-IOC support! */
  1606. int total_pages = (int) (ioc->res_size << 3); /* 8 bits per byte */
  1607. #ifdef SBA_COLLECT_STATS
  1608. unsigned long avg = 0, min, max;
  1609. #endif
  1610. int i, len = 0;
  1611. len += seq_printf(m, "%s rev %d.%d\n",
  1612. sba_dev->name,
  1613. (sba_dev->hw_rev & 0x7) + 1,
  1614. (sba_dev->hw_rev & 0x18) >> 3
  1615. );
  1616. len += seq_printf(m, "IO PDIR size : %d bytes (%d entries)\n",
  1617. (int) ((ioc->res_size << 3) * sizeof(u64)), /* 8 bits/byte */
  1618. total_pages);
  1619. len += seq_printf(m, "Resource bitmap : %d bytes (%d pages)\n",
  1620. ioc->res_size, ioc->res_size << 3); /* 8 bits per byte */
  1621. len += seq_printf(m, "LMMIO_BASE/MASK/ROUTE %08x %08x %08x\n",
  1622. READ_REG32(sba_dev->sba_hpa + LMMIO_DIST_BASE),
  1623. READ_REG32(sba_dev->sba_hpa + LMMIO_DIST_MASK),
  1624. READ_REG32(sba_dev->sba_hpa + LMMIO_DIST_ROUTE)
  1625. );
  1626. for (i=0; i<4; i++)
  1627. len += seq_printf(m, "DIR%d_BASE/MASK/ROUTE %08x %08x %08x\n", i,
  1628. READ_REG32(sba_dev->sba_hpa + LMMIO_DIRECT0_BASE + i*0x18),
  1629. READ_REG32(sba_dev->sba_hpa + LMMIO_DIRECT0_MASK + i*0x18),
  1630. READ_REG32(sba_dev->sba_hpa + LMMIO_DIRECT0_ROUTE + i*0x18)
  1631. );
  1632. #ifdef SBA_COLLECT_STATS
  1633. len += seq_printf(m, "IO PDIR entries : %ld free %ld used (%d%%)\n",
  1634. total_pages - ioc->used_pages, ioc->used_pages,
  1635. (int) (ioc->used_pages * 100 / total_pages));
  1636. min = max = ioc->avg_search[0];
  1637. for (i = 0; i < SBA_SEARCH_SAMPLE; i++) {
  1638. avg += ioc->avg_search[i];
  1639. if (ioc->avg_search[i] > max) max = ioc->avg_search[i];
  1640. if (ioc->avg_search[i] < min) min = ioc->avg_search[i];
  1641. }
  1642. avg /= SBA_SEARCH_SAMPLE;
  1643. len += seq_printf(m, " Bitmap search : %ld/%ld/%ld (min/avg/max CPU Cycles)\n",
  1644. min, avg, max);
  1645. len += seq_printf(m, "pci_map_single(): %12ld calls %12ld pages (avg %d/1000)\n",
  1646. ioc->msingle_calls, ioc->msingle_pages,
  1647. (int) ((ioc->msingle_pages * 1000)/ioc->msingle_calls));
  1648. /* KLUGE - unmap_sg calls unmap_single for each mapped page */
  1649. min = ioc->usingle_calls;
  1650. max = ioc->usingle_pages - ioc->usg_pages;
  1651. len += seq_printf(m, "pci_unmap_single: %12ld calls %12ld pages (avg %d/1000)\n",
  1652. min, max, (int) ((max * 1000)/min));
  1653. len += seq_printf(m, "pci_map_sg() : %12ld calls %12ld pages (avg %d/1000)\n",
  1654. ioc->msg_calls, ioc->msg_pages,
  1655. (int) ((ioc->msg_pages * 1000)/ioc->msg_calls));
  1656. len += seq_printf(m, "pci_unmap_sg() : %12ld calls %12ld pages (avg %d/1000)\n",
  1657. ioc->usg_calls, ioc->usg_pages,
  1658. (int) ((ioc->usg_pages * 1000)/ioc->usg_calls));
  1659. #endif
  1660. return 0;
  1661. }
  1662. static int
  1663. sba_proc_open(struct inode *i, struct file *f)
  1664. {
  1665. return single_open(f, &sba_proc_info, NULL);
  1666. }
  1667. static struct file_operations sba_proc_fops = {
  1668. .owner = THIS_MODULE,
  1669. .open = sba_proc_open,
  1670. .read = seq_read,
  1671. .llseek = seq_lseek,
  1672. .release = single_release,
  1673. };
  1674. static int
  1675. sba_proc_bitmap_info(struct seq_file *m, void *p)
  1676. {
  1677. struct sba_device *sba_dev = sba_list;
  1678. struct ioc *ioc = &sba_dev->ioc[0]; /* FIXME: Multi-IOC support! */
  1679. unsigned int *res_ptr = (unsigned int *)ioc->res_map;
  1680. int i, len = 0;
  1681. for (i = 0; i < (ioc->res_size/sizeof(unsigned int)); ++i, ++res_ptr) {
  1682. if ((i & 7) == 0)
  1683. len += seq_printf(m, "\n ");
  1684. len += seq_printf(m, " %08x", *res_ptr);
  1685. }
  1686. len += seq_printf(m, "\n");
  1687. return 0;
  1688. }
  1689. static int
  1690. sba_proc_bitmap_open(struct inode *i, struct file *f)
  1691. {
  1692. return single_open(f, &sba_proc_bitmap_info, NULL);
  1693. }
  1694. static struct file_operations sba_proc_bitmap_fops = {
  1695. .owner = THIS_MODULE,
  1696. .open = sba_proc_bitmap_open,
  1697. .read = seq_read,
  1698. .llseek = seq_lseek,
  1699. .release = single_release,
  1700. };
  1701. #endif /* CONFIG_PROC_FS */
  1702. static struct parisc_device_id sba_tbl[] = {
  1703. { HPHW_IOA, HVERSION_REV_ANY_ID, ASTRO_RUNWAY_PORT, 0xb },
  1704. { HPHW_BCPORT, HVERSION_REV_ANY_ID, IKE_MERCED_PORT, 0xc },
  1705. { HPHW_BCPORT, HVERSION_REV_ANY_ID, REO_MERCED_PORT, 0xc },
  1706. { HPHW_BCPORT, HVERSION_REV_ANY_ID, REOG_MERCED_PORT, 0xc },
  1707. { HPHW_IOA, HVERSION_REV_ANY_ID, PLUTO_MCKINLEY_PORT, 0xc },
  1708. { 0, }
  1709. };
  1710. int sba_driver_callback(struct parisc_device *);
  1711. static struct parisc_driver sba_driver = {
  1712. .name = MODULE_NAME,
  1713. .id_table = sba_tbl,
  1714. .probe = sba_driver_callback,
  1715. };
  1716. /*
  1717. ** Determine if sba should claim this chip (return 0) or not (return 1).
  1718. ** If so, initialize the chip and tell other partners in crime they
  1719. ** have work to do.
  1720. */
  1721. int
  1722. sba_driver_callback(struct parisc_device *dev)
  1723. {
  1724. struct sba_device *sba_dev;
  1725. u32 func_class;
  1726. int i;
  1727. char *version;
  1728. void __iomem *sba_addr = ioremap_nocache(dev->hpa.start, SBA_FUNC_SIZE);
  1729. struct proc_dir_entry *info_entry, *bitmap_entry, *root;
  1730. sba_dump_ranges(sba_addr);
  1731. /* Read HW Rev First */
  1732. func_class = READ_REG(sba_addr + SBA_FCLASS);
  1733. if (IS_ASTRO(dev)) {
  1734. unsigned long fclass;
  1735. static char astro_rev[]="Astro ?.?";
  1736. /* Astro is broken...Read HW Rev First */
  1737. fclass = READ_REG(sba_addr);
  1738. astro_rev[6] = '1' + (char) (fclass & 0x7);
  1739. astro_rev[8] = '0' + (char) ((fclass & 0x18) >> 3);
  1740. version = astro_rev;
  1741. } else if (IS_IKE(dev)) {
  1742. static char ike_rev[] = "Ike rev ?";
  1743. ike_rev[8] = '0' + (char) (func_class & 0xff);
  1744. version = ike_rev;
  1745. } else if (IS_PLUTO(dev)) {
  1746. static char pluto_rev[]="Pluto ?.?";
  1747. pluto_rev[6] = '0' + (char) ((func_class & 0xf0) >> 4);
  1748. pluto_rev[8] = '0' + (char) (func_class & 0x0f);
  1749. version = pluto_rev;
  1750. } else {
  1751. static char reo_rev[] = "REO rev ?";
  1752. reo_rev[8] = '0' + (char) (func_class & 0xff);
  1753. version = reo_rev;
  1754. }
  1755. if (!global_ioc_cnt) {
  1756. global_ioc_cnt = count_parisc_driver(&sba_driver);
  1757. /* Astro and Pluto have one IOC per SBA */
  1758. if ((!IS_ASTRO(dev)) || (!IS_PLUTO(dev)))
  1759. global_ioc_cnt *= 2;
  1760. }
  1761. printk(KERN_INFO "%s found %s at 0x%lx\n",
  1762. MODULE_NAME, version, dev->hpa.start);
  1763. sba_dev = kzalloc(sizeof(struct sba_device), GFP_KERNEL);
  1764. if (!sba_dev) {
  1765. printk(KERN_ERR MODULE_NAME " - couldn't alloc sba_device\n");
  1766. return -ENOMEM;
  1767. }
  1768. parisc_set_drvdata(dev, sba_dev);
  1769. for(i=0; i<MAX_IOC; i++)
  1770. spin_lock_init(&(sba_dev->ioc[i].res_lock));
  1771. sba_dev->dev = dev;
  1772. sba_dev->hw_rev = func_class;
  1773. sba_dev->name = dev->name;
  1774. sba_dev->sba_hpa = sba_addr;
  1775. sba_get_pat_resources(sba_dev);
  1776. sba_hw_init(sba_dev);
  1777. sba_common_init(sba_dev);
  1778. hppa_dma_ops = &sba_ops;
  1779. #ifdef CONFIG_PROC_FS
  1780. switch (dev->id.hversion) {
  1781. case PLUTO_MCKINLEY_PORT:
  1782. root = proc_mckinley_root;
  1783. break;
  1784. case ASTRO_RUNWAY_PORT:
  1785. case IKE_MERCED_PORT:
  1786. default:
  1787. root = proc_runway_root;
  1788. break;
  1789. }
  1790. info_entry = create_proc_entry("sba_iommu", 0, root);
  1791. bitmap_entry = create_proc_entry("sba_iommu-bitmap", 0, root);
  1792. if (info_entry)
  1793. info_entry->proc_fops = &sba_proc_fops;
  1794. if (bitmap_entry)
  1795. bitmap_entry->proc_fops = &sba_proc_bitmap_fops;
  1796. #endif
  1797. parisc_vmerge_boundary = IOVP_SIZE;
  1798. parisc_vmerge_max_size = IOVP_SIZE * BITS_PER_LONG;
  1799. parisc_has_iommu();
  1800. return 0;
  1801. }
  1802. /*
  1803. ** One time initialization to let the world know the SBA was found.
  1804. ** This is the only routine which is NOT static.
  1805. ** Must be called exactly once before pci_init().
  1806. */
  1807. void __init sba_init(void)
  1808. {
  1809. register_parisc_driver(&sba_driver);
  1810. }
  1811. /**
  1812. * sba_get_iommu - Assign the iommu pointer for the pci bus controller.
  1813. * @dev: The parisc device.
  1814. *
  1815. * Returns the appropriate IOMMU data for the given parisc PCI controller.
  1816. * This is cached and used later for PCI DMA Mapping.
  1817. */
  1818. void * sba_get_iommu(struct parisc_device *pci_hba)
  1819. {
  1820. struct parisc_device *sba_dev = parisc_parent(pci_hba);
  1821. struct sba_device *sba = sba_dev->dev.driver_data;
  1822. char t = sba_dev->id.hw_type;
  1823. int iocnum = (pci_hba->hw_path >> 3); /* rope # */
  1824. WARN_ON((t != HPHW_IOA) && (t != HPHW_BCPORT));
  1825. return &(sba->ioc[iocnum]);
  1826. }
  1827. /**
  1828. * sba_directed_lmmio - return first directed LMMIO range routed to rope
  1829. * @pa_dev: The parisc device.
  1830. * @r: resource PCI host controller wants start/end fields assigned.
  1831. *
  1832. * For the given parisc PCI controller, determine if any direct ranges
  1833. * are routed down the corresponding rope.
  1834. */
  1835. void sba_directed_lmmio(struct parisc_device *pci_hba, struct resource *r)
  1836. {
  1837. struct parisc_device *sba_dev = parisc_parent(pci_hba);
  1838. struct sba_device *sba = sba_dev->dev.driver_data;
  1839. char t = sba_dev->id.hw_type;
  1840. int i;
  1841. int rope = (pci_hba->hw_path & (ROPES_PER_IOC-1)); /* rope # */
  1842. BUG_ON((t!=HPHW_IOA) && (t!=HPHW_BCPORT));
  1843. r->start = r->end = 0;
  1844. /* Astro has 4 directed ranges. Not sure about Ike/Pluto/et al */
  1845. for (i=0; i<4; i++) {
  1846. int base, size;
  1847. void __iomem *reg = sba->sba_hpa + i*0x18;
  1848. base = READ_REG32(reg + LMMIO_DIRECT0_BASE);
  1849. if ((base & 1) == 0)
  1850. continue; /* not enabled */
  1851. size = READ_REG32(reg + LMMIO_DIRECT0_ROUTE);
  1852. if ((size & (ROPES_PER_IOC-1)) != rope)
  1853. continue; /* directed down different rope */
  1854. r->start = (base & ~1UL) | PCI_F_EXTEND;
  1855. size = ~ READ_REG32(reg + LMMIO_DIRECT0_MASK);
  1856. r->end = r->start + size;
  1857. }
  1858. }
  1859. /**
  1860. * sba_distributed_lmmio - return portion of distributed LMMIO range
  1861. * @pa_dev: The parisc device.
  1862. * @r: resource PCI host controller wants start/end fields assigned.
  1863. *
  1864. * For the given parisc PCI controller, return portion of distributed LMMIO
  1865. * range. The distributed LMMIO is always present and it's just a question
  1866. * of the base address and size of the range.
  1867. */
  1868. void sba_distributed_lmmio(struct parisc_device *pci_hba, struct resource *r )
  1869. {
  1870. struct parisc_device *sba_dev = parisc_parent(pci_hba);
  1871. struct sba_device *sba = sba_dev->dev.driver_data;
  1872. char t = sba_dev->id.hw_type;
  1873. int base, size;
  1874. int rope = (pci_hba->hw_path & (ROPES_PER_IOC-1)); /* rope # */
  1875. BUG_ON((t!=HPHW_IOA) && (t!=HPHW_BCPORT));
  1876. r->start = r->end = 0;
  1877. base = READ_REG32(sba->sba_hpa + LMMIO_DIST_BASE);
  1878. if ((base & 1) == 0) {
  1879. BUG(); /* Gah! Distr Range wasn't enabled! */
  1880. return;
  1881. }
  1882. r->start = (base & ~1UL) | PCI_F_EXTEND;
  1883. size = (~READ_REG32(sba->sba_hpa + LMMIO_DIST_MASK)) / ROPES_PER_IOC;
  1884. r->start += rope * (size + 1); /* adjust base for this rope */
  1885. r->end = r->start + size;
  1886. }