amd.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301
  1. #include <linux/init.h>
  2. #include <linux/bitops.h>
  3. #include <linux/mm.h>
  4. #include <asm/io.h>
  5. #include <asm/processor.h>
  6. #include <asm/apic.h>
  7. #include <mach_apic.h>
  8. #include "cpu.h"
  9. /*
  10. * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
  11. * misexecution of code under Linux. Owners of such processors should
  12. * contact AMD for precise details and a CPU swap.
  13. *
  14. * See http://www.multimania.com/poulot/k6bug.html
  15. * http://www.amd.com/K6/k6docs/revgd.html
  16. *
  17. * The following test is erm.. interesting. AMD neglected to up
  18. * the chip setting when fixing the bug but they also tweaked some
  19. * performance at the same time..
  20. */
  21. extern void vide(void);
  22. __asm__(".align 4\nvide: ret");
  23. static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
  24. {
  25. if (cpuid_eax(0x80000000) >= 0x80000007) {
  26. c->x86_power = cpuid_edx(0x80000007);
  27. if (c->x86_power & (1<<8))
  28. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  29. }
  30. /* Set MTRR capability flag if appropriate */
  31. if (c->x86_model == 13 || c->x86_model == 9 ||
  32. (c->x86_model == 8 && c->x86_mask >= 8))
  33. set_cpu_cap(c, X86_FEATURE_K6_MTRR);
  34. }
  35. static void __cpuinit init_amd(struct cpuinfo_x86 *c)
  36. {
  37. u32 l, h;
  38. int mbytes = num_physpages >> (20-PAGE_SHIFT);
  39. #ifdef CONFIG_SMP
  40. unsigned long long value;
  41. /*
  42. * Disable TLB flush filter by setting HWCR.FFDIS on K8
  43. * bit 6 of msr C001_0015
  44. *
  45. * Errata 63 for SH-B3 steppings
  46. * Errata 122 for all steppings (F+ have it disabled by default)
  47. */
  48. if (c->x86 == 15) {
  49. rdmsrl(MSR_K7_HWCR, value);
  50. value |= 1 << 6;
  51. wrmsrl(MSR_K7_HWCR, value);
  52. }
  53. #endif
  54. early_init_amd(c);
  55. /*
  56. * FIXME: We should handle the K5 here. Set up the write
  57. * range and also turn on MSR 83 bits 4 and 31 (write alloc,
  58. * no bus pipeline)
  59. */
  60. /*
  61. * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
  62. * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
  63. */
  64. clear_cpu_cap(c, 0*32+31);
  65. switch (c->x86) {
  66. case 4:
  67. /*
  68. * General Systems BIOSen alias the cpu frequency registers
  69. * of the Elan at 0x000df000. Unfortuantly, one of the Linux
  70. * drivers subsequently pokes it, and changes the CPU speed.
  71. * Workaround : Remove the unneeded alias.
  72. */
  73. #define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
  74. #define CBAR_ENB (0x80000000)
  75. #define CBAR_KEY (0X000000CB)
  76. if (c->x86_model == 9 || c->x86_model == 10) {
  77. if (inl (CBAR) & CBAR_ENB)
  78. outl (0 | CBAR_KEY, CBAR);
  79. }
  80. break;
  81. case 5:
  82. if (c->x86_model < 6) {
  83. /* Based on AMD doc 20734R - June 2000 */
  84. if (c->x86_model == 0) {
  85. clear_cpu_cap(c, X86_FEATURE_APIC);
  86. set_cpu_cap(c, X86_FEATURE_PGE);
  87. }
  88. break;
  89. }
  90. if (c->x86_model == 6 && c->x86_mask == 1) {
  91. const int K6_BUG_LOOP = 1000000;
  92. int n;
  93. void (*f_vide)(void);
  94. unsigned long d, d2;
  95. printk(KERN_INFO "AMD K6 stepping B detected - ");
  96. /*
  97. * It looks like AMD fixed the 2.6.2 bug and improved indirect
  98. * calls at the same time.
  99. */
  100. n = K6_BUG_LOOP;
  101. f_vide = vide;
  102. rdtscl(d);
  103. while (n--)
  104. f_vide();
  105. rdtscl(d2);
  106. d = d2-d;
  107. if (d > 20*K6_BUG_LOOP)
  108. printk("system stability may be impaired when more than 32 MB are used.\n");
  109. else
  110. printk("probably OK (after B9730xxxx).\n");
  111. printk(KERN_INFO "Please see http://membres.lycos.fr/poulot/k6bug.html\n");
  112. }
  113. /* K6 with old style WHCR */
  114. if (c->x86_model < 8 ||
  115. (c->x86_model == 8 && c->x86_mask < 8)) {
  116. /* We can only write allocate on the low 508Mb */
  117. if (mbytes > 508)
  118. mbytes = 508;
  119. rdmsr(MSR_K6_WHCR, l, h);
  120. if ((l&0x0000FFFF) == 0) {
  121. unsigned long flags;
  122. l = (1<<0)|((mbytes/4)<<1);
  123. local_irq_save(flags);
  124. wbinvd();
  125. wrmsr(MSR_K6_WHCR, l, h);
  126. local_irq_restore(flags);
  127. printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
  128. mbytes);
  129. }
  130. break;
  131. }
  132. if ((c->x86_model == 8 && c->x86_mask > 7) ||
  133. c->x86_model == 9 || c->x86_model == 13) {
  134. /* The more serious chips .. */
  135. if (mbytes > 4092)
  136. mbytes = 4092;
  137. rdmsr(MSR_K6_WHCR, l, h);
  138. if ((l&0xFFFF0000) == 0) {
  139. unsigned long flags;
  140. l = ((mbytes>>2)<<22)|(1<<16);
  141. local_irq_save(flags);
  142. wbinvd();
  143. wrmsr(MSR_K6_WHCR, l, h);
  144. local_irq_restore(flags);
  145. printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
  146. mbytes);
  147. }
  148. break;
  149. }
  150. if (c->x86_model == 10) {
  151. /* AMD Geode LX is model 10 */
  152. /* placeholder for any needed mods */
  153. break;
  154. }
  155. break;
  156. case 6: /* An Athlon/Duron */
  157. /*
  158. * Bit 15 of Athlon specific MSR 15, needs to be 0
  159. * to enable SSE on Palomino/Morgan/Barton CPU's.
  160. * If the BIOS didn't enable it already, enable it here.
  161. */
  162. if (c->x86_model >= 6 && c->x86_model <= 10) {
  163. if (!cpu_has(c, X86_FEATURE_XMM)) {
  164. printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
  165. rdmsr(MSR_K7_HWCR, l, h);
  166. l &= ~0x00008000;
  167. wrmsr(MSR_K7_HWCR, l, h);
  168. set_cpu_cap(c, X86_FEATURE_XMM);
  169. }
  170. }
  171. /*
  172. * It's been determined by AMD that Athlons since model 8 stepping 1
  173. * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
  174. * As per AMD technical note 27212 0.2
  175. */
  176. if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
  177. rdmsr(MSR_K7_CLK_CTL, l, h);
  178. if ((l & 0xfff00000) != 0x20000000) {
  179. printk ("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n", l,
  180. ((l & 0x000fffff)|0x20000000));
  181. wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
  182. }
  183. }
  184. break;
  185. }
  186. switch (c->x86) {
  187. case 15:
  188. /* Use K8 tuning for Fam10h and Fam11h */
  189. case 0x10:
  190. case 0x11:
  191. set_cpu_cap(c, X86_FEATURE_K8);
  192. break;
  193. case 6:
  194. set_cpu_cap(c, X86_FEATURE_K7);
  195. break;
  196. }
  197. if (c->x86 >= 6)
  198. set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
  199. display_cacheinfo(c);
  200. if (cpuid_eax(0x80000000) >= 0x80000008)
  201. c->x86_max_cores = (cpuid_ecx(0x80000008) & 0xff) + 1;
  202. #ifdef CONFIG_X86_HT
  203. /*
  204. * On a AMD multi core setup the lower bits of the APIC id
  205. * distinguish the cores.
  206. */
  207. if (c->x86_max_cores > 1) {
  208. int cpu = smp_processor_id();
  209. unsigned bits = (cpuid_ecx(0x80000008) >> 12) & 0xf;
  210. if (bits == 0) {
  211. while ((1 << bits) < c->x86_max_cores)
  212. bits++;
  213. }
  214. c->cpu_core_id = c->phys_proc_id & ((1<<bits)-1);
  215. c->phys_proc_id >>= bits;
  216. printk(KERN_INFO "CPU %d(%d) -> Core %d\n",
  217. cpu, c->x86_max_cores, c->cpu_core_id);
  218. }
  219. #endif
  220. if (cpuid_eax(0x80000000) >= 0x80000006) {
  221. if ((c->x86 == 0x10) && (cpuid_edx(0x80000006) & 0xf000))
  222. num_cache_leaves = 4;
  223. else
  224. num_cache_leaves = 3;
  225. }
  226. /* K6s reports MCEs but don't actually have all the MSRs */
  227. if (c->x86 < 6)
  228. clear_cpu_cap(c, X86_FEATURE_MCE);
  229. if (cpu_has_xmm2)
  230. set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
  231. }
  232. static unsigned int __cpuinit amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
  233. {
  234. /* AMD errata T13 (order #21922) */
  235. if ((c->x86 == 6)) {
  236. if (c->x86_model == 3 && c->x86_mask == 0) /* Duron Rev A0 */
  237. size = 64;
  238. if (c->x86_model == 4 &&
  239. (c->x86_mask == 0 || c->x86_mask == 1)) /* Tbird rev A1/A2 */
  240. size = 256;
  241. }
  242. return size;
  243. }
  244. static struct cpu_dev amd_cpu_dev __cpuinitdata = {
  245. .c_vendor = "AMD",
  246. .c_ident = { "AuthenticAMD" },
  247. .c_models = {
  248. { .vendor = X86_VENDOR_AMD, .family = 4, .model_names =
  249. {
  250. [3] = "486 DX/2",
  251. [7] = "486 DX/2-WB",
  252. [8] = "486 DX/4",
  253. [9] = "486 DX/4-WB",
  254. [14] = "Am5x86-WT",
  255. [15] = "Am5x86-WB"
  256. }
  257. },
  258. },
  259. .c_early_init = early_init_amd,
  260. .c_init = init_amd,
  261. .c_size_cache = amd_size_cache,
  262. .c_x86_vendor = X86_VENDOR_AMD,
  263. };
  264. cpu_dev_register(amd_cpu_dev);