pasemi_mac.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062
  1. /*
  2. * Copyright (C) 2006-2007 PA Semi, Inc
  3. *
  4. * Driver for the PA Semi PWRficient onchip 1G/10G Ethernet MACs
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/init.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/dmaengine.h>
  24. #include <linux/delay.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/etherdevice.h>
  27. #include <asm/dma-mapping.h>
  28. #include <linux/in.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/ip.h>
  31. #include <linux/tcp.h>
  32. #include <net/checksum.h>
  33. #include <asm/irq.h>
  34. #include "pasemi_mac.h"
  35. /* TODO list
  36. *
  37. * - Get rid of pci_{read,write}_config(), map registers with ioremap
  38. * for performance
  39. * - PHY support
  40. * - Multicast support
  41. * - Large MTU support
  42. * - Other performance improvements
  43. */
  44. /* Must be a power of two */
  45. #define RX_RING_SIZE 512
  46. #define TX_RING_SIZE 512
  47. #define TX_DESC(mac, num) ((mac)->tx->desc[(num) & (TX_RING_SIZE-1)])
  48. #define TX_DESC_INFO(mac, num) ((mac)->tx->desc_info[(num) & (TX_RING_SIZE-1)])
  49. #define RX_DESC(mac, num) ((mac)->rx->desc[(num) & (RX_RING_SIZE-1)])
  50. #define RX_DESC_INFO(mac, num) ((mac)->rx->desc_info[(num) & (RX_RING_SIZE-1)])
  51. #define RX_BUFF(mac, num) ((mac)->rx->buffers[(num) & (RX_RING_SIZE-1)])
  52. #define BUF_SIZE 1646 /* 1500 MTU + ETH_HLEN + VLAN_HLEN + 2 64B cachelines */
  53. /* XXXOJN these should come out of the device tree some day */
  54. #define PAS_DMA_CAP_BASE 0xe00d0040
  55. #define PAS_DMA_CAP_SIZE 0x100
  56. #define PAS_DMA_COM_BASE 0xe00d0100
  57. #define PAS_DMA_COM_SIZE 0x100
  58. static struct pasdma_status *dma_status;
  59. static int pasemi_get_mac_addr(struct pasemi_mac *mac)
  60. {
  61. struct pci_dev *pdev = mac->pdev;
  62. struct device_node *dn = pci_device_to_OF_node(pdev);
  63. const u8 *maddr;
  64. u8 addr[6];
  65. if (!dn) {
  66. dev_dbg(&pdev->dev,
  67. "No device node for mac, not configuring\n");
  68. return -ENOENT;
  69. }
  70. maddr = get_property(dn, "mac-address", NULL);
  71. if (maddr == NULL) {
  72. dev_warn(&pdev->dev,
  73. "no mac address in device tree, not configuring\n");
  74. return -ENOENT;
  75. }
  76. if (sscanf(maddr, "%hhx:%hhx:%hhx:%hhx:%hhx:%hhx", &addr[0],
  77. &addr[1], &addr[2], &addr[3], &addr[4], &addr[5]) != 6) {
  78. dev_warn(&pdev->dev,
  79. "can't parse mac address, not configuring\n");
  80. return -EINVAL;
  81. }
  82. memcpy(mac->mac_addr, addr, sizeof(addr));
  83. return 0;
  84. }
  85. static int pasemi_mac_setup_rx_resources(struct net_device *dev)
  86. {
  87. struct pasemi_mac_rxring *ring;
  88. struct pasemi_mac *mac = netdev_priv(dev);
  89. int chan_id = mac->dma_rxch;
  90. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  91. if (!ring)
  92. goto out_ring;
  93. spin_lock_init(&ring->lock);
  94. ring->desc_info = kzalloc(sizeof(struct pasemi_mac_buffer) *
  95. RX_RING_SIZE, GFP_KERNEL);
  96. if (!ring->desc_info)
  97. goto out_desc_info;
  98. /* Allocate descriptors */
  99. ring->desc = dma_alloc_coherent(&mac->dma_pdev->dev,
  100. RX_RING_SIZE *
  101. sizeof(struct pas_dma_xct_descr),
  102. &ring->dma, GFP_KERNEL);
  103. if (!ring->desc)
  104. goto out_desc;
  105. memset(ring->desc, 0, RX_RING_SIZE * sizeof(struct pas_dma_xct_descr));
  106. ring->buffers = dma_alloc_coherent(&mac->dma_pdev->dev,
  107. RX_RING_SIZE * sizeof(u64),
  108. &ring->buf_dma, GFP_KERNEL);
  109. if (!ring->buffers)
  110. goto out_buffers;
  111. memset(ring->buffers, 0, RX_RING_SIZE * sizeof(u64));
  112. pci_write_config_dword(mac->dma_pdev, PAS_DMA_RXCHAN_BASEL(chan_id),
  113. PAS_DMA_RXCHAN_BASEL_BRBL(ring->dma));
  114. pci_write_config_dword(mac->dma_pdev, PAS_DMA_RXCHAN_BASEU(chan_id),
  115. PAS_DMA_RXCHAN_BASEU_BRBH(ring->dma >> 32) |
  116. PAS_DMA_RXCHAN_BASEU_SIZ(RX_RING_SIZE >> 2));
  117. pci_write_config_dword(mac->dma_pdev, PAS_DMA_RXCHAN_CFG(chan_id),
  118. PAS_DMA_RXCHAN_CFG_HBU(1));
  119. pci_write_config_dword(mac->dma_pdev, PAS_DMA_RXINT_BASEL(mac->dma_if),
  120. PAS_DMA_RXINT_BASEL_BRBL(__pa(ring->buffers)));
  121. pci_write_config_dword(mac->dma_pdev, PAS_DMA_RXINT_BASEU(mac->dma_if),
  122. PAS_DMA_RXINT_BASEU_BRBH(__pa(ring->buffers) >> 32) |
  123. PAS_DMA_RXINT_BASEU_SIZ(RX_RING_SIZE >> 3));
  124. ring->next_to_fill = 0;
  125. ring->next_to_clean = 0;
  126. snprintf(ring->irq_name, sizeof(ring->irq_name),
  127. "%s rx", dev->name);
  128. mac->rx = ring;
  129. return 0;
  130. out_buffers:
  131. dma_free_coherent(&mac->dma_pdev->dev,
  132. RX_RING_SIZE * sizeof(struct pas_dma_xct_descr),
  133. mac->rx->desc, mac->rx->dma);
  134. out_desc:
  135. kfree(ring->desc_info);
  136. out_desc_info:
  137. kfree(ring);
  138. out_ring:
  139. return -ENOMEM;
  140. }
  141. static int pasemi_mac_setup_tx_resources(struct net_device *dev)
  142. {
  143. struct pasemi_mac *mac = netdev_priv(dev);
  144. u32 val;
  145. int chan_id = mac->dma_txch;
  146. struct pasemi_mac_txring *ring;
  147. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  148. if (!ring)
  149. goto out_ring;
  150. spin_lock_init(&ring->lock);
  151. ring->desc_info = kzalloc(sizeof(struct pasemi_mac_buffer) *
  152. TX_RING_SIZE, GFP_KERNEL);
  153. if (!ring->desc_info)
  154. goto out_desc_info;
  155. /* Allocate descriptors */
  156. ring->desc = dma_alloc_coherent(&mac->dma_pdev->dev,
  157. TX_RING_SIZE *
  158. sizeof(struct pas_dma_xct_descr),
  159. &ring->dma, GFP_KERNEL);
  160. if (!ring->desc)
  161. goto out_desc;
  162. memset(ring->desc, 0, TX_RING_SIZE * sizeof(struct pas_dma_xct_descr));
  163. pci_write_config_dword(mac->dma_pdev, PAS_DMA_TXCHAN_BASEL(chan_id),
  164. PAS_DMA_TXCHAN_BASEL_BRBL(ring->dma));
  165. val = PAS_DMA_TXCHAN_BASEU_BRBH(ring->dma >> 32);
  166. val |= PAS_DMA_TXCHAN_BASEU_SIZ(TX_RING_SIZE >> 2);
  167. pci_write_config_dword(mac->dma_pdev, PAS_DMA_TXCHAN_BASEU(chan_id), val);
  168. pci_write_config_dword(mac->dma_pdev, PAS_DMA_TXCHAN_CFG(chan_id),
  169. PAS_DMA_TXCHAN_CFG_TY_IFACE |
  170. PAS_DMA_TXCHAN_CFG_TATTR(mac->dma_if) |
  171. PAS_DMA_TXCHAN_CFG_UP |
  172. PAS_DMA_TXCHAN_CFG_WT(2));
  173. ring->next_to_use = 0;
  174. ring->next_to_clean = 0;
  175. snprintf(ring->irq_name, sizeof(ring->irq_name),
  176. "%s tx", dev->name);
  177. mac->tx = ring;
  178. return 0;
  179. out_desc:
  180. kfree(ring->desc_info);
  181. out_desc_info:
  182. kfree(ring);
  183. out_ring:
  184. return -ENOMEM;
  185. }
  186. static void pasemi_mac_free_tx_resources(struct net_device *dev)
  187. {
  188. struct pasemi_mac *mac = netdev_priv(dev);
  189. unsigned int i;
  190. struct pasemi_mac_buffer *info;
  191. struct pas_dma_xct_descr *dp;
  192. for (i = 0; i < TX_RING_SIZE; i++) {
  193. info = &TX_DESC_INFO(mac, i);
  194. dp = &TX_DESC(mac, i);
  195. if (info->dma) {
  196. if (info->skb) {
  197. pci_unmap_single(mac->dma_pdev,
  198. info->dma,
  199. info->skb->len,
  200. PCI_DMA_TODEVICE);
  201. dev_kfree_skb_any(info->skb);
  202. }
  203. info->dma = 0;
  204. info->skb = NULL;
  205. dp->mactx = 0;
  206. dp->ptr = 0;
  207. }
  208. }
  209. dma_free_coherent(&mac->dma_pdev->dev,
  210. TX_RING_SIZE * sizeof(struct pas_dma_xct_descr),
  211. mac->tx->desc, mac->tx->dma);
  212. kfree(mac->tx->desc_info);
  213. kfree(mac->tx);
  214. mac->tx = NULL;
  215. }
  216. static void pasemi_mac_free_rx_resources(struct net_device *dev)
  217. {
  218. struct pasemi_mac *mac = netdev_priv(dev);
  219. unsigned int i;
  220. struct pasemi_mac_buffer *info;
  221. struct pas_dma_xct_descr *dp;
  222. for (i = 0; i < RX_RING_SIZE; i++) {
  223. info = &RX_DESC_INFO(mac, i);
  224. dp = &RX_DESC(mac, i);
  225. if (info->dma) {
  226. if (info->skb) {
  227. pci_unmap_single(mac->dma_pdev,
  228. info->dma,
  229. info->skb->len,
  230. PCI_DMA_FROMDEVICE);
  231. dev_kfree_skb_any(info->skb);
  232. }
  233. info->dma = 0;
  234. info->skb = NULL;
  235. dp->macrx = 0;
  236. dp->ptr = 0;
  237. }
  238. }
  239. dma_free_coherent(&mac->dma_pdev->dev,
  240. RX_RING_SIZE * sizeof(struct pas_dma_xct_descr),
  241. mac->rx->desc, mac->rx->dma);
  242. dma_free_coherent(&mac->dma_pdev->dev, RX_RING_SIZE * sizeof(u64),
  243. mac->rx->buffers, mac->rx->buf_dma);
  244. kfree(mac->rx->desc_info);
  245. kfree(mac->rx);
  246. mac->rx = NULL;
  247. }
  248. static void pasemi_mac_replenish_rx_ring(struct net_device *dev)
  249. {
  250. struct pasemi_mac *mac = netdev_priv(dev);
  251. unsigned int i;
  252. int start = mac->rx->next_to_fill;
  253. unsigned int count;
  254. count = (mac->rx->next_to_clean + RX_RING_SIZE -
  255. mac->rx->next_to_fill) & (RX_RING_SIZE - 1);
  256. /* Check to see if we're doing first-time setup */
  257. if (unlikely(mac->rx->next_to_clean == 0 && mac->rx->next_to_fill == 0))
  258. count = RX_RING_SIZE;
  259. if (count <= 0)
  260. return;
  261. for (i = start; i < start + count; i++) {
  262. struct pasemi_mac_buffer *info = &RX_DESC_INFO(mac, i);
  263. u64 *buff = &RX_BUFF(mac, i);
  264. struct sk_buff *skb;
  265. dma_addr_t dma;
  266. skb = dev_alloc_skb(BUF_SIZE);
  267. if (!skb) {
  268. count = i - start;
  269. break;
  270. }
  271. dma = pci_map_single(mac->dma_pdev, skb->data, skb->len,
  272. PCI_DMA_FROMDEVICE);
  273. if (dma_mapping_error(dma)) {
  274. dev_kfree_skb_irq(info->skb);
  275. count = i - start;
  276. break;
  277. }
  278. info->skb = skb;
  279. info->dma = dma;
  280. *buff = XCT_RXB_LEN(BUF_SIZE) | XCT_RXB_ADDR(dma);
  281. }
  282. wmb();
  283. pci_write_config_dword(mac->dma_pdev,
  284. PAS_DMA_RXCHAN_INCR(mac->dma_rxch),
  285. count);
  286. pci_write_config_dword(mac->dma_pdev,
  287. PAS_DMA_RXINT_INCR(mac->dma_if),
  288. count);
  289. mac->rx->next_to_fill += count;
  290. }
  291. static void pasemi_mac_restart_rx_intr(struct pasemi_mac *mac)
  292. {
  293. unsigned int reg, stat;
  294. /* Re-enable packet count interrupts: finally
  295. * ack the packet count interrupt we got in rx_intr.
  296. */
  297. pci_read_config_dword(mac->iob_pdev,
  298. PAS_IOB_DMA_RXCH_STAT(mac->dma_rxch),
  299. &stat);
  300. reg = PAS_IOB_DMA_RXCH_RESET_PCNT(stat & PAS_IOB_DMA_RXCH_STAT_CNTDEL_M)
  301. | PAS_IOB_DMA_RXCH_RESET_PINTC;
  302. pci_write_config_dword(mac->iob_pdev,
  303. PAS_IOB_DMA_RXCH_RESET(mac->dma_rxch),
  304. reg);
  305. }
  306. static void pasemi_mac_restart_tx_intr(struct pasemi_mac *mac)
  307. {
  308. unsigned int reg, stat;
  309. /* Re-enable packet count interrupts */
  310. pci_read_config_dword(mac->iob_pdev,
  311. PAS_IOB_DMA_TXCH_STAT(mac->dma_txch), &stat);
  312. reg = PAS_IOB_DMA_TXCH_RESET_PCNT(stat & PAS_IOB_DMA_TXCH_STAT_CNTDEL_M)
  313. | PAS_IOB_DMA_TXCH_RESET_PINTC;
  314. pci_write_config_dword(mac->iob_pdev,
  315. PAS_IOB_DMA_TXCH_RESET(mac->dma_txch), reg);
  316. }
  317. static int pasemi_mac_clean_rx(struct pasemi_mac *mac, int limit)
  318. {
  319. unsigned int i;
  320. int start, count;
  321. spin_lock(&mac->rx->lock);
  322. start = mac->rx->next_to_clean;
  323. count = 0;
  324. for (i = start; i < (start + RX_RING_SIZE) && count < limit; i++) {
  325. struct pas_dma_xct_descr *dp;
  326. struct pasemi_mac_buffer *info;
  327. struct sk_buff *skb;
  328. unsigned int j, len;
  329. dma_addr_t dma;
  330. rmb();
  331. dp = &RX_DESC(mac, i);
  332. if (!(dp->macrx & XCT_MACRX_O))
  333. break;
  334. count++;
  335. info = NULL;
  336. /* We have to scan for our skb since there's no way
  337. * to back-map them from the descriptor, and if we
  338. * have several receive channels then they might not
  339. * show up in the same order as they were put on the
  340. * interface ring.
  341. */
  342. dma = (dp->ptr & XCT_PTR_ADDR_M);
  343. for (j = start; j < (start + RX_RING_SIZE); j++) {
  344. info = &RX_DESC_INFO(mac, j);
  345. if (info->dma == dma)
  346. break;
  347. }
  348. BUG_ON(!info);
  349. BUG_ON(info->dma != dma);
  350. pci_unmap_single(mac->dma_pdev, info->dma, info->skb->len,
  351. PCI_DMA_FROMDEVICE);
  352. skb = info->skb;
  353. len = (dp->macrx & XCT_MACRX_LLEN_M) >> XCT_MACRX_LLEN_S;
  354. skb_put(skb, len);
  355. skb->protocol = eth_type_trans(skb, mac->netdev);
  356. if ((dp->macrx & XCT_MACRX_HTY_M) == XCT_MACRX_HTY_IPV4_OK) {
  357. skb->ip_summed = CHECKSUM_COMPLETE;
  358. skb->csum = (dp->macrx & XCT_MACRX_CSUM_M) >>
  359. XCT_MACRX_CSUM_S;
  360. } else
  361. skb->ip_summed = CHECKSUM_NONE;
  362. mac->stats.rx_bytes += len;
  363. mac->stats.rx_packets++;
  364. netif_receive_skb(skb);
  365. info->dma = 0;
  366. info->skb = NULL;
  367. dp->ptr = 0;
  368. dp->macrx = 0;
  369. }
  370. mac->rx->next_to_clean += count;
  371. pasemi_mac_replenish_rx_ring(mac->netdev);
  372. spin_unlock(&mac->rx->lock);
  373. return count;
  374. }
  375. static int pasemi_mac_clean_tx(struct pasemi_mac *mac)
  376. {
  377. int i;
  378. struct pasemi_mac_buffer *info;
  379. struct pas_dma_xct_descr *dp;
  380. int start, count;
  381. int flags;
  382. spin_lock_irqsave(&mac->tx->lock, flags);
  383. start = mac->tx->next_to_clean;
  384. count = 0;
  385. for (i = start; i < mac->tx->next_to_use; i++) {
  386. dp = &TX_DESC(mac, i);
  387. if (!dp || (dp->mactx & XCT_MACTX_O))
  388. break;
  389. count++;
  390. info = &TX_DESC_INFO(mac, i);
  391. pci_unmap_single(mac->dma_pdev, info->dma,
  392. info->skb->len, PCI_DMA_TODEVICE);
  393. dev_kfree_skb_irq(info->skb);
  394. info->skb = NULL;
  395. info->dma = 0;
  396. dp->mactx = 0;
  397. dp->ptr = 0;
  398. }
  399. mac->tx->next_to_clean += count;
  400. spin_unlock_irqrestore(&mac->tx->lock, flags);
  401. netif_wake_queue(mac->netdev);
  402. return count;
  403. }
  404. static irqreturn_t pasemi_mac_rx_intr(int irq, void *data)
  405. {
  406. struct net_device *dev = data;
  407. struct pasemi_mac *mac = netdev_priv(dev);
  408. unsigned int reg;
  409. if (!(*mac->rx_status & PAS_STATUS_INT))
  410. return IRQ_NONE;
  411. netif_rx_schedule(dev);
  412. pci_write_config_dword(mac->iob_pdev, PAS_IOB_DMA_COM_TIMEOUTCFG,
  413. PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT(0));
  414. reg = PAS_IOB_DMA_RXCH_RESET_PINTC | PAS_IOB_DMA_RXCH_RESET_SINTC |
  415. PAS_IOB_DMA_RXCH_RESET_DINTC;
  416. if (*mac->rx_status & PAS_STATUS_TIMER)
  417. reg |= PAS_IOB_DMA_RXCH_RESET_TINTC;
  418. pci_write_config_dword(mac->iob_pdev,
  419. PAS_IOB_DMA_RXCH_RESET(mac->dma_rxch), reg);
  420. return IRQ_HANDLED;
  421. }
  422. static irqreturn_t pasemi_mac_tx_intr(int irq, void *data)
  423. {
  424. struct net_device *dev = data;
  425. struct pasemi_mac *mac = netdev_priv(dev);
  426. unsigned int reg;
  427. if (!(*mac->tx_status & PAS_STATUS_INT))
  428. return IRQ_NONE;
  429. pasemi_mac_clean_tx(mac);
  430. reg = PAS_IOB_DMA_TXCH_RESET_PINTC | PAS_IOB_DMA_TXCH_RESET_SINTC;
  431. if (*mac->tx_status & PAS_STATUS_TIMER)
  432. reg |= PAS_IOB_DMA_TXCH_RESET_TINTC;
  433. pci_write_config_dword(mac->iob_pdev, PAS_IOB_DMA_TXCH_RESET(mac->dma_txch),
  434. reg);
  435. return IRQ_HANDLED;
  436. }
  437. static int pasemi_mac_open(struct net_device *dev)
  438. {
  439. struct pasemi_mac *mac = netdev_priv(dev);
  440. int base_irq;
  441. unsigned int flags;
  442. int ret;
  443. /* enable rx section */
  444. pci_write_config_dword(mac->dma_pdev, PAS_DMA_COM_RXCMD,
  445. PAS_DMA_COM_RXCMD_EN);
  446. /* enable tx section */
  447. pci_write_config_dword(mac->dma_pdev, PAS_DMA_COM_TXCMD,
  448. PAS_DMA_COM_TXCMD_EN);
  449. flags = PAS_MAC_CFG_TXP_FCE | PAS_MAC_CFG_TXP_FPC(3) |
  450. PAS_MAC_CFG_TXP_SL(3) | PAS_MAC_CFG_TXP_COB(0xf) |
  451. PAS_MAC_CFG_TXP_TIFT(8) | PAS_MAC_CFG_TXP_TIFG(12);
  452. pci_write_config_dword(mac->pdev, PAS_MAC_CFG_TXP, flags);
  453. flags = PAS_MAC_CFG_PCFG_S1 | PAS_MAC_CFG_PCFG_PE |
  454. PAS_MAC_CFG_PCFG_PR | PAS_MAC_CFG_PCFG_CE;
  455. flags |= PAS_MAC_CFG_PCFG_TSR_1G | PAS_MAC_CFG_PCFG_SPD_1G;
  456. pci_write_config_dword(mac->iob_pdev, PAS_IOB_DMA_RXCH_CFG(mac->dma_rxch),
  457. PAS_IOB_DMA_RXCH_CFG_CNTTH(30));
  458. /* Clear out any residual packet count state from firmware */
  459. pasemi_mac_restart_rx_intr(mac);
  460. pasemi_mac_restart_tx_intr(mac);
  461. pci_write_config_dword(mac->iob_pdev, PAS_IOB_DMA_COM_TIMEOUTCFG,
  462. PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT(1000000));
  463. pci_write_config_dword(mac->pdev, PAS_MAC_CFG_PCFG, flags);
  464. ret = pasemi_mac_setup_rx_resources(dev);
  465. if (ret)
  466. goto out_rx_resources;
  467. ret = pasemi_mac_setup_tx_resources(dev);
  468. if (ret)
  469. goto out_tx_resources;
  470. pci_write_config_dword(mac->pdev, PAS_MAC_IPC_CHNL,
  471. PAS_MAC_IPC_CHNL_DCHNO(mac->dma_rxch) |
  472. PAS_MAC_IPC_CHNL_BCH(mac->dma_rxch));
  473. /* enable rx if */
  474. pci_write_config_dword(mac->dma_pdev,
  475. PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
  476. PAS_DMA_RXINT_RCMDSTA_EN);
  477. /* enable rx channel */
  478. pci_write_config_dword(mac->dma_pdev,
  479. PAS_DMA_RXCHAN_CCMDSTA(mac->dma_rxch),
  480. PAS_DMA_RXCHAN_CCMDSTA_EN |
  481. PAS_DMA_RXCHAN_CCMDSTA_DU);
  482. /* enable tx channel */
  483. pci_write_config_dword(mac->dma_pdev,
  484. PAS_DMA_TXCHAN_TCMDSTA(mac->dma_txch),
  485. PAS_DMA_TXCHAN_TCMDSTA_EN);
  486. pasemi_mac_replenish_rx_ring(dev);
  487. netif_start_queue(dev);
  488. netif_poll_enable(dev);
  489. /* Interrupts are a bit different for our DMA controller: While
  490. * it's got one a regular PCI device header, the interrupt there
  491. * is really the base of the range it's using. Each tx and rx
  492. * channel has it's own interrupt source.
  493. */
  494. base_irq = virq_to_hw(mac->dma_pdev->irq);
  495. mac->tx_irq = irq_create_mapping(NULL, base_irq + mac->dma_txch);
  496. mac->rx_irq = irq_create_mapping(NULL, base_irq + 20 + mac->dma_txch);
  497. ret = request_irq(mac->tx_irq, &pasemi_mac_tx_intr, IRQF_DISABLED,
  498. mac->tx->irq_name, dev);
  499. if (ret) {
  500. dev_err(&mac->pdev->dev, "request_irq of irq %d failed: %d\n",
  501. base_irq + mac->dma_txch, ret);
  502. goto out_tx_int;
  503. }
  504. ret = request_irq(mac->rx_irq, &pasemi_mac_rx_intr, IRQF_DISABLED,
  505. mac->rx->irq_name, dev);
  506. if (ret) {
  507. dev_err(&mac->pdev->dev, "request_irq of irq %d failed: %d\n",
  508. base_irq + 20 + mac->dma_rxch, ret);
  509. goto out_rx_int;
  510. }
  511. return 0;
  512. out_rx_int:
  513. free_irq(mac->tx_irq, dev);
  514. out_tx_int:
  515. netif_poll_disable(dev);
  516. netif_stop_queue(dev);
  517. pasemi_mac_free_tx_resources(dev);
  518. out_tx_resources:
  519. pasemi_mac_free_rx_resources(dev);
  520. out_rx_resources:
  521. return ret;
  522. }
  523. #define MAX_RETRIES 5000
  524. static int pasemi_mac_close(struct net_device *dev)
  525. {
  526. struct pasemi_mac *mac = netdev_priv(dev);
  527. unsigned int stat;
  528. int retries;
  529. netif_stop_queue(dev);
  530. /* Clean out any pending buffers */
  531. pasemi_mac_clean_tx(mac);
  532. pasemi_mac_clean_rx(mac, RX_RING_SIZE);
  533. /* Disable interface */
  534. pci_write_config_dword(mac->dma_pdev,
  535. PAS_DMA_TXCHAN_TCMDSTA(mac->dma_txch),
  536. PAS_DMA_TXCHAN_TCMDSTA_ST);
  537. pci_write_config_dword(mac->dma_pdev,
  538. PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
  539. PAS_DMA_RXINT_RCMDSTA_ST);
  540. pci_write_config_dword(mac->dma_pdev,
  541. PAS_DMA_RXCHAN_CCMDSTA(mac->dma_rxch),
  542. PAS_DMA_RXCHAN_CCMDSTA_ST);
  543. for (retries = 0; retries < MAX_RETRIES; retries++) {
  544. pci_read_config_dword(mac->dma_pdev,
  545. PAS_DMA_TXCHAN_TCMDSTA(mac->dma_txch),
  546. &stat);
  547. if (!(stat & PAS_DMA_TXCHAN_TCMDSTA_ACT))
  548. break;
  549. cond_resched();
  550. }
  551. if (stat & PAS_DMA_TXCHAN_TCMDSTA_ACT)
  552. dev_err(&mac->dma_pdev->dev, "Failed to stop tx channel\n");
  553. for (retries = 0; retries < MAX_RETRIES; retries++) {
  554. pci_read_config_dword(mac->dma_pdev,
  555. PAS_DMA_RXCHAN_CCMDSTA(mac->dma_rxch),
  556. &stat);
  557. if (!(stat & PAS_DMA_RXCHAN_CCMDSTA_ACT))
  558. break;
  559. cond_resched();
  560. }
  561. if (stat & PAS_DMA_RXCHAN_CCMDSTA_ACT)
  562. dev_err(&mac->dma_pdev->dev, "Failed to stop rx channel\n");
  563. for (retries = 0; retries < MAX_RETRIES; retries++) {
  564. pci_read_config_dword(mac->dma_pdev,
  565. PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
  566. &stat);
  567. if (!(stat & PAS_DMA_RXINT_RCMDSTA_ACT))
  568. break;
  569. cond_resched();
  570. }
  571. if (stat & PAS_DMA_RXINT_RCMDSTA_ACT)
  572. dev_err(&mac->dma_pdev->dev, "Failed to stop rx interface\n");
  573. /* Then, disable the channel. This must be done separately from
  574. * stopping, since you can't disable when active.
  575. */
  576. pci_write_config_dword(mac->dma_pdev,
  577. PAS_DMA_TXCHAN_TCMDSTA(mac->dma_txch), 0);
  578. pci_write_config_dword(mac->dma_pdev,
  579. PAS_DMA_RXCHAN_CCMDSTA(mac->dma_rxch), 0);
  580. pci_write_config_dword(mac->dma_pdev,
  581. PAS_DMA_RXINT_RCMDSTA(mac->dma_if), 0);
  582. free_irq(mac->tx_irq, dev);
  583. free_irq(mac->rx_irq, dev);
  584. /* Free resources */
  585. pasemi_mac_free_rx_resources(dev);
  586. pasemi_mac_free_tx_resources(dev);
  587. return 0;
  588. }
  589. static int pasemi_mac_start_tx(struct sk_buff *skb, struct net_device *dev)
  590. {
  591. struct pasemi_mac *mac = netdev_priv(dev);
  592. struct pasemi_mac_txring *txring;
  593. struct pasemi_mac_buffer *info;
  594. struct pas_dma_xct_descr *dp;
  595. u64 dflags;
  596. dma_addr_t map;
  597. int flags;
  598. dflags = XCT_MACTX_O | XCT_MACTX_ST | XCT_MACTX_SS | XCT_MACTX_CRC_PAD;
  599. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  600. const unsigned char *nh = skb_network_header(skb);
  601. switch (ip_hdr(skb)->protocol) {
  602. case IPPROTO_TCP:
  603. dflags |= XCT_MACTX_CSUM_TCP;
  604. dflags |= XCT_MACTX_IPH(skb_network_header_len(skb) >> 2);
  605. dflags |= XCT_MACTX_IPO(nh - skb->data);
  606. break;
  607. case IPPROTO_UDP:
  608. dflags |= XCT_MACTX_CSUM_UDP;
  609. dflags |= XCT_MACTX_IPH(skb_network_header_len(skb) >> 2);
  610. dflags |= XCT_MACTX_IPO(nh - skb->data);
  611. break;
  612. }
  613. }
  614. map = pci_map_single(mac->dma_pdev, skb->data, skb->len, PCI_DMA_TODEVICE);
  615. if (dma_mapping_error(map))
  616. return NETDEV_TX_BUSY;
  617. txring = mac->tx;
  618. spin_lock_irqsave(&txring->lock, flags);
  619. if (txring->next_to_clean - txring->next_to_use == TX_RING_SIZE) {
  620. spin_unlock_irqrestore(&txring->lock, flags);
  621. pasemi_mac_clean_tx(mac);
  622. spin_lock_irqsave(&txring->lock, flags);
  623. if (txring->next_to_clean - txring->next_to_use ==
  624. TX_RING_SIZE) {
  625. /* Still no room -- stop the queue and wait for tx
  626. * intr when there's room.
  627. */
  628. netif_stop_queue(dev);
  629. goto out_err;
  630. }
  631. }
  632. dp = &TX_DESC(mac, txring->next_to_use);
  633. info = &TX_DESC_INFO(mac, txring->next_to_use);
  634. dp->mactx = dflags | XCT_MACTX_LLEN(skb->len);
  635. dp->ptr = XCT_PTR_LEN(skb->len) | XCT_PTR_ADDR(map);
  636. info->dma = map;
  637. info->skb = skb;
  638. txring->next_to_use++;
  639. mac->stats.tx_packets++;
  640. mac->stats.tx_bytes += skb->len;
  641. spin_unlock_irqrestore(&txring->lock, flags);
  642. pci_write_config_dword(mac->dma_pdev,
  643. PAS_DMA_TXCHAN_INCR(mac->dma_txch), 1);
  644. return NETDEV_TX_OK;
  645. out_err:
  646. spin_unlock_irqrestore(&txring->lock, flags);
  647. pci_unmap_single(mac->dma_pdev, map, skb->len, PCI_DMA_TODEVICE);
  648. return NETDEV_TX_BUSY;
  649. }
  650. static struct net_device_stats *pasemi_mac_get_stats(struct net_device *dev)
  651. {
  652. struct pasemi_mac *mac = netdev_priv(dev);
  653. return &mac->stats;
  654. }
  655. static void pasemi_mac_set_rx_mode(struct net_device *dev)
  656. {
  657. struct pasemi_mac *mac = netdev_priv(dev);
  658. unsigned int flags;
  659. pci_read_config_dword(mac->pdev, PAS_MAC_CFG_PCFG, &flags);
  660. /* Set promiscuous */
  661. if (dev->flags & IFF_PROMISC)
  662. flags |= PAS_MAC_CFG_PCFG_PR;
  663. else
  664. flags &= ~PAS_MAC_CFG_PCFG_PR;
  665. pci_write_config_dword(mac->pdev, PAS_MAC_CFG_PCFG, flags);
  666. }
  667. static int pasemi_mac_poll(struct net_device *dev, int *budget)
  668. {
  669. int pkts, limit = min(*budget, dev->quota);
  670. struct pasemi_mac *mac = netdev_priv(dev);
  671. pkts = pasemi_mac_clean_rx(mac, limit);
  672. if (pkts < limit) {
  673. /* all done, no more packets present */
  674. netif_rx_complete(dev);
  675. pasemi_mac_restart_rx_intr(mac);
  676. return 0;
  677. } else {
  678. /* used up our quantum, so reschedule */
  679. dev->quota -= pkts;
  680. *budget -= pkts;
  681. return 1;
  682. }
  683. }
  684. static int __devinit
  685. pasemi_mac_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  686. {
  687. static int index = 0;
  688. struct net_device *dev;
  689. struct pasemi_mac *mac;
  690. int err;
  691. err = pci_enable_device(pdev);
  692. if (err)
  693. return err;
  694. dev = alloc_etherdev(sizeof(struct pasemi_mac));
  695. if (dev == NULL) {
  696. dev_err(&pdev->dev,
  697. "pasemi_mac: Could not allocate ethernet device.\n");
  698. err = -ENOMEM;
  699. goto out_disable_device;
  700. }
  701. SET_MODULE_OWNER(dev);
  702. pci_set_drvdata(pdev, dev);
  703. SET_NETDEV_DEV(dev, &pdev->dev);
  704. mac = netdev_priv(dev);
  705. mac->pdev = pdev;
  706. mac->netdev = dev;
  707. mac->dma_pdev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa007, NULL);
  708. if (!mac->dma_pdev) {
  709. dev_err(&pdev->dev, "Can't find DMA Controller\n");
  710. err = -ENODEV;
  711. goto out_free_netdev;
  712. }
  713. mac->iob_pdev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa001, NULL);
  714. if (!mac->iob_pdev) {
  715. dev_err(&pdev->dev, "Can't find I/O Bridge\n");
  716. err = -ENODEV;
  717. goto out_put_dma_pdev;
  718. }
  719. /* These should come out of the device tree eventually */
  720. mac->dma_txch = index;
  721. mac->dma_rxch = index;
  722. /* We probe GMAC before XAUI, but the DMA interfaces are
  723. * in XAUI, GMAC order.
  724. */
  725. if (index < 4)
  726. mac->dma_if = index + 2;
  727. else
  728. mac->dma_if = index - 4;
  729. index++;
  730. switch (pdev->device) {
  731. case 0xa005:
  732. mac->type = MAC_TYPE_GMAC;
  733. break;
  734. case 0xa006:
  735. mac->type = MAC_TYPE_XAUI;
  736. break;
  737. default:
  738. err = -ENODEV;
  739. goto out;
  740. }
  741. /* get mac addr from device tree */
  742. if (pasemi_get_mac_addr(mac) || !is_valid_ether_addr(mac->mac_addr)) {
  743. err = -ENODEV;
  744. goto out;
  745. }
  746. memcpy(dev->dev_addr, mac->mac_addr, sizeof(mac->mac_addr));
  747. dev->open = pasemi_mac_open;
  748. dev->stop = pasemi_mac_close;
  749. dev->hard_start_xmit = pasemi_mac_start_tx;
  750. dev->get_stats = pasemi_mac_get_stats;
  751. dev->set_multicast_list = pasemi_mac_set_rx_mode;
  752. dev->weight = 64;
  753. dev->poll = pasemi_mac_poll;
  754. dev->features = NETIF_F_HW_CSUM;
  755. /* The dma status structure is located in the I/O bridge, and
  756. * is cache coherent.
  757. */
  758. if (!dma_status)
  759. /* XXXOJN This should come from the device tree */
  760. dma_status = __ioremap(0xfd800000, 0x1000, 0);
  761. mac->rx_status = &dma_status->rx_sta[mac->dma_rxch];
  762. mac->tx_status = &dma_status->tx_sta[mac->dma_txch];
  763. err = register_netdev(dev);
  764. if (err) {
  765. dev_err(&mac->pdev->dev, "register_netdev failed with error %d\n",
  766. err);
  767. goto out;
  768. } else
  769. printk(KERN_INFO "%s: PA Semi %s: intf %d, txch %d, rxch %d, "
  770. "hw addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  771. dev->name, mac->type == MAC_TYPE_GMAC ? "GMAC" : "XAUI",
  772. mac->dma_if, mac->dma_txch, mac->dma_rxch,
  773. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  774. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  775. return err;
  776. out:
  777. pci_dev_put(mac->iob_pdev);
  778. out_put_dma_pdev:
  779. pci_dev_put(mac->dma_pdev);
  780. out_free_netdev:
  781. free_netdev(dev);
  782. out_disable_device:
  783. pci_disable_device(pdev);
  784. return err;
  785. }
  786. static void __devexit pasemi_mac_remove(struct pci_dev *pdev)
  787. {
  788. struct net_device *netdev = pci_get_drvdata(pdev);
  789. struct pasemi_mac *mac;
  790. if (!netdev)
  791. return;
  792. mac = netdev_priv(netdev);
  793. unregister_netdev(netdev);
  794. pci_disable_device(pdev);
  795. pci_dev_put(mac->dma_pdev);
  796. pci_dev_put(mac->iob_pdev);
  797. pci_set_drvdata(pdev, NULL);
  798. free_netdev(netdev);
  799. }
  800. static struct pci_device_id pasemi_mac_pci_tbl[] = {
  801. { PCI_DEVICE(PCI_VENDOR_ID_PASEMI, 0xa005) },
  802. { PCI_DEVICE(PCI_VENDOR_ID_PASEMI, 0xa006) },
  803. };
  804. MODULE_DEVICE_TABLE(pci, pasemi_mac_pci_tbl);
  805. static struct pci_driver pasemi_mac_driver = {
  806. .name = "pasemi_mac",
  807. .id_table = pasemi_mac_pci_tbl,
  808. .probe = pasemi_mac_probe,
  809. .remove = __devexit_p(pasemi_mac_remove),
  810. };
  811. static void __exit pasemi_mac_cleanup_module(void)
  812. {
  813. pci_unregister_driver(&pasemi_mac_driver);
  814. __iounmap(dma_status);
  815. dma_status = NULL;
  816. }
  817. int pasemi_mac_init_module(void)
  818. {
  819. return pci_register_driver(&pasemi_mac_driver);
  820. }
  821. MODULE_LICENSE("GPL");
  822. MODULE_AUTHOR ("Olof Johansson <olof@lixom.net>");
  823. MODULE_DESCRIPTION("PA Semi PWRficient Ethernet driver");
  824. module_init(pasemi_mac_init_module);
  825. module_exit(pasemi_mac_cleanup_module);