ste_dma40.c 73 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879
  1. /*
  2. * driver/dma/ste_dma40.c
  3. *
  4. * Copyright (C) ST-Ericsson 2007-2010
  5. * License terms: GNU General Public License (GPL) version 2
  6. * Author: Per Friden <per.friden@stericsson.com>
  7. * Author: Jonas Aaberg <jonas.aberg@stericsson.com>
  8. *
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/slab.h>
  12. #include <linux/dmaengine.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/clk.h>
  15. #include <linux/delay.h>
  16. #include <plat/ste_dma40.h>
  17. #include "ste_dma40_ll.h"
  18. #define D40_NAME "dma40"
  19. #define D40_PHY_CHAN -1
  20. /* For masking out/in 2 bit channel positions */
  21. #define D40_CHAN_POS(chan) (2 * (chan / 2))
  22. #define D40_CHAN_POS_MASK(chan) (0x3 << D40_CHAN_POS(chan))
  23. /* Maximum iterations taken before giving up suspending a channel */
  24. #define D40_SUSPEND_MAX_IT 500
  25. /* Hardware requirement on LCLA alignment */
  26. #define LCLA_ALIGNMENT 0x40000
  27. /* Attempts before giving up to trying to get pages that are aligned */
  28. #define MAX_LCLA_ALLOC_ATTEMPTS 256
  29. /* Bit markings for allocation map */
  30. #define D40_ALLOC_FREE (1 << 31)
  31. #define D40_ALLOC_PHY (1 << 30)
  32. #define D40_ALLOC_LOG_FREE 0
  33. /* Hardware designer of the block */
  34. #define D40_PERIPHID2_DESIGNER 0x8
  35. /**
  36. * enum 40_command - The different commands and/or statuses.
  37. *
  38. * @D40_DMA_STOP: DMA channel command STOP or status STOPPED,
  39. * @D40_DMA_RUN: The DMA channel is RUNNING of the command RUN.
  40. * @D40_DMA_SUSPEND_REQ: Request the DMA to SUSPEND as soon as possible.
  41. * @D40_DMA_SUSPENDED: The DMA channel is SUSPENDED.
  42. */
  43. enum d40_command {
  44. D40_DMA_STOP = 0,
  45. D40_DMA_RUN = 1,
  46. D40_DMA_SUSPEND_REQ = 2,
  47. D40_DMA_SUSPENDED = 3
  48. };
  49. /**
  50. * struct d40_lli_pool - Structure for keeping LLIs in memory
  51. *
  52. * @base: Pointer to memory area when the pre_alloc_lli's are not large
  53. * enough, IE bigger than the most common case, 1 dst and 1 src. NULL if
  54. * pre_alloc_lli is used.
  55. * @size: The size in bytes of the memory at base or the size of pre_alloc_lli.
  56. * @pre_alloc_lli: Pre allocated area for the most common case of transfers,
  57. * one buffer to one buffer.
  58. */
  59. struct d40_lli_pool {
  60. void *base;
  61. int size;
  62. /* Space for dst and src, plus an extra for padding */
  63. u8 pre_alloc_lli[3 * sizeof(struct d40_phy_lli)];
  64. };
  65. /**
  66. * struct d40_desc - A descriptor is one DMA job.
  67. *
  68. * @lli_phy: LLI settings for physical channel. Both src and dst=
  69. * points into the lli_pool, to base if lli_len > 1 or to pre_alloc_lli if
  70. * lli_len equals one.
  71. * @lli_log: Same as above but for logical channels.
  72. * @lli_pool: The pool with two entries pre-allocated.
  73. * @lli_len: Number of llis of current descriptor.
  74. * @lli_count: Number of transfered llis.
  75. * @lli_tx_len: Max number of LLIs per transfer, there can be
  76. * many transfer for one descriptor.
  77. * @txd: DMA engine struct. Used for among other things for communication
  78. * during a transfer.
  79. * @node: List entry.
  80. * @dir: The transfer direction of this job.
  81. * @is_in_client_list: true if the client owns this descriptor.
  82. *
  83. * This descriptor is used for both logical and physical transfers.
  84. */
  85. struct d40_desc {
  86. /* LLI physical */
  87. struct d40_phy_lli_bidir lli_phy;
  88. /* LLI logical */
  89. struct d40_log_lli_bidir lli_log;
  90. struct d40_lli_pool lli_pool;
  91. int lli_len;
  92. int lli_count;
  93. u32 lli_tx_len;
  94. struct dma_async_tx_descriptor txd;
  95. struct list_head node;
  96. enum dma_data_direction dir;
  97. bool is_in_client_list;
  98. };
  99. /**
  100. * struct d40_lcla_pool - LCLA pool settings and data.
  101. *
  102. * @base: The virtual address of LCLA. 18 bit aligned.
  103. * @base_unaligned: The orignal kmalloc pointer, if kmalloc is used.
  104. * This pointer is only there for clean-up on error.
  105. * @pages: The number of pages needed for all physical channels.
  106. * Only used later for clean-up on error
  107. * @lock: Lock to protect the content in this struct.
  108. * @alloc_map: Bitmap mapping between physical channel and LCLA entries.
  109. * @num_blocks: The number of entries of alloc_map. Equals to the
  110. * number of physical channels.
  111. */
  112. struct d40_lcla_pool {
  113. void *base;
  114. void *base_unaligned;
  115. int pages;
  116. spinlock_t lock;
  117. u32 *alloc_map;
  118. int num_blocks;
  119. };
  120. /**
  121. * struct d40_phy_res - struct for handling eventlines mapped to physical
  122. * channels.
  123. *
  124. * @lock: A lock protection this entity.
  125. * @num: The physical channel number of this entity.
  126. * @allocated_src: Bit mapped to show which src event line's are mapped to
  127. * this physical channel. Can also be free or physically allocated.
  128. * @allocated_dst: Same as for src but is dst.
  129. * allocated_dst and allocated_src uses the D40_ALLOC* defines as well as
  130. * event line number. Both allocated_src and allocated_dst can not be
  131. * allocated to a physical channel, since the interrupt handler has then
  132. * no way of figure out which one the interrupt belongs to.
  133. */
  134. struct d40_phy_res {
  135. spinlock_t lock;
  136. int num;
  137. u32 allocated_src;
  138. u32 allocated_dst;
  139. };
  140. struct d40_base;
  141. /**
  142. * struct d40_chan - Struct that describes a channel.
  143. *
  144. * @lock: A spinlock to protect this struct.
  145. * @log_num: The logical number, if any of this channel.
  146. * @completed: Starts with 1, after first interrupt it is set to dma engine's
  147. * current cookie.
  148. * @pending_tx: The number of pending transfers. Used between interrupt handler
  149. * and tasklet.
  150. * @busy: Set to true when transfer is ongoing on this channel.
  151. * @phy_chan: Pointer to physical channel which this instance runs on. If this
  152. * point is NULL, then the channel is not allocated.
  153. * @chan: DMA engine handle.
  154. * @tasklet: Tasklet that gets scheduled from interrupt context to complete a
  155. * transfer and call client callback.
  156. * @client: Cliented owned descriptor list.
  157. * @active: Active descriptor.
  158. * @queue: Queued jobs.
  159. * @dma_cfg: The client configuration of this dma channel.
  160. * @base: Pointer to the device instance struct.
  161. * @src_def_cfg: Default cfg register setting for src.
  162. * @dst_def_cfg: Default cfg register setting for dst.
  163. * @log_def: Default logical channel settings.
  164. * @lcla: Space for one dst src pair for logical channel transfers.
  165. * @lcpa: Pointer to dst and src lcpa settings.
  166. *
  167. * This struct can either "be" a logical or a physical channel.
  168. */
  169. struct d40_chan {
  170. spinlock_t lock;
  171. int log_num;
  172. /* ID of the most recent completed transfer */
  173. int completed;
  174. int pending_tx;
  175. bool busy;
  176. struct d40_phy_res *phy_chan;
  177. struct dma_chan chan;
  178. struct tasklet_struct tasklet;
  179. struct list_head client;
  180. struct list_head active;
  181. struct list_head queue;
  182. struct stedma40_chan_cfg dma_cfg;
  183. struct d40_base *base;
  184. /* Default register configurations */
  185. u32 src_def_cfg;
  186. u32 dst_def_cfg;
  187. struct d40_def_lcsp log_def;
  188. struct d40_lcla_elem lcla;
  189. struct d40_log_lli_full *lcpa;
  190. /* Runtime reconfiguration */
  191. dma_addr_t runtime_addr;
  192. enum dma_data_direction runtime_direction;
  193. };
  194. /**
  195. * struct d40_base - The big global struct, one for each probe'd instance.
  196. *
  197. * @interrupt_lock: Lock used to make sure one interrupt is handle a time.
  198. * @execmd_lock: Lock for execute command usage since several channels share
  199. * the same physical register.
  200. * @dev: The device structure.
  201. * @virtbase: The virtual base address of the DMA's register.
  202. * @rev: silicon revision detected.
  203. * @clk: Pointer to the DMA clock structure.
  204. * @phy_start: Physical memory start of the DMA registers.
  205. * @phy_size: Size of the DMA register map.
  206. * @irq: The IRQ number.
  207. * @num_phy_chans: The number of physical channels. Read from HW. This
  208. * is the number of available channels for this driver, not counting "Secure
  209. * mode" allocated physical channels.
  210. * @num_log_chans: The number of logical channels. Calculated from
  211. * num_phy_chans.
  212. * @dma_both: dma_device channels that can do both memcpy and slave transfers.
  213. * @dma_slave: dma_device channels that can do only do slave transfers.
  214. * @dma_memcpy: dma_device channels that can do only do memcpy transfers.
  215. * @phy_chans: Room for all possible physical channels in system.
  216. * @log_chans: Room for all possible logical channels in system.
  217. * @lookup_log_chans: Used to map interrupt number to logical channel. Points
  218. * to log_chans entries.
  219. * @lookup_phy_chans: Used to map interrupt number to physical channel. Points
  220. * to phy_chans entries.
  221. * @plat_data: Pointer to provided platform_data which is the driver
  222. * configuration.
  223. * @phy_res: Vector containing all physical channels.
  224. * @lcla_pool: lcla pool settings and data.
  225. * @lcpa_base: The virtual mapped address of LCPA.
  226. * @phy_lcpa: The physical address of the LCPA.
  227. * @lcpa_size: The size of the LCPA area.
  228. * @desc_slab: cache for descriptors.
  229. */
  230. struct d40_base {
  231. spinlock_t interrupt_lock;
  232. spinlock_t execmd_lock;
  233. struct device *dev;
  234. void __iomem *virtbase;
  235. u8 rev:4;
  236. struct clk *clk;
  237. phys_addr_t phy_start;
  238. resource_size_t phy_size;
  239. int irq;
  240. int num_phy_chans;
  241. int num_log_chans;
  242. struct dma_device dma_both;
  243. struct dma_device dma_slave;
  244. struct dma_device dma_memcpy;
  245. struct d40_chan *phy_chans;
  246. struct d40_chan *log_chans;
  247. struct d40_chan **lookup_log_chans;
  248. struct d40_chan **lookup_phy_chans;
  249. struct stedma40_platform_data *plat_data;
  250. /* Physical half channels */
  251. struct d40_phy_res *phy_res;
  252. struct d40_lcla_pool lcla_pool;
  253. void *lcpa_base;
  254. dma_addr_t phy_lcpa;
  255. resource_size_t lcpa_size;
  256. struct kmem_cache *desc_slab;
  257. };
  258. /**
  259. * struct d40_interrupt_lookup - lookup table for interrupt handler
  260. *
  261. * @src: Interrupt mask register.
  262. * @clr: Interrupt clear register.
  263. * @is_error: true if this is an error interrupt.
  264. * @offset: start delta in the lookup_log_chans in d40_base. If equals to
  265. * D40_PHY_CHAN, the lookup_phy_chans shall be used instead.
  266. */
  267. struct d40_interrupt_lookup {
  268. u32 src;
  269. u32 clr;
  270. bool is_error;
  271. int offset;
  272. };
  273. /**
  274. * struct d40_reg_val - simple lookup struct
  275. *
  276. * @reg: The register.
  277. * @val: The value that belongs to the register in reg.
  278. */
  279. struct d40_reg_val {
  280. unsigned int reg;
  281. unsigned int val;
  282. };
  283. static int d40_pool_lli_alloc(struct d40_desc *d40d,
  284. int lli_len, bool is_log)
  285. {
  286. u32 align;
  287. void *base;
  288. if (is_log)
  289. align = sizeof(struct d40_log_lli);
  290. else
  291. align = sizeof(struct d40_phy_lli);
  292. if (lli_len == 1) {
  293. base = d40d->lli_pool.pre_alloc_lli;
  294. d40d->lli_pool.size = sizeof(d40d->lli_pool.pre_alloc_lli);
  295. d40d->lli_pool.base = NULL;
  296. } else {
  297. d40d->lli_pool.size = ALIGN(lli_len * 2 * align, align);
  298. base = kmalloc(d40d->lli_pool.size + align, GFP_NOWAIT);
  299. d40d->lli_pool.base = base;
  300. if (d40d->lli_pool.base == NULL)
  301. return -ENOMEM;
  302. }
  303. if (is_log) {
  304. d40d->lli_log.src = PTR_ALIGN((struct d40_log_lli *) base,
  305. align);
  306. d40d->lli_log.dst = PTR_ALIGN(d40d->lli_log.src + lli_len,
  307. align);
  308. } else {
  309. d40d->lli_phy.src = PTR_ALIGN((struct d40_phy_lli *)base,
  310. align);
  311. d40d->lli_phy.dst = PTR_ALIGN(d40d->lli_phy.src + lli_len,
  312. align);
  313. d40d->lli_phy.src_addr = virt_to_phys(d40d->lli_phy.src);
  314. d40d->lli_phy.dst_addr = virt_to_phys(d40d->lli_phy.dst);
  315. }
  316. return 0;
  317. }
  318. static void d40_pool_lli_free(struct d40_desc *d40d)
  319. {
  320. kfree(d40d->lli_pool.base);
  321. d40d->lli_pool.base = NULL;
  322. d40d->lli_pool.size = 0;
  323. d40d->lli_log.src = NULL;
  324. d40d->lli_log.dst = NULL;
  325. d40d->lli_phy.src = NULL;
  326. d40d->lli_phy.dst = NULL;
  327. d40d->lli_phy.src_addr = 0;
  328. d40d->lli_phy.dst_addr = 0;
  329. }
  330. static dma_cookie_t d40_assign_cookie(struct d40_chan *d40c,
  331. struct d40_desc *desc)
  332. {
  333. dma_cookie_t cookie = d40c->chan.cookie;
  334. if (++cookie < 0)
  335. cookie = 1;
  336. d40c->chan.cookie = cookie;
  337. desc->txd.cookie = cookie;
  338. return cookie;
  339. }
  340. static void d40_desc_remove(struct d40_desc *d40d)
  341. {
  342. list_del(&d40d->node);
  343. }
  344. static struct d40_desc *d40_desc_get(struct d40_chan *d40c)
  345. {
  346. struct d40_desc *d;
  347. struct d40_desc *_d;
  348. if (!list_empty(&d40c->client)) {
  349. list_for_each_entry_safe(d, _d, &d40c->client, node)
  350. if (async_tx_test_ack(&d->txd)) {
  351. d40_pool_lli_free(d);
  352. d40_desc_remove(d);
  353. break;
  354. }
  355. } else {
  356. d = kmem_cache_alloc(d40c->base->desc_slab, GFP_NOWAIT);
  357. if (d != NULL) {
  358. memset(d, 0, sizeof(struct d40_desc));
  359. INIT_LIST_HEAD(&d->node);
  360. }
  361. }
  362. return d;
  363. }
  364. static void d40_desc_free(struct d40_chan *d40c, struct d40_desc *d40d)
  365. {
  366. kmem_cache_free(d40c->base->desc_slab, d40d);
  367. }
  368. static void d40_desc_submit(struct d40_chan *d40c, struct d40_desc *desc)
  369. {
  370. list_add_tail(&desc->node, &d40c->active);
  371. }
  372. static struct d40_desc *d40_first_active_get(struct d40_chan *d40c)
  373. {
  374. struct d40_desc *d;
  375. if (list_empty(&d40c->active))
  376. return NULL;
  377. d = list_first_entry(&d40c->active,
  378. struct d40_desc,
  379. node);
  380. return d;
  381. }
  382. static void d40_desc_queue(struct d40_chan *d40c, struct d40_desc *desc)
  383. {
  384. list_add_tail(&desc->node, &d40c->queue);
  385. }
  386. static struct d40_desc *d40_first_queued(struct d40_chan *d40c)
  387. {
  388. struct d40_desc *d;
  389. if (list_empty(&d40c->queue))
  390. return NULL;
  391. d = list_first_entry(&d40c->queue,
  392. struct d40_desc,
  393. node);
  394. return d;
  395. }
  396. /* Support functions for logical channels */
  397. static int d40_lcla_id_get(struct d40_chan *d40c)
  398. {
  399. int src_id = 0;
  400. int dst_id = 0;
  401. struct d40_log_lli *lcla_lidx_base =
  402. d40c->base->lcla_pool.base + d40c->phy_chan->num * 1024;
  403. int i;
  404. int lli_per_log = d40c->base->plat_data->llis_per_log;
  405. unsigned long flags;
  406. if (d40c->lcla.src_id >= 0 && d40c->lcla.dst_id >= 0)
  407. return 0;
  408. if (d40c->base->lcla_pool.num_blocks > 32)
  409. return -EINVAL;
  410. spin_lock_irqsave(&d40c->base->lcla_pool.lock, flags);
  411. for (i = 0; i < d40c->base->lcla_pool.num_blocks; i++) {
  412. if (!(d40c->base->lcla_pool.alloc_map[d40c->phy_chan->num] &
  413. (0x1 << i))) {
  414. d40c->base->lcla_pool.alloc_map[d40c->phy_chan->num] |=
  415. (0x1 << i);
  416. break;
  417. }
  418. }
  419. src_id = i;
  420. if (src_id >= d40c->base->lcla_pool.num_blocks)
  421. goto err;
  422. for (; i < d40c->base->lcla_pool.num_blocks; i++) {
  423. if (!(d40c->base->lcla_pool.alloc_map[d40c->phy_chan->num] &
  424. (0x1 << i))) {
  425. d40c->base->lcla_pool.alloc_map[d40c->phy_chan->num] |=
  426. (0x1 << i);
  427. break;
  428. }
  429. }
  430. dst_id = i;
  431. if (dst_id == src_id)
  432. goto err;
  433. d40c->lcla.src_id = src_id;
  434. d40c->lcla.dst_id = dst_id;
  435. d40c->lcla.dst = lcla_lidx_base + dst_id * lli_per_log + 1;
  436. d40c->lcla.src = lcla_lidx_base + src_id * lli_per_log + 1;
  437. spin_unlock_irqrestore(&d40c->base->lcla_pool.lock, flags);
  438. return 0;
  439. err:
  440. spin_unlock_irqrestore(&d40c->base->lcla_pool.lock, flags);
  441. return -EINVAL;
  442. }
  443. static int d40_channel_execute_command(struct d40_chan *d40c,
  444. enum d40_command command)
  445. {
  446. int status, i;
  447. void __iomem *active_reg;
  448. int ret = 0;
  449. unsigned long flags;
  450. u32 wmask;
  451. spin_lock_irqsave(&d40c->base->execmd_lock, flags);
  452. if (d40c->phy_chan->num % 2 == 0)
  453. active_reg = d40c->base->virtbase + D40_DREG_ACTIVE;
  454. else
  455. active_reg = d40c->base->virtbase + D40_DREG_ACTIVO;
  456. if (command == D40_DMA_SUSPEND_REQ) {
  457. status = (readl(active_reg) &
  458. D40_CHAN_POS_MASK(d40c->phy_chan->num)) >>
  459. D40_CHAN_POS(d40c->phy_chan->num);
  460. if (status == D40_DMA_SUSPENDED || status == D40_DMA_STOP)
  461. goto done;
  462. }
  463. wmask = 0xffffffff & ~(D40_CHAN_POS_MASK(d40c->phy_chan->num));
  464. writel(wmask | (command << D40_CHAN_POS(d40c->phy_chan->num)),
  465. active_reg);
  466. if (command == D40_DMA_SUSPEND_REQ) {
  467. for (i = 0 ; i < D40_SUSPEND_MAX_IT; i++) {
  468. status = (readl(active_reg) &
  469. D40_CHAN_POS_MASK(d40c->phy_chan->num)) >>
  470. D40_CHAN_POS(d40c->phy_chan->num);
  471. cpu_relax();
  472. /*
  473. * Reduce the number of bus accesses while
  474. * waiting for the DMA to suspend.
  475. */
  476. udelay(3);
  477. if (status == D40_DMA_STOP ||
  478. status == D40_DMA_SUSPENDED)
  479. break;
  480. }
  481. if (i == D40_SUSPEND_MAX_IT) {
  482. dev_err(&d40c->chan.dev->device,
  483. "[%s]: unable to suspend the chl %d (log: %d) status %x\n",
  484. __func__, d40c->phy_chan->num, d40c->log_num,
  485. status);
  486. dump_stack();
  487. ret = -EBUSY;
  488. }
  489. }
  490. done:
  491. spin_unlock_irqrestore(&d40c->base->execmd_lock, flags);
  492. return ret;
  493. }
  494. static void d40_term_all(struct d40_chan *d40c)
  495. {
  496. struct d40_desc *d40d;
  497. unsigned long flags;
  498. /* Release active descriptors */
  499. while ((d40d = d40_first_active_get(d40c))) {
  500. d40_desc_remove(d40d);
  501. /* Return desc to free-list */
  502. d40_desc_free(d40c, d40d);
  503. }
  504. /* Release queued descriptors waiting for transfer */
  505. while ((d40d = d40_first_queued(d40c))) {
  506. d40_desc_remove(d40d);
  507. /* Return desc to free-list */
  508. d40_desc_free(d40c, d40d);
  509. }
  510. spin_lock_irqsave(&d40c->base->lcla_pool.lock, flags);
  511. d40c->base->lcla_pool.alloc_map[d40c->phy_chan->num] &=
  512. (~(0x1 << d40c->lcla.dst_id));
  513. d40c->base->lcla_pool.alloc_map[d40c->phy_chan->num] &=
  514. (~(0x1 << d40c->lcla.src_id));
  515. d40c->lcla.src_id = -1;
  516. d40c->lcla.dst_id = -1;
  517. spin_unlock_irqrestore(&d40c->base->lcla_pool.lock, flags);
  518. d40c->pending_tx = 0;
  519. d40c->busy = false;
  520. }
  521. static void d40_config_set_event(struct d40_chan *d40c, bool do_enable)
  522. {
  523. u32 val;
  524. unsigned long flags;
  525. /* Notice, that disable requires the physical channel to be stopped */
  526. if (do_enable)
  527. val = D40_ACTIVATE_EVENTLINE;
  528. else
  529. val = D40_DEACTIVATE_EVENTLINE;
  530. spin_lock_irqsave(&d40c->phy_chan->lock, flags);
  531. /* Enable event line connected to device (or memcpy) */
  532. if ((d40c->dma_cfg.dir == STEDMA40_PERIPH_TO_MEM) ||
  533. (d40c->dma_cfg.dir == STEDMA40_PERIPH_TO_PERIPH)) {
  534. u32 event = D40_TYPE_TO_EVENT(d40c->dma_cfg.src_dev_type);
  535. writel((val << D40_EVENTLINE_POS(event)) |
  536. ~D40_EVENTLINE_MASK(event),
  537. d40c->base->virtbase + D40_DREG_PCBASE +
  538. d40c->phy_chan->num * D40_DREG_PCDELTA +
  539. D40_CHAN_REG_SSLNK);
  540. }
  541. if (d40c->dma_cfg.dir != STEDMA40_PERIPH_TO_MEM) {
  542. u32 event = D40_TYPE_TO_EVENT(d40c->dma_cfg.dst_dev_type);
  543. writel((val << D40_EVENTLINE_POS(event)) |
  544. ~D40_EVENTLINE_MASK(event),
  545. d40c->base->virtbase + D40_DREG_PCBASE +
  546. d40c->phy_chan->num * D40_DREG_PCDELTA +
  547. D40_CHAN_REG_SDLNK);
  548. }
  549. spin_unlock_irqrestore(&d40c->phy_chan->lock, flags);
  550. }
  551. static u32 d40_chan_has_events(struct d40_chan *d40c)
  552. {
  553. u32 val;
  554. val = readl(d40c->base->virtbase + D40_DREG_PCBASE +
  555. d40c->phy_chan->num * D40_DREG_PCDELTA +
  556. D40_CHAN_REG_SSLNK);
  557. val |= readl(d40c->base->virtbase + D40_DREG_PCBASE +
  558. d40c->phy_chan->num * D40_DREG_PCDELTA +
  559. D40_CHAN_REG_SDLNK);
  560. return val;
  561. }
  562. static void d40_config_enable_lidx(struct d40_chan *d40c)
  563. {
  564. /* Set LIDX for lcla */
  565. writel((d40c->phy_chan->num << D40_SREG_ELEM_LOG_LIDX_POS) &
  566. D40_SREG_ELEM_LOG_LIDX_MASK,
  567. d40c->base->virtbase + D40_DREG_PCBASE +
  568. d40c->phy_chan->num * D40_DREG_PCDELTA + D40_CHAN_REG_SDELT);
  569. writel((d40c->phy_chan->num << D40_SREG_ELEM_LOG_LIDX_POS) &
  570. D40_SREG_ELEM_LOG_LIDX_MASK,
  571. d40c->base->virtbase + D40_DREG_PCBASE +
  572. d40c->phy_chan->num * D40_DREG_PCDELTA + D40_CHAN_REG_SSELT);
  573. }
  574. static int d40_config_write(struct d40_chan *d40c)
  575. {
  576. u32 addr_base;
  577. u32 var;
  578. int res;
  579. res = d40_channel_execute_command(d40c, D40_DMA_SUSPEND_REQ);
  580. if (res)
  581. return res;
  582. /* Odd addresses are even addresses + 4 */
  583. addr_base = (d40c->phy_chan->num % 2) * 4;
  584. /* Setup channel mode to logical or physical */
  585. var = ((u32)(d40c->log_num != D40_PHY_CHAN) + 1) <<
  586. D40_CHAN_POS(d40c->phy_chan->num);
  587. writel(var, d40c->base->virtbase + D40_DREG_PRMSE + addr_base);
  588. /* Setup operational mode option register */
  589. var = ((d40c->dma_cfg.channel_type >> STEDMA40_INFO_CH_MODE_OPT_POS) &
  590. 0x3) << D40_CHAN_POS(d40c->phy_chan->num);
  591. writel(var, d40c->base->virtbase + D40_DREG_PRMOE + addr_base);
  592. if (d40c->log_num != D40_PHY_CHAN) {
  593. /* Set default config for CFG reg */
  594. writel(d40c->src_def_cfg,
  595. d40c->base->virtbase + D40_DREG_PCBASE +
  596. d40c->phy_chan->num * D40_DREG_PCDELTA +
  597. D40_CHAN_REG_SSCFG);
  598. writel(d40c->dst_def_cfg,
  599. d40c->base->virtbase + D40_DREG_PCBASE +
  600. d40c->phy_chan->num * D40_DREG_PCDELTA +
  601. D40_CHAN_REG_SDCFG);
  602. d40_config_enable_lidx(d40c);
  603. }
  604. return res;
  605. }
  606. static void d40_desc_load(struct d40_chan *d40c, struct d40_desc *d40d)
  607. {
  608. if (d40d->lli_phy.dst && d40d->lli_phy.src) {
  609. d40_phy_lli_write(d40c->base->virtbase,
  610. d40c->phy_chan->num,
  611. d40d->lli_phy.dst,
  612. d40d->lli_phy.src);
  613. } else if (d40d->lli_log.dst && d40d->lli_log.src) {
  614. struct d40_log_lli *src = d40d->lli_log.src;
  615. struct d40_log_lli *dst = d40d->lli_log.dst;
  616. int s;
  617. src += d40d->lli_count;
  618. dst += d40d->lli_count;
  619. s = d40_log_lli_write(d40c->lcpa,
  620. d40c->lcla.src, d40c->lcla.dst,
  621. dst, src,
  622. d40c->base->plat_data->llis_per_log);
  623. /* If s equals to zero, the job is not linked */
  624. if (s > 0) {
  625. (void) dma_map_single(d40c->base->dev, d40c->lcla.src,
  626. s * sizeof(struct d40_log_lli),
  627. DMA_TO_DEVICE);
  628. (void) dma_map_single(d40c->base->dev, d40c->lcla.dst,
  629. s * sizeof(struct d40_log_lli),
  630. DMA_TO_DEVICE);
  631. }
  632. }
  633. d40d->lli_count += d40d->lli_tx_len;
  634. }
  635. static dma_cookie_t d40_tx_submit(struct dma_async_tx_descriptor *tx)
  636. {
  637. struct d40_chan *d40c = container_of(tx->chan,
  638. struct d40_chan,
  639. chan);
  640. struct d40_desc *d40d = container_of(tx, struct d40_desc, txd);
  641. unsigned long flags;
  642. spin_lock_irqsave(&d40c->lock, flags);
  643. tx->cookie = d40_assign_cookie(d40c, d40d);
  644. d40_desc_queue(d40c, d40d);
  645. spin_unlock_irqrestore(&d40c->lock, flags);
  646. return tx->cookie;
  647. }
  648. static int d40_start(struct d40_chan *d40c)
  649. {
  650. if (d40c->base->rev == 0) {
  651. int err;
  652. if (d40c->log_num != D40_PHY_CHAN) {
  653. err = d40_channel_execute_command(d40c,
  654. D40_DMA_SUSPEND_REQ);
  655. if (err)
  656. return err;
  657. }
  658. }
  659. if (d40c->log_num != D40_PHY_CHAN)
  660. d40_config_set_event(d40c, true);
  661. return d40_channel_execute_command(d40c, D40_DMA_RUN);
  662. }
  663. static struct d40_desc *d40_queue_start(struct d40_chan *d40c)
  664. {
  665. struct d40_desc *d40d;
  666. int err;
  667. /* Start queued jobs, if any */
  668. d40d = d40_first_queued(d40c);
  669. if (d40d != NULL) {
  670. d40c->busy = true;
  671. /* Remove from queue */
  672. d40_desc_remove(d40d);
  673. /* Add to active queue */
  674. d40_desc_submit(d40c, d40d);
  675. /* Initiate DMA job */
  676. d40_desc_load(d40c, d40d);
  677. /* Start dma job */
  678. err = d40_start(d40c);
  679. if (err)
  680. return NULL;
  681. }
  682. return d40d;
  683. }
  684. /* called from interrupt context */
  685. static void dma_tc_handle(struct d40_chan *d40c)
  686. {
  687. struct d40_desc *d40d;
  688. if (!d40c->phy_chan)
  689. return;
  690. /* Get first active entry from list */
  691. d40d = d40_first_active_get(d40c);
  692. if (d40d == NULL)
  693. return;
  694. if (d40d->lli_count < d40d->lli_len) {
  695. d40_desc_load(d40c, d40d);
  696. /* Start dma job */
  697. (void) d40_start(d40c);
  698. return;
  699. }
  700. if (d40_queue_start(d40c) == NULL)
  701. d40c->busy = false;
  702. d40c->pending_tx++;
  703. tasklet_schedule(&d40c->tasklet);
  704. }
  705. static void dma_tasklet(unsigned long data)
  706. {
  707. struct d40_chan *d40c = (struct d40_chan *) data;
  708. struct d40_desc *d40d_fin;
  709. unsigned long flags;
  710. dma_async_tx_callback callback;
  711. void *callback_param;
  712. spin_lock_irqsave(&d40c->lock, flags);
  713. /* Get first active entry from list */
  714. d40d_fin = d40_first_active_get(d40c);
  715. if (d40d_fin == NULL)
  716. goto err;
  717. d40c->completed = d40d_fin->txd.cookie;
  718. /*
  719. * If terminating a channel pending_tx is set to zero.
  720. * This prevents any finished active jobs to return to the client.
  721. */
  722. if (d40c->pending_tx == 0) {
  723. spin_unlock_irqrestore(&d40c->lock, flags);
  724. return;
  725. }
  726. /* Callback to client */
  727. callback = d40d_fin->txd.callback;
  728. callback_param = d40d_fin->txd.callback_param;
  729. if (async_tx_test_ack(&d40d_fin->txd)) {
  730. d40_pool_lli_free(d40d_fin);
  731. d40_desc_remove(d40d_fin);
  732. /* Return desc to free-list */
  733. d40_desc_free(d40c, d40d_fin);
  734. } else {
  735. if (!d40d_fin->is_in_client_list) {
  736. d40_desc_remove(d40d_fin);
  737. list_add_tail(&d40d_fin->node, &d40c->client);
  738. d40d_fin->is_in_client_list = true;
  739. }
  740. }
  741. d40c->pending_tx--;
  742. if (d40c->pending_tx)
  743. tasklet_schedule(&d40c->tasklet);
  744. spin_unlock_irqrestore(&d40c->lock, flags);
  745. if (callback)
  746. callback(callback_param);
  747. return;
  748. err:
  749. /* Rescue manouver if receiving double interrupts */
  750. if (d40c->pending_tx > 0)
  751. d40c->pending_tx--;
  752. spin_unlock_irqrestore(&d40c->lock, flags);
  753. }
  754. static irqreturn_t d40_handle_interrupt(int irq, void *data)
  755. {
  756. static const struct d40_interrupt_lookup il[] = {
  757. {D40_DREG_LCTIS0, D40_DREG_LCICR0, false, 0},
  758. {D40_DREG_LCTIS1, D40_DREG_LCICR1, false, 32},
  759. {D40_DREG_LCTIS2, D40_DREG_LCICR2, false, 64},
  760. {D40_DREG_LCTIS3, D40_DREG_LCICR3, false, 96},
  761. {D40_DREG_LCEIS0, D40_DREG_LCICR0, true, 0},
  762. {D40_DREG_LCEIS1, D40_DREG_LCICR1, true, 32},
  763. {D40_DREG_LCEIS2, D40_DREG_LCICR2, true, 64},
  764. {D40_DREG_LCEIS3, D40_DREG_LCICR3, true, 96},
  765. {D40_DREG_PCTIS, D40_DREG_PCICR, false, D40_PHY_CHAN},
  766. {D40_DREG_PCEIS, D40_DREG_PCICR, true, D40_PHY_CHAN},
  767. };
  768. int i;
  769. u32 regs[ARRAY_SIZE(il)];
  770. u32 idx;
  771. u32 row;
  772. long chan = -1;
  773. struct d40_chan *d40c;
  774. unsigned long flags;
  775. struct d40_base *base = data;
  776. spin_lock_irqsave(&base->interrupt_lock, flags);
  777. /* Read interrupt status of both logical and physical channels */
  778. for (i = 0; i < ARRAY_SIZE(il); i++)
  779. regs[i] = readl(base->virtbase + il[i].src);
  780. for (;;) {
  781. chan = find_next_bit((unsigned long *)regs,
  782. BITS_PER_LONG * ARRAY_SIZE(il), chan + 1);
  783. /* No more set bits found? */
  784. if (chan == BITS_PER_LONG * ARRAY_SIZE(il))
  785. break;
  786. row = chan / BITS_PER_LONG;
  787. idx = chan & (BITS_PER_LONG - 1);
  788. /* ACK interrupt */
  789. writel(1 << idx, base->virtbase + il[row].clr);
  790. if (il[row].offset == D40_PHY_CHAN)
  791. d40c = base->lookup_phy_chans[idx];
  792. else
  793. d40c = base->lookup_log_chans[il[row].offset + idx];
  794. spin_lock(&d40c->lock);
  795. if (!il[row].is_error)
  796. dma_tc_handle(d40c);
  797. else
  798. dev_err(base->dev,
  799. "[%s] IRQ chan: %ld offset %d idx %d\n",
  800. __func__, chan, il[row].offset, idx);
  801. spin_unlock(&d40c->lock);
  802. }
  803. spin_unlock_irqrestore(&base->interrupt_lock, flags);
  804. return IRQ_HANDLED;
  805. }
  806. static int d40_validate_conf(struct d40_chan *d40c,
  807. struct stedma40_chan_cfg *conf)
  808. {
  809. int res = 0;
  810. u32 dst_event_group = D40_TYPE_TO_GROUP(conf->dst_dev_type);
  811. u32 src_event_group = D40_TYPE_TO_GROUP(conf->src_dev_type);
  812. bool is_log = (conf->channel_type & STEDMA40_CHANNEL_IN_OPER_MODE)
  813. == STEDMA40_CHANNEL_IN_LOG_MODE;
  814. if (!conf->dir) {
  815. dev_err(&d40c->chan.dev->device, "[%s] Invalid direction.\n",
  816. __func__);
  817. res = -EINVAL;
  818. }
  819. if (conf->dst_dev_type != STEDMA40_DEV_DST_MEMORY &&
  820. d40c->base->plat_data->dev_tx[conf->dst_dev_type] == 0 &&
  821. d40c->runtime_addr == 0) {
  822. dev_err(&d40c->chan.dev->device,
  823. "[%s] Invalid TX channel address (%d)\n",
  824. __func__, conf->dst_dev_type);
  825. res = -EINVAL;
  826. }
  827. if (conf->src_dev_type != STEDMA40_DEV_SRC_MEMORY &&
  828. d40c->base->plat_data->dev_rx[conf->src_dev_type] == 0 &&
  829. d40c->runtime_addr == 0) {
  830. dev_err(&d40c->chan.dev->device,
  831. "[%s] Invalid RX channel address (%d)\n",
  832. __func__, conf->src_dev_type);
  833. res = -EINVAL;
  834. }
  835. if (conf->dir == STEDMA40_MEM_TO_PERIPH &&
  836. dst_event_group == STEDMA40_DEV_DST_MEMORY) {
  837. dev_err(&d40c->chan.dev->device, "[%s] Invalid dst\n",
  838. __func__);
  839. res = -EINVAL;
  840. }
  841. if (conf->dir == STEDMA40_PERIPH_TO_MEM &&
  842. src_event_group == STEDMA40_DEV_SRC_MEMORY) {
  843. dev_err(&d40c->chan.dev->device, "[%s] Invalid src\n",
  844. __func__);
  845. res = -EINVAL;
  846. }
  847. if (src_event_group == STEDMA40_DEV_SRC_MEMORY &&
  848. dst_event_group == STEDMA40_DEV_DST_MEMORY && is_log) {
  849. dev_err(&d40c->chan.dev->device,
  850. "[%s] No event line\n", __func__);
  851. res = -EINVAL;
  852. }
  853. if (conf->dir == STEDMA40_PERIPH_TO_PERIPH &&
  854. (src_event_group != dst_event_group)) {
  855. dev_err(&d40c->chan.dev->device,
  856. "[%s] Invalid event group\n", __func__);
  857. res = -EINVAL;
  858. }
  859. if (conf->dir == STEDMA40_PERIPH_TO_PERIPH) {
  860. /*
  861. * DMAC HW supports it. Will be added to this driver,
  862. * in case any dma client requires it.
  863. */
  864. dev_err(&d40c->chan.dev->device,
  865. "[%s] periph to periph not supported\n",
  866. __func__);
  867. res = -EINVAL;
  868. }
  869. return res;
  870. }
  871. static bool d40_alloc_mask_set(struct d40_phy_res *phy, bool is_src,
  872. int log_event_line, bool is_log)
  873. {
  874. unsigned long flags;
  875. spin_lock_irqsave(&phy->lock, flags);
  876. if (!is_log) {
  877. /* Physical interrupts are masked per physical full channel */
  878. if (phy->allocated_src == D40_ALLOC_FREE &&
  879. phy->allocated_dst == D40_ALLOC_FREE) {
  880. phy->allocated_dst = D40_ALLOC_PHY;
  881. phy->allocated_src = D40_ALLOC_PHY;
  882. goto found;
  883. } else
  884. goto not_found;
  885. }
  886. /* Logical channel */
  887. if (is_src) {
  888. if (phy->allocated_src == D40_ALLOC_PHY)
  889. goto not_found;
  890. if (phy->allocated_src == D40_ALLOC_FREE)
  891. phy->allocated_src = D40_ALLOC_LOG_FREE;
  892. if (!(phy->allocated_src & (1 << log_event_line))) {
  893. phy->allocated_src |= 1 << log_event_line;
  894. goto found;
  895. } else
  896. goto not_found;
  897. } else {
  898. if (phy->allocated_dst == D40_ALLOC_PHY)
  899. goto not_found;
  900. if (phy->allocated_dst == D40_ALLOC_FREE)
  901. phy->allocated_dst = D40_ALLOC_LOG_FREE;
  902. if (!(phy->allocated_dst & (1 << log_event_line))) {
  903. phy->allocated_dst |= 1 << log_event_line;
  904. goto found;
  905. } else
  906. goto not_found;
  907. }
  908. not_found:
  909. spin_unlock_irqrestore(&phy->lock, flags);
  910. return false;
  911. found:
  912. spin_unlock_irqrestore(&phy->lock, flags);
  913. return true;
  914. }
  915. static bool d40_alloc_mask_free(struct d40_phy_res *phy, bool is_src,
  916. int log_event_line)
  917. {
  918. unsigned long flags;
  919. bool is_free = false;
  920. spin_lock_irqsave(&phy->lock, flags);
  921. if (!log_event_line) {
  922. /* Physical interrupts are masked per physical full channel */
  923. phy->allocated_dst = D40_ALLOC_FREE;
  924. phy->allocated_src = D40_ALLOC_FREE;
  925. is_free = true;
  926. goto out;
  927. }
  928. /* Logical channel */
  929. if (is_src) {
  930. phy->allocated_src &= ~(1 << log_event_line);
  931. if (phy->allocated_src == D40_ALLOC_LOG_FREE)
  932. phy->allocated_src = D40_ALLOC_FREE;
  933. } else {
  934. phy->allocated_dst &= ~(1 << log_event_line);
  935. if (phy->allocated_dst == D40_ALLOC_LOG_FREE)
  936. phy->allocated_dst = D40_ALLOC_FREE;
  937. }
  938. is_free = ((phy->allocated_src | phy->allocated_dst) ==
  939. D40_ALLOC_FREE);
  940. out:
  941. spin_unlock_irqrestore(&phy->lock, flags);
  942. return is_free;
  943. }
  944. static int d40_allocate_channel(struct d40_chan *d40c)
  945. {
  946. int dev_type;
  947. int event_group;
  948. int event_line;
  949. struct d40_phy_res *phys;
  950. int i;
  951. int j;
  952. int log_num;
  953. bool is_src;
  954. bool is_log = (d40c->dma_cfg.channel_type &
  955. STEDMA40_CHANNEL_IN_OPER_MODE)
  956. == STEDMA40_CHANNEL_IN_LOG_MODE;
  957. phys = d40c->base->phy_res;
  958. if (d40c->dma_cfg.dir == STEDMA40_PERIPH_TO_MEM) {
  959. dev_type = d40c->dma_cfg.src_dev_type;
  960. log_num = 2 * dev_type;
  961. is_src = true;
  962. } else if (d40c->dma_cfg.dir == STEDMA40_MEM_TO_PERIPH ||
  963. d40c->dma_cfg.dir == STEDMA40_MEM_TO_MEM) {
  964. /* dst event lines are used for logical memcpy */
  965. dev_type = d40c->dma_cfg.dst_dev_type;
  966. log_num = 2 * dev_type + 1;
  967. is_src = false;
  968. } else
  969. return -EINVAL;
  970. event_group = D40_TYPE_TO_GROUP(dev_type);
  971. event_line = D40_TYPE_TO_EVENT(dev_type);
  972. if (!is_log) {
  973. if (d40c->dma_cfg.dir == STEDMA40_MEM_TO_MEM) {
  974. /* Find physical half channel */
  975. for (i = 0; i < d40c->base->num_phy_chans; i++) {
  976. if (d40_alloc_mask_set(&phys[i], is_src,
  977. 0, is_log))
  978. goto found_phy;
  979. }
  980. } else
  981. for (j = 0; j < d40c->base->num_phy_chans; j += 8) {
  982. int phy_num = j + event_group * 2;
  983. for (i = phy_num; i < phy_num + 2; i++) {
  984. if (d40_alloc_mask_set(&phys[i],
  985. is_src,
  986. 0,
  987. is_log))
  988. goto found_phy;
  989. }
  990. }
  991. return -EINVAL;
  992. found_phy:
  993. d40c->phy_chan = &phys[i];
  994. d40c->log_num = D40_PHY_CHAN;
  995. goto out;
  996. }
  997. if (dev_type == -1)
  998. return -EINVAL;
  999. /* Find logical channel */
  1000. for (j = 0; j < d40c->base->num_phy_chans; j += 8) {
  1001. int phy_num = j + event_group * 2;
  1002. /*
  1003. * Spread logical channels across all available physical rather
  1004. * than pack every logical channel at the first available phy
  1005. * channels.
  1006. */
  1007. if (is_src) {
  1008. for (i = phy_num; i < phy_num + 2; i++) {
  1009. if (d40_alloc_mask_set(&phys[i], is_src,
  1010. event_line, is_log))
  1011. goto found_log;
  1012. }
  1013. } else {
  1014. for (i = phy_num + 1; i >= phy_num; i--) {
  1015. if (d40_alloc_mask_set(&phys[i], is_src,
  1016. event_line, is_log))
  1017. goto found_log;
  1018. }
  1019. }
  1020. }
  1021. return -EINVAL;
  1022. found_log:
  1023. d40c->phy_chan = &phys[i];
  1024. d40c->log_num = log_num;
  1025. out:
  1026. if (is_log)
  1027. d40c->base->lookup_log_chans[d40c->log_num] = d40c;
  1028. else
  1029. d40c->base->lookup_phy_chans[d40c->phy_chan->num] = d40c;
  1030. return 0;
  1031. }
  1032. static int d40_config_memcpy(struct d40_chan *d40c)
  1033. {
  1034. dma_cap_mask_t cap = d40c->chan.device->cap_mask;
  1035. if (dma_has_cap(DMA_MEMCPY, cap) && !dma_has_cap(DMA_SLAVE, cap)) {
  1036. d40c->dma_cfg = *d40c->base->plat_data->memcpy_conf_log;
  1037. d40c->dma_cfg.src_dev_type = STEDMA40_DEV_SRC_MEMORY;
  1038. d40c->dma_cfg.dst_dev_type = d40c->base->plat_data->
  1039. memcpy[d40c->chan.chan_id];
  1040. } else if (dma_has_cap(DMA_MEMCPY, cap) &&
  1041. dma_has_cap(DMA_SLAVE, cap)) {
  1042. d40c->dma_cfg = *d40c->base->plat_data->memcpy_conf_phy;
  1043. } else {
  1044. dev_err(&d40c->chan.dev->device, "[%s] No memcpy\n",
  1045. __func__);
  1046. return -EINVAL;
  1047. }
  1048. return 0;
  1049. }
  1050. static int d40_free_dma(struct d40_chan *d40c)
  1051. {
  1052. int res = 0;
  1053. u32 event;
  1054. struct d40_phy_res *phy = d40c->phy_chan;
  1055. bool is_src;
  1056. struct d40_desc *d;
  1057. struct d40_desc *_d;
  1058. /* Terminate all queued and active transfers */
  1059. d40_term_all(d40c);
  1060. /* Release client owned descriptors */
  1061. if (!list_empty(&d40c->client))
  1062. list_for_each_entry_safe(d, _d, &d40c->client, node) {
  1063. d40_pool_lli_free(d);
  1064. d40_desc_remove(d);
  1065. /* Return desc to free-list */
  1066. d40_desc_free(d40c, d);
  1067. }
  1068. if (phy == NULL) {
  1069. dev_err(&d40c->chan.dev->device, "[%s] phy == null\n",
  1070. __func__);
  1071. return -EINVAL;
  1072. }
  1073. if (phy->allocated_src == D40_ALLOC_FREE &&
  1074. phy->allocated_dst == D40_ALLOC_FREE) {
  1075. dev_err(&d40c->chan.dev->device, "[%s] channel already free\n",
  1076. __func__);
  1077. return -EINVAL;
  1078. }
  1079. if (d40c->dma_cfg.dir == STEDMA40_MEM_TO_PERIPH ||
  1080. d40c->dma_cfg.dir == STEDMA40_MEM_TO_MEM) {
  1081. event = D40_TYPE_TO_EVENT(d40c->dma_cfg.dst_dev_type);
  1082. is_src = false;
  1083. } else if (d40c->dma_cfg.dir == STEDMA40_PERIPH_TO_MEM) {
  1084. event = D40_TYPE_TO_EVENT(d40c->dma_cfg.src_dev_type);
  1085. is_src = true;
  1086. } else {
  1087. dev_err(&d40c->chan.dev->device,
  1088. "[%s] Unknown direction\n", __func__);
  1089. return -EINVAL;
  1090. }
  1091. res = d40_channel_execute_command(d40c, D40_DMA_SUSPEND_REQ);
  1092. if (res) {
  1093. dev_err(&d40c->chan.dev->device, "[%s] suspend failed\n",
  1094. __func__);
  1095. return res;
  1096. }
  1097. if (d40c->log_num != D40_PHY_CHAN) {
  1098. /* Release logical channel, deactivate the event line */
  1099. d40_config_set_event(d40c, false);
  1100. d40c->base->lookup_log_chans[d40c->log_num] = NULL;
  1101. /*
  1102. * Check if there are more logical allocation
  1103. * on this phy channel.
  1104. */
  1105. if (!d40_alloc_mask_free(phy, is_src, event)) {
  1106. /* Resume the other logical channels if any */
  1107. if (d40_chan_has_events(d40c)) {
  1108. res = d40_channel_execute_command(d40c,
  1109. D40_DMA_RUN);
  1110. if (res) {
  1111. dev_err(&d40c->chan.dev->device,
  1112. "[%s] Executing RUN command\n",
  1113. __func__);
  1114. return res;
  1115. }
  1116. }
  1117. return 0;
  1118. }
  1119. } else {
  1120. (void) d40_alloc_mask_free(phy, is_src, 0);
  1121. }
  1122. /* Release physical channel */
  1123. res = d40_channel_execute_command(d40c, D40_DMA_STOP);
  1124. if (res) {
  1125. dev_err(&d40c->chan.dev->device,
  1126. "[%s] Failed to stop channel\n", __func__);
  1127. return res;
  1128. }
  1129. d40c->phy_chan = NULL;
  1130. /* Invalidate channel type */
  1131. d40c->dma_cfg.channel_type = 0;
  1132. d40c->base->lookup_phy_chans[phy->num] = NULL;
  1133. return 0;
  1134. }
  1135. static int d40_pause(struct dma_chan *chan)
  1136. {
  1137. struct d40_chan *d40c =
  1138. container_of(chan, struct d40_chan, chan);
  1139. int res;
  1140. unsigned long flags;
  1141. spin_lock_irqsave(&d40c->lock, flags);
  1142. res = d40_channel_execute_command(d40c, D40_DMA_SUSPEND_REQ);
  1143. if (res == 0) {
  1144. if (d40c->log_num != D40_PHY_CHAN) {
  1145. d40_config_set_event(d40c, false);
  1146. /* Resume the other logical channels if any */
  1147. if (d40_chan_has_events(d40c))
  1148. res = d40_channel_execute_command(d40c,
  1149. D40_DMA_RUN);
  1150. }
  1151. }
  1152. spin_unlock_irqrestore(&d40c->lock, flags);
  1153. return res;
  1154. }
  1155. static bool d40_is_paused(struct d40_chan *d40c)
  1156. {
  1157. bool is_paused = false;
  1158. unsigned long flags;
  1159. void __iomem *active_reg;
  1160. u32 status;
  1161. u32 event;
  1162. spin_lock_irqsave(&d40c->lock, flags);
  1163. if (d40c->log_num == D40_PHY_CHAN) {
  1164. if (d40c->phy_chan->num % 2 == 0)
  1165. active_reg = d40c->base->virtbase + D40_DREG_ACTIVE;
  1166. else
  1167. active_reg = d40c->base->virtbase + D40_DREG_ACTIVO;
  1168. status = (readl(active_reg) &
  1169. D40_CHAN_POS_MASK(d40c->phy_chan->num)) >>
  1170. D40_CHAN_POS(d40c->phy_chan->num);
  1171. if (status == D40_DMA_SUSPENDED || status == D40_DMA_STOP)
  1172. is_paused = true;
  1173. goto _exit;
  1174. }
  1175. if (d40c->dma_cfg.dir == STEDMA40_MEM_TO_PERIPH ||
  1176. d40c->dma_cfg.dir == STEDMA40_MEM_TO_MEM)
  1177. event = D40_TYPE_TO_EVENT(d40c->dma_cfg.dst_dev_type);
  1178. else if (d40c->dma_cfg.dir == STEDMA40_PERIPH_TO_MEM)
  1179. event = D40_TYPE_TO_EVENT(d40c->dma_cfg.src_dev_type);
  1180. else {
  1181. dev_err(&d40c->chan.dev->device,
  1182. "[%s] Unknown direction\n", __func__);
  1183. goto _exit;
  1184. }
  1185. status = d40_chan_has_events(d40c);
  1186. status = (status & D40_EVENTLINE_MASK(event)) >>
  1187. D40_EVENTLINE_POS(event);
  1188. if (status != D40_DMA_RUN)
  1189. is_paused = true;
  1190. _exit:
  1191. spin_unlock_irqrestore(&d40c->lock, flags);
  1192. return is_paused;
  1193. }
  1194. static bool d40_tx_is_linked(struct d40_chan *d40c)
  1195. {
  1196. bool is_link;
  1197. if (d40c->log_num != D40_PHY_CHAN)
  1198. is_link = readl(&d40c->lcpa->lcsp3) & D40_MEM_LCSP3_DLOS_MASK;
  1199. else
  1200. is_link = readl(d40c->base->virtbase + D40_DREG_PCBASE +
  1201. d40c->phy_chan->num * D40_DREG_PCDELTA +
  1202. D40_CHAN_REG_SDLNK) &
  1203. D40_SREG_LNK_PHYS_LNK_MASK;
  1204. return is_link;
  1205. }
  1206. static u32 d40_residue(struct d40_chan *d40c)
  1207. {
  1208. u32 num_elt;
  1209. if (d40c->log_num != D40_PHY_CHAN)
  1210. num_elt = (readl(&d40c->lcpa->lcsp2) & D40_MEM_LCSP2_ECNT_MASK)
  1211. >> D40_MEM_LCSP2_ECNT_POS;
  1212. else
  1213. num_elt = (readl(d40c->base->virtbase + D40_DREG_PCBASE +
  1214. d40c->phy_chan->num * D40_DREG_PCDELTA +
  1215. D40_CHAN_REG_SDELT) &
  1216. D40_SREG_ELEM_PHY_ECNT_MASK) >>
  1217. D40_SREG_ELEM_PHY_ECNT_POS;
  1218. return num_elt * (1 << d40c->dma_cfg.dst_info.data_width);
  1219. }
  1220. static int d40_resume(struct dma_chan *chan)
  1221. {
  1222. struct d40_chan *d40c =
  1223. container_of(chan, struct d40_chan, chan);
  1224. int res = 0;
  1225. unsigned long flags;
  1226. spin_lock_irqsave(&d40c->lock, flags);
  1227. if (d40c->base->rev == 0)
  1228. if (d40c->log_num != D40_PHY_CHAN) {
  1229. res = d40_channel_execute_command(d40c,
  1230. D40_DMA_SUSPEND_REQ);
  1231. goto no_suspend;
  1232. }
  1233. /* If bytes left to transfer or linked tx resume job */
  1234. if (d40_residue(d40c) || d40_tx_is_linked(d40c)) {
  1235. if (d40c->log_num != D40_PHY_CHAN)
  1236. d40_config_set_event(d40c, true);
  1237. res = d40_channel_execute_command(d40c, D40_DMA_RUN);
  1238. }
  1239. no_suspend:
  1240. spin_unlock_irqrestore(&d40c->lock, flags);
  1241. return res;
  1242. }
  1243. static u32 stedma40_residue(struct dma_chan *chan)
  1244. {
  1245. struct d40_chan *d40c =
  1246. container_of(chan, struct d40_chan, chan);
  1247. u32 bytes_left;
  1248. unsigned long flags;
  1249. spin_lock_irqsave(&d40c->lock, flags);
  1250. bytes_left = d40_residue(d40c);
  1251. spin_unlock_irqrestore(&d40c->lock, flags);
  1252. return bytes_left;
  1253. }
  1254. /* Public DMA functions in addition to the DMA engine framework */
  1255. int stedma40_set_psize(struct dma_chan *chan,
  1256. int src_psize,
  1257. int dst_psize)
  1258. {
  1259. struct d40_chan *d40c =
  1260. container_of(chan, struct d40_chan, chan);
  1261. unsigned long flags;
  1262. spin_lock_irqsave(&d40c->lock, flags);
  1263. if (d40c->log_num != D40_PHY_CHAN) {
  1264. d40c->log_def.lcsp1 &= ~D40_MEM_LCSP1_SCFG_PSIZE_MASK;
  1265. d40c->log_def.lcsp3 &= ~D40_MEM_LCSP1_SCFG_PSIZE_MASK;
  1266. d40c->log_def.lcsp1 |= src_psize <<
  1267. D40_MEM_LCSP1_SCFG_PSIZE_POS;
  1268. d40c->log_def.lcsp3 |= dst_psize <<
  1269. D40_MEM_LCSP1_SCFG_PSIZE_POS;
  1270. goto out;
  1271. }
  1272. if (src_psize == STEDMA40_PSIZE_PHY_1)
  1273. d40c->src_def_cfg &= ~(1 << D40_SREG_CFG_PHY_PEN_POS);
  1274. else {
  1275. d40c->src_def_cfg |= 1 << D40_SREG_CFG_PHY_PEN_POS;
  1276. d40c->src_def_cfg &= ~(STEDMA40_PSIZE_PHY_16 <<
  1277. D40_SREG_CFG_PSIZE_POS);
  1278. d40c->src_def_cfg |= src_psize << D40_SREG_CFG_PSIZE_POS;
  1279. }
  1280. if (dst_psize == STEDMA40_PSIZE_PHY_1)
  1281. d40c->dst_def_cfg &= ~(1 << D40_SREG_CFG_PHY_PEN_POS);
  1282. else {
  1283. d40c->dst_def_cfg |= 1 << D40_SREG_CFG_PHY_PEN_POS;
  1284. d40c->dst_def_cfg &= ~(STEDMA40_PSIZE_PHY_16 <<
  1285. D40_SREG_CFG_PSIZE_POS);
  1286. d40c->dst_def_cfg |= dst_psize << D40_SREG_CFG_PSIZE_POS;
  1287. }
  1288. out:
  1289. spin_unlock_irqrestore(&d40c->lock, flags);
  1290. return 0;
  1291. }
  1292. EXPORT_SYMBOL(stedma40_set_psize);
  1293. struct dma_async_tx_descriptor *stedma40_memcpy_sg(struct dma_chan *chan,
  1294. struct scatterlist *sgl_dst,
  1295. struct scatterlist *sgl_src,
  1296. unsigned int sgl_len,
  1297. unsigned long dma_flags)
  1298. {
  1299. int res;
  1300. struct d40_desc *d40d;
  1301. struct d40_chan *d40c = container_of(chan, struct d40_chan,
  1302. chan);
  1303. unsigned long flags;
  1304. if (d40c->phy_chan == NULL) {
  1305. dev_err(&d40c->chan.dev->device,
  1306. "[%s] Unallocated channel.\n", __func__);
  1307. return ERR_PTR(-EINVAL);
  1308. }
  1309. spin_lock_irqsave(&d40c->lock, flags);
  1310. d40d = d40_desc_get(d40c);
  1311. if (d40d == NULL)
  1312. goto err;
  1313. d40d->lli_len = sgl_len;
  1314. d40d->lli_tx_len = d40d->lli_len;
  1315. d40d->txd.flags = dma_flags;
  1316. if (d40c->log_num != D40_PHY_CHAN) {
  1317. if (d40d->lli_len > d40c->base->plat_data->llis_per_log)
  1318. d40d->lli_tx_len = d40c->base->plat_data->llis_per_log;
  1319. if (sgl_len > 1)
  1320. /*
  1321. * Check if there is space available in lcla. If not,
  1322. * split list into 1-length and run only in lcpa
  1323. * space.
  1324. */
  1325. if (d40_lcla_id_get(d40c) != 0)
  1326. d40d->lli_tx_len = 1;
  1327. if (d40_pool_lli_alloc(d40d, sgl_len, true) < 0) {
  1328. dev_err(&d40c->chan.dev->device,
  1329. "[%s] Out of memory\n", __func__);
  1330. goto err;
  1331. }
  1332. (void) d40_log_sg_to_lli(d40c->lcla.src_id,
  1333. sgl_src,
  1334. sgl_len,
  1335. d40d->lli_log.src,
  1336. d40c->log_def.lcsp1,
  1337. d40c->dma_cfg.src_info.data_width,
  1338. dma_flags & DMA_PREP_INTERRUPT,
  1339. d40d->lli_tx_len,
  1340. d40c->base->plat_data->llis_per_log);
  1341. (void) d40_log_sg_to_lli(d40c->lcla.dst_id,
  1342. sgl_dst,
  1343. sgl_len,
  1344. d40d->lli_log.dst,
  1345. d40c->log_def.lcsp3,
  1346. d40c->dma_cfg.dst_info.data_width,
  1347. dma_flags & DMA_PREP_INTERRUPT,
  1348. d40d->lli_tx_len,
  1349. d40c->base->plat_data->llis_per_log);
  1350. } else {
  1351. if (d40_pool_lli_alloc(d40d, sgl_len, false) < 0) {
  1352. dev_err(&d40c->chan.dev->device,
  1353. "[%s] Out of memory\n", __func__);
  1354. goto err;
  1355. }
  1356. res = d40_phy_sg_to_lli(sgl_src,
  1357. sgl_len,
  1358. 0,
  1359. d40d->lli_phy.src,
  1360. d40d->lli_phy.src_addr,
  1361. d40c->src_def_cfg,
  1362. d40c->dma_cfg.src_info.data_width,
  1363. d40c->dma_cfg.src_info.psize,
  1364. true);
  1365. if (res < 0)
  1366. goto err;
  1367. res = d40_phy_sg_to_lli(sgl_dst,
  1368. sgl_len,
  1369. 0,
  1370. d40d->lli_phy.dst,
  1371. d40d->lli_phy.dst_addr,
  1372. d40c->dst_def_cfg,
  1373. d40c->dma_cfg.dst_info.data_width,
  1374. d40c->dma_cfg.dst_info.psize,
  1375. true);
  1376. if (res < 0)
  1377. goto err;
  1378. (void) dma_map_single(d40c->base->dev, d40d->lli_phy.src,
  1379. d40d->lli_pool.size, DMA_TO_DEVICE);
  1380. }
  1381. dma_async_tx_descriptor_init(&d40d->txd, chan);
  1382. d40d->txd.tx_submit = d40_tx_submit;
  1383. spin_unlock_irqrestore(&d40c->lock, flags);
  1384. return &d40d->txd;
  1385. err:
  1386. spin_unlock_irqrestore(&d40c->lock, flags);
  1387. return NULL;
  1388. }
  1389. EXPORT_SYMBOL(stedma40_memcpy_sg);
  1390. bool stedma40_filter(struct dma_chan *chan, void *data)
  1391. {
  1392. struct stedma40_chan_cfg *info = data;
  1393. struct d40_chan *d40c =
  1394. container_of(chan, struct d40_chan, chan);
  1395. int err;
  1396. if (data) {
  1397. err = d40_validate_conf(d40c, info);
  1398. if (!err)
  1399. d40c->dma_cfg = *info;
  1400. } else
  1401. err = d40_config_memcpy(d40c);
  1402. return err == 0;
  1403. }
  1404. EXPORT_SYMBOL(stedma40_filter);
  1405. /* DMA ENGINE functions */
  1406. static int d40_alloc_chan_resources(struct dma_chan *chan)
  1407. {
  1408. int err;
  1409. unsigned long flags;
  1410. struct d40_chan *d40c =
  1411. container_of(chan, struct d40_chan, chan);
  1412. bool is_free_phy;
  1413. spin_lock_irqsave(&d40c->lock, flags);
  1414. d40c->completed = chan->cookie = 1;
  1415. /*
  1416. * If no dma configuration is set (channel_type == 0)
  1417. * use default configuration (memcpy)
  1418. */
  1419. if (d40c->dma_cfg.channel_type == 0) {
  1420. err = d40_config_memcpy(d40c);
  1421. if (err) {
  1422. dev_err(&d40c->chan.dev->device,
  1423. "[%s] Failed to configure memcpy channel\n",
  1424. __func__);
  1425. goto fail;
  1426. }
  1427. }
  1428. is_free_phy = (d40c->phy_chan == NULL);
  1429. err = d40_allocate_channel(d40c);
  1430. if (err) {
  1431. dev_err(&d40c->chan.dev->device,
  1432. "[%s] Failed to allocate channel\n", __func__);
  1433. goto fail;
  1434. }
  1435. /* Fill in basic CFG register values */
  1436. d40_phy_cfg(&d40c->dma_cfg, &d40c->src_def_cfg,
  1437. &d40c->dst_def_cfg, d40c->log_num != D40_PHY_CHAN);
  1438. if (d40c->log_num != D40_PHY_CHAN) {
  1439. d40_log_cfg(&d40c->dma_cfg,
  1440. &d40c->log_def.lcsp1, &d40c->log_def.lcsp3);
  1441. if (d40c->dma_cfg.dir == STEDMA40_PERIPH_TO_MEM)
  1442. d40c->lcpa = d40c->base->lcpa_base +
  1443. d40c->dma_cfg.src_dev_type * D40_LCPA_CHAN_SIZE;
  1444. else
  1445. d40c->lcpa = d40c->base->lcpa_base +
  1446. d40c->dma_cfg.dst_dev_type *
  1447. D40_LCPA_CHAN_SIZE + D40_LCPA_CHAN_DST_DELTA;
  1448. }
  1449. /*
  1450. * Only write channel configuration to the DMA if the physical
  1451. * resource is free. In case of multiple logical channels
  1452. * on the same physical resource, only the first write is necessary.
  1453. */
  1454. if (is_free_phy) {
  1455. err = d40_config_write(d40c);
  1456. if (err) {
  1457. dev_err(&d40c->chan.dev->device,
  1458. "[%s] Failed to configure channel\n",
  1459. __func__);
  1460. }
  1461. }
  1462. fail:
  1463. spin_unlock_irqrestore(&d40c->lock, flags);
  1464. return err;
  1465. }
  1466. static void d40_free_chan_resources(struct dma_chan *chan)
  1467. {
  1468. struct d40_chan *d40c =
  1469. container_of(chan, struct d40_chan, chan);
  1470. int err;
  1471. unsigned long flags;
  1472. if (d40c->phy_chan == NULL) {
  1473. dev_err(&d40c->chan.dev->device,
  1474. "[%s] Cannot free unallocated channel\n", __func__);
  1475. return;
  1476. }
  1477. spin_lock_irqsave(&d40c->lock, flags);
  1478. err = d40_free_dma(d40c);
  1479. if (err)
  1480. dev_err(&d40c->chan.dev->device,
  1481. "[%s] Failed to free channel\n", __func__);
  1482. spin_unlock_irqrestore(&d40c->lock, flags);
  1483. }
  1484. static struct dma_async_tx_descriptor *d40_prep_memcpy(struct dma_chan *chan,
  1485. dma_addr_t dst,
  1486. dma_addr_t src,
  1487. size_t size,
  1488. unsigned long dma_flags)
  1489. {
  1490. struct d40_desc *d40d;
  1491. struct d40_chan *d40c = container_of(chan, struct d40_chan,
  1492. chan);
  1493. unsigned long flags;
  1494. int err = 0;
  1495. if (d40c->phy_chan == NULL) {
  1496. dev_err(&d40c->chan.dev->device,
  1497. "[%s] Channel is not allocated.\n", __func__);
  1498. return ERR_PTR(-EINVAL);
  1499. }
  1500. spin_lock_irqsave(&d40c->lock, flags);
  1501. d40d = d40_desc_get(d40c);
  1502. if (d40d == NULL) {
  1503. dev_err(&d40c->chan.dev->device,
  1504. "[%s] Descriptor is NULL\n", __func__);
  1505. goto err;
  1506. }
  1507. d40d->txd.flags = dma_flags;
  1508. dma_async_tx_descriptor_init(&d40d->txd, chan);
  1509. d40d->txd.tx_submit = d40_tx_submit;
  1510. if (d40c->log_num != D40_PHY_CHAN) {
  1511. if (d40_pool_lli_alloc(d40d, 1, true) < 0) {
  1512. dev_err(&d40c->chan.dev->device,
  1513. "[%s] Out of memory\n", __func__);
  1514. goto err;
  1515. }
  1516. d40d->lli_len = 1;
  1517. d40d->lli_tx_len = 1;
  1518. d40_log_fill_lli(d40d->lli_log.src,
  1519. src,
  1520. size,
  1521. 0,
  1522. d40c->log_def.lcsp1,
  1523. d40c->dma_cfg.src_info.data_width,
  1524. false, true);
  1525. d40_log_fill_lli(d40d->lli_log.dst,
  1526. dst,
  1527. size,
  1528. 0,
  1529. d40c->log_def.lcsp3,
  1530. d40c->dma_cfg.dst_info.data_width,
  1531. true, true);
  1532. } else {
  1533. if (d40_pool_lli_alloc(d40d, 1, false) < 0) {
  1534. dev_err(&d40c->chan.dev->device,
  1535. "[%s] Out of memory\n", __func__);
  1536. goto err;
  1537. }
  1538. err = d40_phy_fill_lli(d40d->lli_phy.src,
  1539. src,
  1540. size,
  1541. d40c->dma_cfg.src_info.psize,
  1542. 0,
  1543. d40c->src_def_cfg,
  1544. true,
  1545. d40c->dma_cfg.src_info.data_width,
  1546. false);
  1547. if (err)
  1548. goto err_fill_lli;
  1549. err = d40_phy_fill_lli(d40d->lli_phy.dst,
  1550. dst,
  1551. size,
  1552. d40c->dma_cfg.dst_info.psize,
  1553. 0,
  1554. d40c->dst_def_cfg,
  1555. true,
  1556. d40c->dma_cfg.dst_info.data_width,
  1557. false);
  1558. if (err)
  1559. goto err_fill_lli;
  1560. (void) dma_map_single(d40c->base->dev, d40d->lli_phy.src,
  1561. d40d->lli_pool.size, DMA_TO_DEVICE);
  1562. }
  1563. spin_unlock_irqrestore(&d40c->lock, flags);
  1564. return &d40d->txd;
  1565. err_fill_lli:
  1566. dev_err(&d40c->chan.dev->device,
  1567. "[%s] Failed filling in PHY LLI\n", __func__);
  1568. d40_pool_lli_free(d40d);
  1569. err:
  1570. spin_unlock_irqrestore(&d40c->lock, flags);
  1571. return NULL;
  1572. }
  1573. static int d40_prep_slave_sg_log(struct d40_desc *d40d,
  1574. struct d40_chan *d40c,
  1575. struct scatterlist *sgl,
  1576. unsigned int sg_len,
  1577. enum dma_data_direction direction,
  1578. unsigned long dma_flags)
  1579. {
  1580. dma_addr_t dev_addr = 0;
  1581. int total_size;
  1582. if (d40_pool_lli_alloc(d40d, sg_len, true) < 0) {
  1583. dev_err(&d40c->chan.dev->device,
  1584. "[%s] Out of memory\n", __func__);
  1585. return -ENOMEM;
  1586. }
  1587. d40d->lli_len = sg_len;
  1588. if (d40d->lli_len <= d40c->base->plat_data->llis_per_log)
  1589. d40d->lli_tx_len = d40d->lli_len;
  1590. else
  1591. d40d->lli_tx_len = d40c->base->plat_data->llis_per_log;
  1592. if (sg_len > 1)
  1593. /*
  1594. * Check if there is space available in lcla.
  1595. * If not, split list into 1-length and run only
  1596. * in lcpa space.
  1597. */
  1598. if (d40_lcla_id_get(d40c) != 0)
  1599. d40d->lli_tx_len = 1;
  1600. if (direction == DMA_FROM_DEVICE)
  1601. if (d40c->runtime_addr)
  1602. dev_addr = d40c->runtime_addr;
  1603. else
  1604. dev_addr = d40c->base->plat_data->dev_rx[d40c->dma_cfg.src_dev_type];
  1605. else if (direction == DMA_TO_DEVICE)
  1606. if (d40c->runtime_addr)
  1607. dev_addr = d40c->runtime_addr;
  1608. else
  1609. dev_addr = d40c->base->plat_data->dev_tx[d40c->dma_cfg.dst_dev_type];
  1610. else
  1611. return -EINVAL;
  1612. total_size = d40_log_sg_to_dev(&d40c->lcla,
  1613. sgl, sg_len,
  1614. &d40d->lli_log,
  1615. &d40c->log_def,
  1616. d40c->dma_cfg.src_info.data_width,
  1617. d40c->dma_cfg.dst_info.data_width,
  1618. direction,
  1619. dma_flags & DMA_PREP_INTERRUPT,
  1620. dev_addr, d40d->lli_tx_len,
  1621. d40c->base->plat_data->llis_per_log);
  1622. if (total_size < 0)
  1623. return -EINVAL;
  1624. return 0;
  1625. }
  1626. static int d40_prep_slave_sg_phy(struct d40_desc *d40d,
  1627. struct d40_chan *d40c,
  1628. struct scatterlist *sgl,
  1629. unsigned int sgl_len,
  1630. enum dma_data_direction direction,
  1631. unsigned long dma_flags)
  1632. {
  1633. dma_addr_t src_dev_addr;
  1634. dma_addr_t dst_dev_addr;
  1635. int res;
  1636. if (d40_pool_lli_alloc(d40d, sgl_len, false) < 0) {
  1637. dev_err(&d40c->chan.dev->device,
  1638. "[%s] Out of memory\n", __func__);
  1639. return -ENOMEM;
  1640. }
  1641. d40d->lli_len = sgl_len;
  1642. d40d->lli_tx_len = sgl_len;
  1643. if (direction == DMA_FROM_DEVICE) {
  1644. dst_dev_addr = 0;
  1645. if (d40c->runtime_addr)
  1646. src_dev_addr = d40c->runtime_addr;
  1647. else
  1648. src_dev_addr = d40c->base->plat_data->dev_rx[d40c->dma_cfg.src_dev_type];
  1649. } else if (direction == DMA_TO_DEVICE) {
  1650. if (d40c->runtime_addr)
  1651. dst_dev_addr = d40c->runtime_addr;
  1652. else
  1653. dst_dev_addr = d40c->base->plat_data->dev_tx[d40c->dma_cfg.dst_dev_type];
  1654. src_dev_addr = 0;
  1655. } else
  1656. return -EINVAL;
  1657. res = d40_phy_sg_to_lli(sgl,
  1658. sgl_len,
  1659. src_dev_addr,
  1660. d40d->lli_phy.src,
  1661. d40d->lli_phy.src_addr,
  1662. d40c->src_def_cfg,
  1663. d40c->dma_cfg.src_info.data_width,
  1664. d40c->dma_cfg.src_info.psize,
  1665. true);
  1666. if (res < 0)
  1667. return res;
  1668. res = d40_phy_sg_to_lli(sgl,
  1669. sgl_len,
  1670. dst_dev_addr,
  1671. d40d->lli_phy.dst,
  1672. d40d->lli_phy.dst_addr,
  1673. d40c->dst_def_cfg,
  1674. d40c->dma_cfg.dst_info.data_width,
  1675. d40c->dma_cfg.dst_info.psize,
  1676. true);
  1677. if (res < 0)
  1678. return res;
  1679. (void) dma_map_single(d40c->base->dev, d40d->lli_phy.src,
  1680. d40d->lli_pool.size, DMA_TO_DEVICE);
  1681. return 0;
  1682. }
  1683. static struct dma_async_tx_descriptor *d40_prep_slave_sg(struct dma_chan *chan,
  1684. struct scatterlist *sgl,
  1685. unsigned int sg_len,
  1686. enum dma_data_direction direction,
  1687. unsigned long dma_flags)
  1688. {
  1689. struct d40_desc *d40d;
  1690. struct d40_chan *d40c = container_of(chan, struct d40_chan,
  1691. chan);
  1692. unsigned long flags;
  1693. int err;
  1694. if (d40c->phy_chan == NULL) {
  1695. dev_err(&d40c->chan.dev->device,
  1696. "[%s] Cannot prepare unallocated channel\n", __func__);
  1697. return ERR_PTR(-EINVAL);
  1698. }
  1699. if (d40c->dma_cfg.pre_transfer)
  1700. d40c->dma_cfg.pre_transfer(chan,
  1701. d40c->dma_cfg.pre_transfer_data,
  1702. sg_dma_len(sgl));
  1703. spin_lock_irqsave(&d40c->lock, flags);
  1704. d40d = d40_desc_get(d40c);
  1705. spin_unlock_irqrestore(&d40c->lock, flags);
  1706. if (d40d == NULL)
  1707. return NULL;
  1708. if (d40c->log_num != D40_PHY_CHAN)
  1709. err = d40_prep_slave_sg_log(d40d, d40c, sgl, sg_len,
  1710. direction, dma_flags);
  1711. else
  1712. err = d40_prep_slave_sg_phy(d40d, d40c, sgl, sg_len,
  1713. direction, dma_flags);
  1714. if (err) {
  1715. dev_err(&d40c->chan.dev->device,
  1716. "[%s] Failed to prepare %s slave sg job: %d\n",
  1717. __func__,
  1718. d40c->log_num != D40_PHY_CHAN ? "log" : "phy", err);
  1719. return NULL;
  1720. }
  1721. d40d->txd.flags = dma_flags;
  1722. dma_async_tx_descriptor_init(&d40d->txd, chan);
  1723. d40d->txd.tx_submit = d40_tx_submit;
  1724. return &d40d->txd;
  1725. }
  1726. static enum dma_status d40_tx_status(struct dma_chan *chan,
  1727. dma_cookie_t cookie,
  1728. struct dma_tx_state *txstate)
  1729. {
  1730. struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
  1731. dma_cookie_t last_used;
  1732. dma_cookie_t last_complete;
  1733. int ret;
  1734. if (d40c->phy_chan == NULL) {
  1735. dev_err(&d40c->chan.dev->device,
  1736. "[%s] Cannot read status of unallocated channel\n",
  1737. __func__);
  1738. return -EINVAL;
  1739. }
  1740. last_complete = d40c->completed;
  1741. last_used = chan->cookie;
  1742. if (d40_is_paused(d40c))
  1743. ret = DMA_PAUSED;
  1744. else
  1745. ret = dma_async_is_complete(cookie, last_complete, last_used);
  1746. dma_set_tx_state(txstate, last_complete, last_used,
  1747. stedma40_residue(chan));
  1748. return ret;
  1749. }
  1750. static void d40_issue_pending(struct dma_chan *chan)
  1751. {
  1752. struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
  1753. unsigned long flags;
  1754. if (d40c->phy_chan == NULL) {
  1755. dev_err(&d40c->chan.dev->device,
  1756. "[%s] Channel is not allocated!\n", __func__);
  1757. return;
  1758. }
  1759. spin_lock_irqsave(&d40c->lock, flags);
  1760. /* Busy means that pending jobs are already being processed */
  1761. if (!d40c->busy)
  1762. (void) d40_queue_start(d40c);
  1763. spin_unlock_irqrestore(&d40c->lock, flags);
  1764. }
  1765. /* Runtime reconfiguration extension */
  1766. static void d40_set_runtime_config(struct dma_chan *chan,
  1767. struct dma_slave_config *config)
  1768. {
  1769. struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
  1770. struct stedma40_chan_cfg *cfg = &d40c->dma_cfg;
  1771. enum dma_slave_buswidth config_addr_width;
  1772. dma_addr_t config_addr;
  1773. u32 config_maxburst;
  1774. enum stedma40_periph_data_width addr_width;
  1775. int psize;
  1776. if (config->direction == DMA_FROM_DEVICE) {
  1777. dma_addr_t dev_addr_rx =
  1778. d40c->base->plat_data->dev_rx[cfg->src_dev_type];
  1779. config_addr = config->src_addr;
  1780. if (dev_addr_rx)
  1781. dev_dbg(d40c->base->dev,
  1782. "channel has a pre-wired RX address %08x "
  1783. "overriding with %08x\n",
  1784. dev_addr_rx, config_addr);
  1785. if (cfg->dir != STEDMA40_PERIPH_TO_MEM)
  1786. dev_dbg(d40c->base->dev,
  1787. "channel was not configured for peripheral "
  1788. "to memory transfer (%d) overriding\n",
  1789. cfg->dir);
  1790. cfg->dir = STEDMA40_PERIPH_TO_MEM;
  1791. config_addr_width = config->src_addr_width;
  1792. config_maxburst = config->src_maxburst;
  1793. } else if (config->direction == DMA_TO_DEVICE) {
  1794. dma_addr_t dev_addr_tx =
  1795. d40c->base->plat_data->dev_tx[cfg->dst_dev_type];
  1796. config_addr = config->dst_addr;
  1797. if (dev_addr_tx)
  1798. dev_dbg(d40c->base->dev,
  1799. "channel has a pre-wired TX address %08x "
  1800. "overriding with %08x\n",
  1801. dev_addr_tx, config_addr);
  1802. if (cfg->dir != STEDMA40_MEM_TO_PERIPH)
  1803. dev_dbg(d40c->base->dev,
  1804. "channel was not configured for memory "
  1805. "to peripheral transfer (%d) overriding\n",
  1806. cfg->dir);
  1807. cfg->dir = STEDMA40_MEM_TO_PERIPH;
  1808. config_addr_width = config->dst_addr_width;
  1809. config_maxburst = config->dst_maxburst;
  1810. } else {
  1811. dev_err(d40c->base->dev,
  1812. "unrecognized channel direction %d\n",
  1813. config->direction);
  1814. return;
  1815. }
  1816. switch (config_addr_width) {
  1817. case DMA_SLAVE_BUSWIDTH_1_BYTE:
  1818. addr_width = STEDMA40_BYTE_WIDTH;
  1819. break;
  1820. case DMA_SLAVE_BUSWIDTH_2_BYTES:
  1821. addr_width = STEDMA40_HALFWORD_WIDTH;
  1822. break;
  1823. case DMA_SLAVE_BUSWIDTH_4_BYTES:
  1824. addr_width = STEDMA40_WORD_WIDTH;
  1825. break;
  1826. case DMA_SLAVE_BUSWIDTH_8_BYTES:
  1827. addr_width = STEDMA40_DOUBLEWORD_WIDTH;
  1828. break;
  1829. default:
  1830. dev_err(d40c->base->dev,
  1831. "illegal peripheral address width "
  1832. "requested (%d)\n",
  1833. config->src_addr_width);
  1834. return;
  1835. }
  1836. if (config_maxburst >= 16)
  1837. psize = STEDMA40_PSIZE_LOG_16;
  1838. else if (config_maxburst >= 8)
  1839. psize = STEDMA40_PSIZE_LOG_8;
  1840. else if (config_maxburst >= 4)
  1841. psize = STEDMA40_PSIZE_LOG_4;
  1842. else
  1843. psize = STEDMA40_PSIZE_LOG_1;
  1844. /* Set up all the endpoint configs */
  1845. cfg->src_info.data_width = addr_width;
  1846. cfg->src_info.psize = psize;
  1847. cfg->src_info.endianess = STEDMA40_LITTLE_ENDIAN;
  1848. cfg->src_info.flow_ctrl = STEDMA40_NO_FLOW_CTRL;
  1849. cfg->dst_info.data_width = addr_width;
  1850. cfg->dst_info.psize = psize;
  1851. cfg->dst_info.endianess = STEDMA40_LITTLE_ENDIAN;
  1852. cfg->dst_info.flow_ctrl = STEDMA40_NO_FLOW_CTRL;
  1853. /* These settings will take precedence later */
  1854. d40c->runtime_addr = config_addr;
  1855. d40c->runtime_direction = config->direction;
  1856. dev_dbg(d40c->base->dev,
  1857. "configured channel %s for %s, data width %d, "
  1858. "maxburst %d bytes, LE, no flow control\n",
  1859. dma_chan_name(chan),
  1860. (config->direction == DMA_FROM_DEVICE) ? "RX" : "TX",
  1861. config_addr_width,
  1862. config_maxburst);
  1863. }
  1864. static int d40_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
  1865. unsigned long arg)
  1866. {
  1867. unsigned long flags;
  1868. struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
  1869. if (d40c->phy_chan == NULL) {
  1870. dev_err(&d40c->chan.dev->device,
  1871. "[%s] Channel is not allocated!\n", __func__);
  1872. return -EINVAL;
  1873. }
  1874. switch (cmd) {
  1875. case DMA_TERMINATE_ALL:
  1876. spin_lock_irqsave(&d40c->lock, flags);
  1877. d40_term_all(d40c);
  1878. spin_unlock_irqrestore(&d40c->lock, flags);
  1879. return 0;
  1880. case DMA_PAUSE:
  1881. return d40_pause(chan);
  1882. case DMA_RESUME:
  1883. return d40_resume(chan);
  1884. case DMA_SLAVE_CONFIG:
  1885. d40_set_runtime_config(chan,
  1886. (struct dma_slave_config *) arg);
  1887. return 0;
  1888. default:
  1889. break;
  1890. }
  1891. /* Other commands are unimplemented */
  1892. return -ENXIO;
  1893. }
  1894. /* Initialization functions */
  1895. static void __init d40_chan_init(struct d40_base *base, struct dma_device *dma,
  1896. struct d40_chan *chans, int offset,
  1897. int num_chans)
  1898. {
  1899. int i = 0;
  1900. struct d40_chan *d40c;
  1901. INIT_LIST_HEAD(&dma->channels);
  1902. for (i = offset; i < offset + num_chans; i++) {
  1903. d40c = &chans[i];
  1904. d40c->base = base;
  1905. d40c->chan.device = dma;
  1906. /* Invalidate lcla element */
  1907. d40c->lcla.src_id = -1;
  1908. d40c->lcla.dst_id = -1;
  1909. spin_lock_init(&d40c->lock);
  1910. d40c->log_num = D40_PHY_CHAN;
  1911. INIT_LIST_HEAD(&d40c->active);
  1912. INIT_LIST_HEAD(&d40c->queue);
  1913. INIT_LIST_HEAD(&d40c->client);
  1914. tasklet_init(&d40c->tasklet, dma_tasklet,
  1915. (unsigned long) d40c);
  1916. list_add_tail(&d40c->chan.device_node,
  1917. &dma->channels);
  1918. }
  1919. }
  1920. static int __init d40_dmaengine_init(struct d40_base *base,
  1921. int num_reserved_chans)
  1922. {
  1923. int err ;
  1924. d40_chan_init(base, &base->dma_slave, base->log_chans,
  1925. 0, base->num_log_chans);
  1926. dma_cap_zero(base->dma_slave.cap_mask);
  1927. dma_cap_set(DMA_SLAVE, base->dma_slave.cap_mask);
  1928. base->dma_slave.device_alloc_chan_resources = d40_alloc_chan_resources;
  1929. base->dma_slave.device_free_chan_resources = d40_free_chan_resources;
  1930. base->dma_slave.device_prep_dma_memcpy = d40_prep_memcpy;
  1931. base->dma_slave.device_prep_slave_sg = d40_prep_slave_sg;
  1932. base->dma_slave.device_tx_status = d40_tx_status;
  1933. base->dma_slave.device_issue_pending = d40_issue_pending;
  1934. base->dma_slave.device_control = d40_control;
  1935. base->dma_slave.dev = base->dev;
  1936. err = dma_async_device_register(&base->dma_slave);
  1937. if (err) {
  1938. dev_err(base->dev,
  1939. "[%s] Failed to register slave channels\n",
  1940. __func__);
  1941. goto failure1;
  1942. }
  1943. d40_chan_init(base, &base->dma_memcpy, base->log_chans,
  1944. base->num_log_chans, base->plat_data->memcpy_len);
  1945. dma_cap_zero(base->dma_memcpy.cap_mask);
  1946. dma_cap_set(DMA_MEMCPY, base->dma_memcpy.cap_mask);
  1947. base->dma_memcpy.device_alloc_chan_resources = d40_alloc_chan_resources;
  1948. base->dma_memcpy.device_free_chan_resources = d40_free_chan_resources;
  1949. base->dma_memcpy.device_prep_dma_memcpy = d40_prep_memcpy;
  1950. base->dma_memcpy.device_prep_slave_sg = d40_prep_slave_sg;
  1951. base->dma_memcpy.device_tx_status = d40_tx_status;
  1952. base->dma_memcpy.device_issue_pending = d40_issue_pending;
  1953. base->dma_memcpy.device_control = d40_control;
  1954. base->dma_memcpy.dev = base->dev;
  1955. /*
  1956. * This controller can only access address at even
  1957. * 32bit boundaries, i.e. 2^2
  1958. */
  1959. base->dma_memcpy.copy_align = 2;
  1960. err = dma_async_device_register(&base->dma_memcpy);
  1961. if (err) {
  1962. dev_err(base->dev,
  1963. "[%s] Failed to regsiter memcpy only channels\n",
  1964. __func__);
  1965. goto failure2;
  1966. }
  1967. d40_chan_init(base, &base->dma_both, base->phy_chans,
  1968. 0, num_reserved_chans);
  1969. dma_cap_zero(base->dma_both.cap_mask);
  1970. dma_cap_set(DMA_SLAVE, base->dma_both.cap_mask);
  1971. dma_cap_set(DMA_MEMCPY, base->dma_both.cap_mask);
  1972. base->dma_both.device_alloc_chan_resources = d40_alloc_chan_resources;
  1973. base->dma_both.device_free_chan_resources = d40_free_chan_resources;
  1974. base->dma_both.device_prep_dma_memcpy = d40_prep_memcpy;
  1975. base->dma_both.device_prep_slave_sg = d40_prep_slave_sg;
  1976. base->dma_both.device_tx_status = d40_tx_status;
  1977. base->dma_both.device_issue_pending = d40_issue_pending;
  1978. base->dma_both.device_control = d40_control;
  1979. base->dma_both.dev = base->dev;
  1980. base->dma_both.copy_align = 2;
  1981. err = dma_async_device_register(&base->dma_both);
  1982. if (err) {
  1983. dev_err(base->dev,
  1984. "[%s] Failed to register logical and physical capable channels\n",
  1985. __func__);
  1986. goto failure3;
  1987. }
  1988. return 0;
  1989. failure3:
  1990. dma_async_device_unregister(&base->dma_memcpy);
  1991. failure2:
  1992. dma_async_device_unregister(&base->dma_slave);
  1993. failure1:
  1994. return err;
  1995. }
  1996. /* Initialization functions. */
  1997. static int __init d40_phy_res_init(struct d40_base *base)
  1998. {
  1999. int i;
  2000. int num_phy_chans_avail = 0;
  2001. u32 val[2];
  2002. int odd_even_bit = -2;
  2003. val[0] = readl(base->virtbase + D40_DREG_PRSME);
  2004. val[1] = readl(base->virtbase + D40_DREG_PRSMO);
  2005. for (i = 0; i < base->num_phy_chans; i++) {
  2006. base->phy_res[i].num = i;
  2007. odd_even_bit += 2 * ((i % 2) == 0);
  2008. if (((val[i % 2] >> odd_even_bit) & 3) == 1) {
  2009. /* Mark security only channels as occupied */
  2010. base->phy_res[i].allocated_src = D40_ALLOC_PHY;
  2011. base->phy_res[i].allocated_dst = D40_ALLOC_PHY;
  2012. } else {
  2013. base->phy_res[i].allocated_src = D40_ALLOC_FREE;
  2014. base->phy_res[i].allocated_dst = D40_ALLOC_FREE;
  2015. num_phy_chans_avail++;
  2016. }
  2017. spin_lock_init(&base->phy_res[i].lock);
  2018. }
  2019. /* Mark disabled channels as occupied */
  2020. for (i = 0; base->plat_data->disabled_channels[i] != -1; i++) {
  2021. base->phy_res[i].allocated_src = D40_ALLOC_PHY;
  2022. base->phy_res[i].allocated_dst = D40_ALLOC_PHY;
  2023. num_phy_chans_avail--;
  2024. }
  2025. dev_info(base->dev, "%d of %d physical DMA channels available\n",
  2026. num_phy_chans_avail, base->num_phy_chans);
  2027. /* Verify settings extended vs standard */
  2028. val[0] = readl(base->virtbase + D40_DREG_PRTYP);
  2029. for (i = 0; i < base->num_phy_chans; i++) {
  2030. if (base->phy_res[i].allocated_src == D40_ALLOC_FREE &&
  2031. (val[0] & 0x3) != 1)
  2032. dev_info(base->dev,
  2033. "[%s] INFO: channel %d is misconfigured (%d)\n",
  2034. __func__, i, val[0] & 0x3);
  2035. val[0] = val[0] >> 2;
  2036. }
  2037. return num_phy_chans_avail;
  2038. }
  2039. static struct d40_base * __init d40_hw_detect_init(struct platform_device *pdev)
  2040. {
  2041. static const struct d40_reg_val dma_id_regs[] = {
  2042. /* Peripheral Id */
  2043. { .reg = D40_DREG_PERIPHID0, .val = 0x0040},
  2044. { .reg = D40_DREG_PERIPHID1, .val = 0x0000},
  2045. /*
  2046. * D40_DREG_PERIPHID2 Depends on HW revision:
  2047. * MOP500/HREF ED has 0x0008,
  2048. * ? has 0x0018,
  2049. * HREF V1 has 0x0028
  2050. */
  2051. { .reg = D40_DREG_PERIPHID3, .val = 0x0000},
  2052. /* PCell Id */
  2053. { .reg = D40_DREG_CELLID0, .val = 0x000d},
  2054. { .reg = D40_DREG_CELLID1, .val = 0x00f0},
  2055. { .reg = D40_DREG_CELLID2, .val = 0x0005},
  2056. { .reg = D40_DREG_CELLID3, .val = 0x00b1}
  2057. };
  2058. struct stedma40_platform_data *plat_data;
  2059. struct clk *clk = NULL;
  2060. void __iomem *virtbase = NULL;
  2061. struct resource *res = NULL;
  2062. struct d40_base *base = NULL;
  2063. int num_log_chans = 0;
  2064. int num_phy_chans;
  2065. int i;
  2066. u32 val;
  2067. clk = clk_get(&pdev->dev, NULL);
  2068. if (IS_ERR(clk)) {
  2069. dev_err(&pdev->dev, "[%s] No matching clock found\n",
  2070. __func__);
  2071. goto failure;
  2072. }
  2073. clk_enable(clk);
  2074. /* Get IO for DMAC base address */
  2075. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "base");
  2076. if (!res)
  2077. goto failure;
  2078. if (request_mem_region(res->start, resource_size(res),
  2079. D40_NAME " I/O base") == NULL)
  2080. goto failure;
  2081. virtbase = ioremap(res->start, resource_size(res));
  2082. if (!virtbase)
  2083. goto failure;
  2084. /* HW version check */
  2085. for (i = 0; i < ARRAY_SIZE(dma_id_regs); i++) {
  2086. if (dma_id_regs[i].val !=
  2087. readl(virtbase + dma_id_regs[i].reg)) {
  2088. dev_err(&pdev->dev,
  2089. "[%s] Unknown hardware! Expected 0x%x at 0x%x but got 0x%x\n",
  2090. __func__,
  2091. dma_id_regs[i].val,
  2092. dma_id_regs[i].reg,
  2093. readl(virtbase + dma_id_regs[i].reg));
  2094. goto failure;
  2095. }
  2096. }
  2097. /* Get silicon revision */
  2098. val = readl(virtbase + D40_DREG_PERIPHID2);
  2099. if ((val & 0xf) != D40_PERIPHID2_DESIGNER) {
  2100. dev_err(&pdev->dev,
  2101. "[%s] Unknown designer! Got %x wanted %x\n",
  2102. __func__, val & 0xf, D40_PERIPHID2_DESIGNER);
  2103. goto failure;
  2104. }
  2105. /* The number of physical channels on this HW */
  2106. num_phy_chans = 4 * (readl(virtbase + D40_DREG_ICFG) & 0x7) + 4;
  2107. dev_info(&pdev->dev, "hardware revision: %d @ 0x%x\n",
  2108. (val >> 4) & 0xf, res->start);
  2109. plat_data = pdev->dev.platform_data;
  2110. /* Count the number of logical channels in use */
  2111. for (i = 0; i < plat_data->dev_len; i++)
  2112. if (plat_data->dev_rx[i] != 0)
  2113. num_log_chans++;
  2114. for (i = 0; i < plat_data->dev_len; i++)
  2115. if (plat_data->dev_tx[i] != 0)
  2116. num_log_chans++;
  2117. base = kzalloc(ALIGN(sizeof(struct d40_base), 4) +
  2118. (num_phy_chans + num_log_chans + plat_data->memcpy_len) *
  2119. sizeof(struct d40_chan), GFP_KERNEL);
  2120. if (base == NULL) {
  2121. dev_err(&pdev->dev, "[%s] Out of memory\n", __func__);
  2122. goto failure;
  2123. }
  2124. base->rev = (val >> 4) & 0xf;
  2125. base->clk = clk;
  2126. base->num_phy_chans = num_phy_chans;
  2127. base->num_log_chans = num_log_chans;
  2128. base->phy_start = res->start;
  2129. base->phy_size = resource_size(res);
  2130. base->virtbase = virtbase;
  2131. base->plat_data = plat_data;
  2132. base->dev = &pdev->dev;
  2133. base->phy_chans = ((void *)base) + ALIGN(sizeof(struct d40_base), 4);
  2134. base->log_chans = &base->phy_chans[num_phy_chans];
  2135. base->phy_res = kzalloc(num_phy_chans * sizeof(struct d40_phy_res),
  2136. GFP_KERNEL);
  2137. if (!base->phy_res)
  2138. goto failure;
  2139. base->lookup_phy_chans = kzalloc(num_phy_chans *
  2140. sizeof(struct d40_chan *),
  2141. GFP_KERNEL);
  2142. if (!base->lookup_phy_chans)
  2143. goto failure;
  2144. if (num_log_chans + plat_data->memcpy_len) {
  2145. /*
  2146. * The max number of logical channels are event lines for all
  2147. * src devices and dst devices
  2148. */
  2149. base->lookup_log_chans = kzalloc(plat_data->dev_len * 2 *
  2150. sizeof(struct d40_chan *),
  2151. GFP_KERNEL);
  2152. if (!base->lookup_log_chans)
  2153. goto failure;
  2154. }
  2155. base->lcla_pool.alloc_map = kzalloc(num_phy_chans * sizeof(u32),
  2156. GFP_KERNEL);
  2157. if (!base->lcla_pool.alloc_map)
  2158. goto failure;
  2159. base->desc_slab = kmem_cache_create(D40_NAME, sizeof(struct d40_desc),
  2160. 0, SLAB_HWCACHE_ALIGN,
  2161. NULL);
  2162. if (base->desc_slab == NULL)
  2163. goto failure;
  2164. return base;
  2165. failure:
  2166. if (clk) {
  2167. clk_disable(clk);
  2168. clk_put(clk);
  2169. }
  2170. if (virtbase)
  2171. iounmap(virtbase);
  2172. if (res)
  2173. release_mem_region(res->start,
  2174. resource_size(res));
  2175. if (virtbase)
  2176. iounmap(virtbase);
  2177. if (base) {
  2178. kfree(base->lcla_pool.alloc_map);
  2179. kfree(base->lookup_log_chans);
  2180. kfree(base->lookup_phy_chans);
  2181. kfree(base->phy_res);
  2182. kfree(base);
  2183. }
  2184. return NULL;
  2185. }
  2186. static void __init d40_hw_init(struct d40_base *base)
  2187. {
  2188. static const struct d40_reg_val dma_init_reg[] = {
  2189. /* Clock every part of the DMA block from start */
  2190. { .reg = D40_DREG_GCC, .val = 0x0000ff01},
  2191. /* Interrupts on all logical channels */
  2192. { .reg = D40_DREG_LCMIS0, .val = 0xFFFFFFFF},
  2193. { .reg = D40_DREG_LCMIS1, .val = 0xFFFFFFFF},
  2194. { .reg = D40_DREG_LCMIS2, .val = 0xFFFFFFFF},
  2195. { .reg = D40_DREG_LCMIS3, .val = 0xFFFFFFFF},
  2196. { .reg = D40_DREG_LCICR0, .val = 0xFFFFFFFF},
  2197. { .reg = D40_DREG_LCICR1, .val = 0xFFFFFFFF},
  2198. { .reg = D40_DREG_LCICR2, .val = 0xFFFFFFFF},
  2199. { .reg = D40_DREG_LCICR3, .val = 0xFFFFFFFF},
  2200. { .reg = D40_DREG_LCTIS0, .val = 0xFFFFFFFF},
  2201. { .reg = D40_DREG_LCTIS1, .val = 0xFFFFFFFF},
  2202. { .reg = D40_DREG_LCTIS2, .val = 0xFFFFFFFF},
  2203. { .reg = D40_DREG_LCTIS3, .val = 0xFFFFFFFF}
  2204. };
  2205. int i;
  2206. u32 prmseo[2] = {0, 0};
  2207. u32 activeo[2] = {0xFFFFFFFF, 0xFFFFFFFF};
  2208. u32 pcmis = 0;
  2209. u32 pcicr = 0;
  2210. for (i = 0; i < ARRAY_SIZE(dma_init_reg); i++)
  2211. writel(dma_init_reg[i].val,
  2212. base->virtbase + dma_init_reg[i].reg);
  2213. /* Configure all our dma channels to default settings */
  2214. for (i = 0; i < base->num_phy_chans; i++) {
  2215. activeo[i % 2] = activeo[i % 2] << 2;
  2216. if (base->phy_res[base->num_phy_chans - i - 1].allocated_src
  2217. == D40_ALLOC_PHY) {
  2218. activeo[i % 2] |= 3;
  2219. continue;
  2220. }
  2221. /* Enable interrupt # */
  2222. pcmis = (pcmis << 1) | 1;
  2223. /* Clear interrupt # */
  2224. pcicr = (pcicr << 1) | 1;
  2225. /* Set channel to physical mode */
  2226. prmseo[i % 2] = prmseo[i % 2] << 2;
  2227. prmseo[i % 2] |= 1;
  2228. }
  2229. writel(prmseo[1], base->virtbase + D40_DREG_PRMSE);
  2230. writel(prmseo[0], base->virtbase + D40_DREG_PRMSO);
  2231. writel(activeo[1], base->virtbase + D40_DREG_ACTIVE);
  2232. writel(activeo[0], base->virtbase + D40_DREG_ACTIVO);
  2233. /* Write which interrupt to enable */
  2234. writel(pcmis, base->virtbase + D40_DREG_PCMIS);
  2235. /* Write which interrupt to clear */
  2236. writel(pcicr, base->virtbase + D40_DREG_PCICR);
  2237. }
  2238. static int __init d40_lcla_allocate(struct d40_base *base)
  2239. {
  2240. unsigned long *page_list;
  2241. int i, j;
  2242. int ret = 0;
  2243. /*
  2244. * This is somewhat ugly. We need 8192 bytes that are 18 bit aligned,
  2245. * To full fill this hardware requirement without wasting 256 kb
  2246. * we allocate pages until we get an aligned one.
  2247. */
  2248. page_list = kmalloc(sizeof(unsigned long) * MAX_LCLA_ALLOC_ATTEMPTS,
  2249. GFP_KERNEL);
  2250. if (!page_list) {
  2251. ret = -ENOMEM;
  2252. goto failure;
  2253. }
  2254. /* Calculating how many pages that are required */
  2255. base->lcla_pool.pages = SZ_1K * base->num_phy_chans / PAGE_SIZE;
  2256. for (i = 0; i < MAX_LCLA_ALLOC_ATTEMPTS; i++) {
  2257. page_list[i] = __get_free_pages(GFP_KERNEL,
  2258. base->lcla_pool.pages);
  2259. if (!page_list[i]) {
  2260. dev_err(base->dev,
  2261. "[%s] Failed to allocate %d pages.\n",
  2262. __func__, base->lcla_pool.pages);
  2263. for (j = 0; j < i; j++)
  2264. free_pages(page_list[j], base->lcla_pool.pages);
  2265. goto failure;
  2266. }
  2267. if ((virt_to_phys((void *)page_list[i]) &
  2268. (LCLA_ALIGNMENT - 1)) == 0)
  2269. break;
  2270. }
  2271. for (j = 0; j < i; j++)
  2272. free_pages(page_list[j], base->lcla_pool.pages);
  2273. if (i < MAX_LCLA_ALLOC_ATTEMPTS) {
  2274. base->lcla_pool.base = (void *)page_list[i];
  2275. } else {
  2276. /* After many attempts, no succees with finding the correct
  2277. * alignment try with allocating a big buffer */
  2278. dev_warn(base->dev,
  2279. "[%s] Failed to get %d pages @ 18 bit align.\n",
  2280. __func__, base->lcla_pool.pages);
  2281. base->lcla_pool.base_unaligned = kmalloc(SZ_1K *
  2282. base->num_phy_chans +
  2283. LCLA_ALIGNMENT,
  2284. GFP_KERNEL);
  2285. if (!base->lcla_pool.base_unaligned) {
  2286. ret = -ENOMEM;
  2287. goto failure;
  2288. }
  2289. base->lcla_pool.base = PTR_ALIGN(base->lcla_pool.base_unaligned,
  2290. LCLA_ALIGNMENT);
  2291. }
  2292. writel(virt_to_phys(base->lcla_pool.base),
  2293. base->virtbase + D40_DREG_LCLA);
  2294. failure:
  2295. kfree(page_list);
  2296. return ret;
  2297. }
  2298. static int __init d40_probe(struct platform_device *pdev)
  2299. {
  2300. int err;
  2301. int ret = -ENOENT;
  2302. struct d40_base *base;
  2303. struct resource *res = NULL;
  2304. int num_reserved_chans;
  2305. u32 val;
  2306. base = d40_hw_detect_init(pdev);
  2307. if (!base)
  2308. goto failure;
  2309. num_reserved_chans = d40_phy_res_init(base);
  2310. platform_set_drvdata(pdev, base);
  2311. spin_lock_init(&base->interrupt_lock);
  2312. spin_lock_init(&base->execmd_lock);
  2313. /* Get IO for logical channel parameter address */
  2314. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "lcpa");
  2315. if (!res) {
  2316. ret = -ENOENT;
  2317. dev_err(&pdev->dev,
  2318. "[%s] No \"lcpa\" memory resource\n",
  2319. __func__);
  2320. goto failure;
  2321. }
  2322. base->lcpa_size = resource_size(res);
  2323. base->phy_lcpa = res->start;
  2324. if (request_mem_region(res->start, resource_size(res),
  2325. D40_NAME " I/O lcpa") == NULL) {
  2326. ret = -EBUSY;
  2327. dev_err(&pdev->dev,
  2328. "[%s] Failed to request LCPA region 0x%x-0x%x\n",
  2329. __func__, res->start, res->end);
  2330. goto failure;
  2331. }
  2332. /* We make use of ESRAM memory for this. */
  2333. val = readl(base->virtbase + D40_DREG_LCPA);
  2334. if (res->start != val && val != 0) {
  2335. dev_warn(&pdev->dev,
  2336. "[%s] Mismatch LCPA dma 0x%x, def 0x%x\n",
  2337. __func__, val, res->start);
  2338. } else
  2339. writel(res->start, base->virtbase + D40_DREG_LCPA);
  2340. base->lcpa_base = ioremap(res->start, resource_size(res));
  2341. if (!base->lcpa_base) {
  2342. ret = -ENOMEM;
  2343. dev_err(&pdev->dev,
  2344. "[%s] Failed to ioremap LCPA region\n",
  2345. __func__);
  2346. goto failure;
  2347. }
  2348. ret = d40_lcla_allocate(base);
  2349. if (ret) {
  2350. dev_err(&pdev->dev, "[%s] Failed to allocate LCLA area\n",
  2351. __func__);
  2352. goto failure;
  2353. }
  2354. spin_lock_init(&base->lcla_pool.lock);
  2355. base->lcla_pool.num_blocks = base->num_phy_chans;
  2356. base->irq = platform_get_irq(pdev, 0);
  2357. ret = request_irq(base->irq, d40_handle_interrupt, 0, D40_NAME, base);
  2358. if (ret) {
  2359. dev_err(&pdev->dev, "[%s] No IRQ defined\n", __func__);
  2360. goto failure;
  2361. }
  2362. err = d40_dmaengine_init(base, num_reserved_chans);
  2363. if (err)
  2364. goto failure;
  2365. d40_hw_init(base);
  2366. dev_info(base->dev, "initialized\n");
  2367. return 0;
  2368. failure:
  2369. if (base) {
  2370. if (base->desc_slab)
  2371. kmem_cache_destroy(base->desc_slab);
  2372. if (base->virtbase)
  2373. iounmap(base->virtbase);
  2374. if (!base->lcla_pool.base_unaligned && base->lcla_pool.base)
  2375. free_pages((unsigned long)base->lcla_pool.base,
  2376. base->lcla_pool.pages);
  2377. if (base->lcla_pool.base_unaligned)
  2378. kfree(base->lcla_pool.base_unaligned);
  2379. if (base->phy_lcpa)
  2380. release_mem_region(base->phy_lcpa,
  2381. base->lcpa_size);
  2382. if (base->phy_start)
  2383. release_mem_region(base->phy_start,
  2384. base->phy_size);
  2385. if (base->clk) {
  2386. clk_disable(base->clk);
  2387. clk_put(base->clk);
  2388. }
  2389. kfree(base->lcla_pool.alloc_map);
  2390. kfree(base->lookup_log_chans);
  2391. kfree(base->lookup_phy_chans);
  2392. kfree(base->phy_res);
  2393. kfree(base);
  2394. }
  2395. dev_err(&pdev->dev, "[%s] probe failed\n", __func__);
  2396. return ret;
  2397. }
  2398. static struct platform_driver d40_driver = {
  2399. .driver = {
  2400. .owner = THIS_MODULE,
  2401. .name = D40_NAME,
  2402. },
  2403. };
  2404. int __init stedma40_init(void)
  2405. {
  2406. return platform_driver_probe(&d40_driver, d40_probe);
  2407. }
  2408. arch_initcall(stedma40_init);