s5h1411.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902
  1. /*
  2. Samsung S5H1411 VSB/QAM demodulator driver
  3. Copyright (C) 2008 Steven Toth <stoth@linuxtv.org>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/init.h>
  18. #include <linux/module.h>
  19. #include <linux/string.h>
  20. #include <linux/slab.h>
  21. #include <linux/delay.h>
  22. #include "dvb_frontend.h"
  23. #include "s5h1411.h"
  24. struct s5h1411_state {
  25. struct i2c_adapter *i2c;
  26. /* configuration settings */
  27. const struct s5h1411_config *config;
  28. struct dvb_frontend frontend;
  29. fe_modulation_t current_modulation;
  30. u32 current_frequency;
  31. int if_freq;
  32. u8 inversion;
  33. };
  34. static int debug;
  35. #define dprintk(arg...) do { \
  36. if (debug) \
  37. printk(arg); \
  38. } while (0)
  39. /* Register values to initialise the demod, defaults to VSB */
  40. static struct init_tab {
  41. u8 addr;
  42. u8 reg;
  43. u16 data;
  44. } init_tab[] = {
  45. { S5H1411_I2C_TOP_ADDR, 0x00, 0x0071, },
  46. { S5H1411_I2C_TOP_ADDR, 0x08, 0x0047, },
  47. { S5H1411_I2C_TOP_ADDR, 0x1c, 0x0400, },
  48. { S5H1411_I2C_TOP_ADDR, 0x1e, 0x0370, },
  49. { S5H1411_I2C_TOP_ADDR, 0x1f, 0x342c, },
  50. { S5H1411_I2C_TOP_ADDR, 0x24, 0x0231, },
  51. { S5H1411_I2C_TOP_ADDR, 0x25, 0x1011, },
  52. { S5H1411_I2C_TOP_ADDR, 0x26, 0x0f07, },
  53. { S5H1411_I2C_TOP_ADDR, 0x27, 0x0f04, },
  54. { S5H1411_I2C_TOP_ADDR, 0x28, 0x070f, },
  55. { S5H1411_I2C_TOP_ADDR, 0x29, 0x2820, },
  56. { S5H1411_I2C_TOP_ADDR, 0x2a, 0x102e, },
  57. { S5H1411_I2C_TOP_ADDR, 0x2b, 0x0220, },
  58. { S5H1411_I2C_TOP_ADDR, 0x2e, 0x0d0e, },
  59. { S5H1411_I2C_TOP_ADDR, 0x2f, 0x1013, },
  60. { S5H1411_I2C_TOP_ADDR, 0x31, 0x171b, },
  61. { S5H1411_I2C_TOP_ADDR, 0x32, 0x0e0f, },
  62. { S5H1411_I2C_TOP_ADDR, 0x33, 0x0f10, },
  63. { S5H1411_I2C_TOP_ADDR, 0x34, 0x170e, },
  64. { S5H1411_I2C_TOP_ADDR, 0x35, 0x4b10, },
  65. { S5H1411_I2C_TOP_ADDR, 0x36, 0x0f17, },
  66. { S5H1411_I2C_TOP_ADDR, 0x3c, 0x1577, },
  67. { S5H1411_I2C_TOP_ADDR, 0x3d, 0x081a, },
  68. { S5H1411_I2C_TOP_ADDR, 0x3e, 0x77ee, },
  69. { S5H1411_I2C_TOP_ADDR, 0x40, 0x1e09, },
  70. { S5H1411_I2C_TOP_ADDR, 0x41, 0x0f0c, },
  71. { S5H1411_I2C_TOP_ADDR, 0x42, 0x1f10, },
  72. { S5H1411_I2C_TOP_ADDR, 0x4d, 0x0509, },
  73. { S5H1411_I2C_TOP_ADDR, 0x4e, 0x0a00, },
  74. { S5H1411_I2C_TOP_ADDR, 0x50, 0x0000, },
  75. { S5H1411_I2C_TOP_ADDR, 0x5b, 0x0000, },
  76. { S5H1411_I2C_TOP_ADDR, 0x5c, 0x0008, },
  77. { S5H1411_I2C_TOP_ADDR, 0x57, 0x1101, },
  78. { S5H1411_I2C_TOP_ADDR, 0x65, 0x007c, },
  79. { S5H1411_I2C_TOP_ADDR, 0x68, 0x0512, },
  80. { S5H1411_I2C_TOP_ADDR, 0x69, 0x0258, },
  81. { S5H1411_I2C_TOP_ADDR, 0x70, 0x0004, },
  82. { S5H1411_I2C_TOP_ADDR, 0x71, 0x0007, },
  83. { S5H1411_I2C_TOP_ADDR, 0x76, 0x00a9, },
  84. { S5H1411_I2C_TOP_ADDR, 0x78, 0x3141, },
  85. { S5H1411_I2C_TOP_ADDR, 0x7a, 0x3141, },
  86. { S5H1411_I2C_TOP_ADDR, 0xb3, 0x8003, },
  87. { S5H1411_I2C_TOP_ADDR, 0xb5, 0xa6bb, },
  88. { S5H1411_I2C_TOP_ADDR, 0xb6, 0x0609, },
  89. { S5H1411_I2C_TOP_ADDR, 0xb7, 0x2f06, },
  90. { S5H1411_I2C_TOP_ADDR, 0xb8, 0x003f, },
  91. { S5H1411_I2C_TOP_ADDR, 0xb9, 0x2700, },
  92. { S5H1411_I2C_TOP_ADDR, 0xba, 0xfac8, },
  93. { S5H1411_I2C_TOP_ADDR, 0xbe, 0x1003, },
  94. { S5H1411_I2C_TOP_ADDR, 0xbf, 0x103f, },
  95. { S5H1411_I2C_TOP_ADDR, 0xce, 0x2000, },
  96. { S5H1411_I2C_TOP_ADDR, 0xcf, 0x0800, },
  97. { S5H1411_I2C_TOP_ADDR, 0xd0, 0x0800, },
  98. { S5H1411_I2C_TOP_ADDR, 0xd1, 0x0400, },
  99. { S5H1411_I2C_TOP_ADDR, 0xd2, 0x0800, },
  100. { S5H1411_I2C_TOP_ADDR, 0xd3, 0x2000, },
  101. { S5H1411_I2C_TOP_ADDR, 0xd4, 0x3000, },
  102. { S5H1411_I2C_TOP_ADDR, 0xdb, 0x4a9b, },
  103. { S5H1411_I2C_TOP_ADDR, 0xdc, 0x1000, },
  104. { S5H1411_I2C_TOP_ADDR, 0xde, 0x0001, },
  105. { S5H1411_I2C_TOP_ADDR, 0xdf, 0x0000, },
  106. { S5H1411_I2C_TOP_ADDR, 0xe3, 0x0301, },
  107. { S5H1411_I2C_QAM_ADDR, 0xf3, 0x0000, },
  108. { S5H1411_I2C_QAM_ADDR, 0xf3, 0x0001, },
  109. { S5H1411_I2C_QAM_ADDR, 0x08, 0x0600, },
  110. { S5H1411_I2C_QAM_ADDR, 0x18, 0x4201, },
  111. { S5H1411_I2C_QAM_ADDR, 0x1e, 0x6476, },
  112. { S5H1411_I2C_QAM_ADDR, 0x21, 0x0830, },
  113. { S5H1411_I2C_QAM_ADDR, 0x0c, 0x5679, },
  114. { S5H1411_I2C_QAM_ADDR, 0x0d, 0x579b, },
  115. { S5H1411_I2C_QAM_ADDR, 0x24, 0x0102, },
  116. { S5H1411_I2C_QAM_ADDR, 0x31, 0x7488, },
  117. { S5H1411_I2C_QAM_ADDR, 0x32, 0x0a08, },
  118. { S5H1411_I2C_QAM_ADDR, 0x3d, 0x8689, },
  119. { S5H1411_I2C_QAM_ADDR, 0x49, 0x0048, },
  120. { S5H1411_I2C_QAM_ADDR, 0x57, 0x2012, },
  121. { S5H1411_I2C_QAM_ADDR, 0x5d, 0x7676, },
  122. { S5H1411_I2C_QAM_ADDR, 0x04, 0x0400, },
  123. { S5H1411_I2C_QAM_ADDR, 0x58, 0x00c0, },
  124. { S5H1411_I2C_QAM_ADDR, 0x5b, 0x0100, },
  125. };
  126. /* VSB SNR lookup table */
  127. static struct vsb_snr_tab {
  128. u16 val;
  129. u16 data;
  130. } vsb_snr_tab[] = {
  131. { 0x39f, 300, },
  132. { 0x39b, 295, },
  133. { 0x397, 290, },
  134. { 0x394, 285, },
  135. { 0x38f, 280, },
  136. { 0x38b, 275, },
  137. { 0x387, 270, },
  138. { 0x382, 265, },
  139. { 0x37d, 260, },
  140. { 0x377, 255, },
  141. { 0x370, 250, },
  142. { 0x36a, 245, },
  143. { 0x364, 240, },
  144. { 0x35b, 235, },
  145. { 0x353, 230, },
  146. { 0x349, 225, },
  147. { 0x340, 320, },
  148. { 0x337, 215, },
  149. { 0x327, 210, },
  150. { 0x31b, 205, },
  151. { 0x310, 200, },
  152. { 0x302, 195, },
  153. { 0x2f3, 190, },
  154. { 0x2e4, 185, },
  155. { 0x2d7, 180, },
  156. { 0x2cd, 175, },
  157. { 0x2bb, 170, },
  158. { 0x2a9, 165, },
  159. { 0x29e, 160, },
  160. { 0x284, 155, },
  161. { 0x27a, 150, },
  162. { 0x260, 145, },
  163. { 0x23a, 140, },
  164. { 0x224, 135, },
  165. { 0x213, 130, },
  166. { 0x204, 125, },
  167. { 0x1fe, 120, },
  168. { 0, 0, },
  169. };
  170. /* QAM64 SNR lookup table */
  171. static struct qam64_snr_tab {
  172. u16 val;
  173. u16 data;
  174. } qam64_snr_tab[] = {
  175. { 0x0001, 0, },
  176. { 0x0af0, 300, },
  177. { 0x0d80, 290, },
  178. { 0x10a0, 280, },
  179. { 0x14b5, 270, },
  180. { 0x1590, 268, },
  181. { 0x1680, 266, },
  182. { 0x17b0, 264, },
  183. { 0x18c0, 262, },
  184. { 0x19b0, 260, },
  185. { 0x1ad0, 258, },
  186. { 0x1d00, 256, },
  187. { 0x1da0, 254, },
  188. { 0x1ef0, 252, },
  189. { 0x2050, 250, },
  190. { 0x20f0, 249, },
  191. { 0x21d0, 248, },
  192. { 0x22b0, 247, },
  193. { 0x23a0, 246, },
  194. { 0x2470, 245, },
  195. { 0x24f0, 244, },
  196. { 0x25a0, 243, },
  197. { 0x26c0, 242, },
  198. { 0x27b0, 241, },
  199. { 0x28d0, 240, },
  200. { 0x29b0, 239, },
  201. { 0x2ad0, 238, },
  202. { 0x2ba0, 237, },
  203. { 0x2c80, 236, },
  204. { 0x2d20, 235, },
  205. { 0x2e00, 234, },
  206. { 0x2f10, 233, },
  207. { 0x3050, 232, },
  208. { 0x3190, 231, },
  209. { 0x3300, 230, },
  210. { 0x3340, 229, },
  211. { 0x3200, 228, },
  212. { 0x3550, 227, },
  213. { 0x3610, 226, },
  214. { 0x3600, 225, },
  215. { 0x3700, 224, },
  216. { 0x3800, 223, },
  217. { 0x3920, 222, },
  218. { 0x3a20, 221, },
  219. { 0x3b30, 220, },
  220. { 0x3d00, 219, },
  221. { 0x3e00, 218, },
  222. { 0x4000, 217, },
  223. { 0x4100, 216, },
  224. { 0x4300, 215, },
  225. { 0x4400, 214, },
  226. { 0x4600, 213, },
  227. { 0x4700, 212, },
  228. { 0x4800, 211, },
  229. { 0x4a00, 210, },
  230. { 0x4b00, 209, },
  231. { 0x4d00, 208, },
  232. { 0x4f00, 207, },
  233. { 0x5050, 206, },
  234. { 0x5200, 205, },
  235. { 0x53c0, 204, },
  236. { 0x5450, 203, },
  237. { 0x5650, 202, },
  238. { 0x5820, 201, },
  239. { 0x6000, 200, },
  240. { 0xffff, 0, },
  241. };
  242. /* QAM256 SNR lookup table */
  243. static struct qam256_snr_tab {
  244. u16 val;
  245. u16 data;
  246. } qam256_snr_tab[] = {
  247. { 0x0001, 0, },
  248. { 0x0970, 400, },
  249. { 0x0a90, 390, },
  250. { 0x0b90, 380, },
  251. { 0x0d90, 370, },
  252. { 0x0ff0, 360, },
  253. { 0x1240, 350, },
  254. { 0x1345, 348, },
  255. { 0x13c0, 346, },
  256. { 0x14c0, 344, },
  257. { 0x1500, 342, },
  258. { 0x1610, 340, },
  259. { 0x1700, 338, },
  260. { 0x1800, 336, },
  261. { 0x18b0, 334, },
  262. { 0x1900, 332, },
  263. { 0x1ab0, 330, },
  264. { 0x1bc0, 328, },
  265. { 0x1cb0, 326, },
  266. { 0x1db0, 324, },
  267. { 0x1eb0, 322, },
  268. { 0x2030, 320, },
  269. { 0x2200, 318, },
  270. { 0x2280, 316, },
  271. { 0x2410, 314, },
  272. { 0x25b0, 312, },
  273. { 0x27a0, 310, },
  274. { 0x2840, 308, },
  275. { 0x29d0, 306, },
  276. { 0x2b10, 304, },
  277. { 0x2d30, 302, },
  278. { 0x2f20, 300, },
  279. { 0x30c0, 298, },
  280. { 0x3260, 297, },
  281. { 0x32c0, 296, },
  282. { 0x3300, 295, },
  283. { 0x33b0, 294, },
  284. { 0x34b0, 293, },
  285. { 0x35a0, 292, },
  286. { 0x3650, 291, },
  287. { 0x3800, 290, },
  288. { 0x3900, 289, },
  289. { 0x3a50, 288, },
  290. { 0x3b30, 287, },
  291. { 0x3cb0, 286, },
  292. { 0x3e20, 285, },
  293. { 0x3fa0, 284, },
  294. { 0x40a0, 283, },
  295. { 0x41c0, 282, },
  296. { 0x42f0, 281, },
  297. { 0x44a0, 280, },
  298. { 0x4600, 279, },
  299. { 0x47b0, 278, },
  300. { 0x4900, 277, },
  301. { 0x4a00, 276, },
  302. { 0x4ba0, 275, },
  303. { 0x4d00, 274, },
  304. { 0x4f00, 273, },
  305. { 0x5000, 272, },
  306. { 0x51f0, 272, },
  307. { 0x53a0, 270, },
  308. { 0x5520, 269, },
  309. { 0x5700, 268, },
  310. { 0x5800, 267, },
  311. { 0x5a00, 266, },
  312. { 0x5c00, 265, },
  313. { 0x5d00, 264, },
  314. { 0x5f00, 263, },
  315. { 0x6000, 262, },
  316. { 0x6200, 261, },
  317. { 0x6400, 260, },
  318. { 0xffff, 0, },
  319. };
  320. /* 8 bit registers, 16 bit values */
  321. static int s5h1411_writereg(struct s5h1411_state *state,
  322. u8 addr, u8 reg, u16 data)
  323. {
  324. int ret;
  325. u8 buf[] = { reg, data >> 8, data & 0xff };
  326. struct i2c_msg msg = { .addr = addr, .flags = 0, .buf = buf, .len = 3 };
  327. ret = i2c_transfer(state->i2c, &msg, 1);
  328. if (ret != 1)
  329. printk(KERN_ERR "%s: writereg error 0x%02x 0x%02x 0x%04x, "
  330. "ret == %i)\n", __func__, addr, reg, data, ret);
  331. return (ret != 1) ? -1 : 0;
  332. }
  333. static u16 s5h1411_readreg(struct s5h1411_state *state, u8 addr, u8 reg)
  334. {
  335. int ret;
  336. u8 b0[] = { reg };
  337. u8 b1[] = { 0, 0 };
  338. struct i2c_msg msg[] = {
  339. { .addr = addr, .flags = 0, .buf = b0, .len = 1 },
  340. { .addr = addr, .flags = I2C_M_RD, .buf = b1, .len = 2 } };
  341. ret = i2c_transfer(state->i2c, msg, 2);
  342. if (ret != 2)
  343. printk(KERN_ERR "%s: readreg error (ret == %i)\n",
  344. __func__, ret);
  345. return (b1[0] << 8) | b1[1];
  346. }
  347. static int s5h1411_softreset(struct dvb_frontend *fe)
  348. {
  349. struct s5h1411_state *state = fe->demodulator_priv;
  350. dprintk("%s()\n", __func__);
  351. s5h1411_writereg(state, S5H1411_I2C_TOP_ADDR, 0xf7, 0);
  352. s5h1411_writereg(state, S5H1411_I2C_TOP_ADDR, 0xf7, 1);
  353. return 0;
  354. }
  355. static int s5h1411_set_if_freq(struct dvb_frontend *fe, int KHz)
  356. {
  357. struct s5h1411_state *state = fe->demodulator_priv;
  358. dprintk("%s(%d KHz)\n", __func__, KHz);
  359. switch (KHz) {
  360. case 3250:
  361. s5h1411_writereg(state, S5H1411_I2C_TOP_ADDR, 0x38, 0x10d5);
  362. s5h1411_writereg(state, S5H1411_I2C_TOP_ADDR, 0x39, 0x5342);
  363. s5h1411_writereg(state, S5H1411_I2C_QAM_ADDR, 0x2c, 0x10d9);
  364. break;
  365. case 3500:
  366. s5h1411_writereg(state, S5H1411_I2C_TOP_ADDR, 0x38, 0x1225);
  367. s5h1411_writereg(state, S5H1411_I2C_TOP_ADDR, 0x39, 0x1e96);
  368. s5h1411_writereg(state, S5H1411_I2C_QAM_ADDR, 0x2c, 0x1225);
  369. break;
  370. case 4000:
  371. s5h1411_writereg(state, S5H1411_I2C_TOP_ADDR, 0x38, 0x14bc);
  372. s5h1411_writereg(state, S5H1411_I2C_TOP_ADDR, 0x39, 0xb53e);
  373. s5h1411_writereg(state, S5H1411_I2C_QAM_ADDR, 0x2c, 0x14bd);
  374. break;
  375. default:
  376. dprintk("%s(%d KHz) Invalid, defaulting to 5380\n",
  377. __func__, KHz);
  378. /* no break, need to continue */
  379. case 5380:
  380. case 44000:
  381. s5h1411_writereg(state, S5H1411_I2C_TOP_ADDR, 0x38, 0x1be4);
  382. s5h1411_writereg(state, S5H1411_I2C_TOP_ADDR, 0x39, 0x3655);
  383. s5h1411_writereg(state, S5H1411_I2C_QAM_ADDR, 0x2c, 0x1be4);
  384. break;
  385. }
  386. state->if_freq = KHz;
  387. return 0;
  388. }
  389. static int s5h1411_set_mpeg_timing(struct dvb_frontend *fe, int mode)
  390. {
  391. struct s5h1411_state *state = fe->demodulator_priv;
  392. u16 val;
  393. dprintk("%s(%d)\n", __func__, mode);
  394. val = s5h1411_readreg(state, S5H1411_I2C_TOP_ADDR, 0xbe) & 0xcfff;
  395. switch (mode) {
  396. case S5H1411_MPEGTIMING_CONTINOUS_INVERTING_CLOCK:
  397. val |= 0x0000;
  398. break;
  399. case S5H1411_MPEGTIMING_CONTINOUS_NONINVERTING_CLOCK:
  400. dprintk("%s(%d) Mode1 or Defaulting\n", __func__, mode);
  401. val |= 0x1000;
  402. break;
  403. case S5H1411_MPEGTIMING_NONCONTINOUS_INVERTING_CLOCK:
  404. val |= 0x2000;
  405. break;
  406. case S5H1411_MPEGTIMING_NONCONTINOUS_NONINVERTING_CLOCK:
  407. val |= 0x3000;
  408. break;
  409. default:
  410. return -EINVAL;
  411. }
  412. /* Configure MPEG Signal Timing charactistics */
  413. return s5h1411_writereg(state, S5H1411_I2C_TOP_ADDR, 0xbe, val);
  414. }
  415. static int s5h1411_set_spectralinversion(struct dvb_frontend *fe, int inversion)
  416. {
  417. struct s5h1411_state *state = fe->demodulator_priv;
  418. u16 val;
  419. dprintk("%s(%d)\n", __func__, inversion);
  420. val = s5h1411_readreg(state, S5H1411_I2C_TOP_ADDR, 0x24) & ~0x1000;
  421. if (inversion == 1)
  422. val |= 0x1000; /* Inverted */
  423. else
  424. val |= 0x0000;
  425. state->inversion = inversion;
  426. return s5h1411_writereg(state, S5H1411_I2C_TOP_ADDR, 0x24, val);
  427. }
  428. static int s5h1411_set_serialmode(struct dvb_frontend *fe, int serial)
  429. {
  430. struct s5h1411_state *state = fe->demodulator_priv;
  431. u16 val;
  432. dprintk("%s(%d)\n", __func__, serial);
  433. val = s5h1411_readreg(state, S5H1411_I2C_TOP_ADDR, 0xbd) & ~0x100;
  434. if (serial == 1)
  435. val |= 0x100;
  436. return s5h1411_writereg(state, S5H1411_I2C_TOP_ADDR, 0xbd, val);
  437. }
  438. static int s5h1411_enable_modulation(struct dvb_frontend *fe,
  439. fe_modulation_t m)
  440. {
  441. struct s5h1411_state *state = fe->demodulator_priv;
  442. dprintk("%s(0x%08x)\n", __func__, m);
  443. switch (m) {
  444. case VSB_8:
  445. dprintk("%s() VSB_8\n", __func__);
  446. s5h1411_set_if_freq(fe, state->config->vsb_if);
  447. s5h1411_writereg(state, S5H1411_I2C_TOP_ADDR, 0x00, 0x71);
  448. s5h1411_writereg(state, S5H1411_I2C_TOP_ADDR, 0xf6, 0x00);
  449. s5h1411_writereg(state, S5H1411_I2C_TOP_ADDR, 0xcd, 0xf1);
  450. break;
  451. case QAM_64:
  452. case QAM_256:
  453. case QAM_AUTO:
  454. dprintk("%s() QAM_AUTO (64/256)\n", __func__);
  455. s5h1411_set_if_freq(fe, state->config->qam_if);
  456. s5h1411_writereg(state, S5H1411_I2C_TOP_ADDR, 0x00, 0x0171);
  457. s5h1411_writereg(state, S5H1411_I2C_TOP_ADDR, 0xf6, 0x0001);
  458. s5h1411_writereg(state, S5H1411_I2C_QAM_ADDR, 0x16, 0x1101);
  459. s5h1411_writereg(state, S5H1411_I2C_TOP_ADDR, 0xcd, 0x00f0);
  460. break;
  461. default:
  462. dprintk("%s() Invalid modulation\n", __func__);
  463. return -EINVAL;
  464. }
  465. state->current_modulation = m;
  466. s5h1411_softreset(fe);
  467. return 0;
  468. }
  469. static int s5h1411_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
  470. {
  471. struct s5h1411_state *state = fe->demodulator_priv;
  472. dprintk("%s(%d)\n", __func__, enable);
  473. if (enable)
  474. return s5h1411_writereg(state, S5H1411_I2C_TOP_ADDR, 0xf5, 1);
  475. else
  476. return s5h1411_writereg(state, S5H1411_I2C_TOP_ADDR, 0xf5, 0);
  477. }
  478. static int s5h1411_set_gpio(struct dvb_frontend *fe, int enable)
  479. {
  480. struct s5h1411_state *state = fe->demodulator_priv;
  481. u16 val;
  482. dprintk("%s(%d)\n", __func__, enable);
  483. val = s5h1411_readreg(state, S5H1411_I2C_TOP_ADDR, 0xe0) & ~0x02;
  484. if (enable)
  485. return s5h1411_writereg(state, S5H1411_I2C_TOP_ADDR, 0xe0,
  486. val | 0x02);
  487. else
  488. return s5h1411_writereg(state, S5H1411_I2C_TOP_ADDR, 0xe0, val);
  489. }
  490. static int s5h1411_sleep(struct dvb_frontend *fe, int enable)
  491. {
  492. struct s5h1411_state *state = fe->demodulator_priv;
  493. dprintk("%s(%d)\n", __func__, enable);
  494. if (enable)
  495. s5h1411_writereg(state, S5H1411_I2C_TOP_ADDR, 0xf4, 1);
  496. else {
  497. s5h1411_writereg(state, S5H1411_I2C_TOP_ADDR, 0xf4, 0);
  498. s5h1411_softreset(fe);
  499. }
  500. return 0;
  501. }
  502. static int s5h1411_register_reset(struct dvb_frontend *fe)
  503. {
  504. struct s5h1411_state *state = fe->demodulator_priv;
  505. dprintk("%s()\n", __func__);
  506. return s5h1411_writereg(state, S5H1411_I2C_TOP_ADDR, 0xf3, 0);
  507. }
  508. /* Talk to the demod, set the FEC, GUARD, QAM settings etc */
  509. static int s5h1411_set_frontend(struct dvb_frontend *fe,
  510. struct dvb_frontend_parameters *p)
  511. {
  512. struct s5h1411_state *state = fe->demodulator_priv;
  513. dprintk("%s(frequency=%d)\n", __func__, p->frequency);
  514. s5h1411_softreset(fe);
  515. state->current_frequency = p->frequency;
  516. s5h1411_enable_modulation(fe, p->u.vsb.modulation);
  517. /* Allow the demod to settle */
  518. msleep(100);
  519. if (fe->ops.tuner_ops.set_params) {
  520. if (fe->ops.i2c_gate_ctrl)
  521. fe->ops.i2c_gate_ctrl(fe, 1);
  522. fe->ops.tuner_ops.set_params(fe, p);
  523. if (fe->ops.i2c_gate_ctrl)
  524. fe->ops.i2c_gate_ctrl(fe, 0);
  525. }
  526. return 0;
  527. }
  528. /* Reset the demod hardware and reset all of the configuration registers
  529. to a default state. */
  530. static int s5h1411_init(struct dvb_frontend *fe)
  531. {
  532. struct s5h1411_state *state = fe->demodulator_priv;
  533. int i;
  534. dprintk("%s()\n", __func__);
  535. s5h1411_sleep(fe, 0);
  536. s5h1411_register_reset(fe);
  537. for (i = 0; i < ARRAY_SIZE(init_tab); i++)
  538. s5h1411_writereg(state, init_tab[i].addr,
  539. init_tab[i].reg,
  540. init_tab[i].data);
  541. /* The datasheet says that after initialisation, VSB is default */
  542. state->current_modulation = VSB_8;
  543. if (state->config->output_mode == S5H1411_SERIAL_OUTPUT)
  544. /* Serial */
  545. s5h1411_set_serialmode(fe, 1);
  546. else
  547. /* Parallel */
  548. s5h1411_set_serialmode(fe, 0);
  549. s5h1411_set_spectralinversion(fe, state->config->inversion);
  550. s5h1411_set_if_freq(fe, state->config->vsb_if);
  551. s5h1411_set_gpio(fe, state->config->gpio);
  552. s5h1411_set_mpeg_timing(fe, state->config->mpeg_timing);
  553. s5h1411_softreset(fe);
  554. /* Note: Leaving the I2C gate closed. */
  555. s5h1411_i2c_gate_ctrl(fe, 0);
  556. return 0;
  557. }
  558. static int s5h1411_read_status(struct dvb_frontend *fe, fe_status_t *status)
  559. {
  560. struct s5h1411_state *state = fe->demodulator_priv;
  561. u16 reg;
  562. u32 tuner_status = 0;
  563. *status = 0;
  564. /* Register F2 bit 15 = Master Lock, removed */
  565. switch (state->current_modulation) {
  566. case QAM_64:
  567. case QAM_256:
  568. reg = s5h1411_readreg(state, S5H1411_I2C_TOP_ADDR, 0xf0);
  569. if (reg & 0x10) /* QAM FEC Lock */
  570. *status |= FE_HAS_SYNC | FE_HAS_LOCK;
  571. if (reg & 0x100) /* QAM EQ Lock */
  572. *status |= FE_HAS_VITERBI | FE_HAS_CARRIER | FE_HAS_SIGNAL;
  573. break;
  574. case VSB_8:
  575. reg = s5h1411_readreg(state, S5H1411_I2C_TOP_ADDR, 0xf2);
  576. if (reg & 0x1000) /* FEC Lock */
  577. *status |= FE_HAS_SYNC | FE_HAS_LOCK;
  578. if (reg & 0x2000) /* EQ Lock */
  579. *status |= FE_HAS_VITERBI | FE_HAS_CARRIER | FE_HAS_SIGNAL;
  580. reg = s5h1411_readreg(state, S5H1411_I2C_TOP_ADDR, 0x53);
  581. if (reg & 0x1) /* AFC Lock */
  582. *status |= FE_HAS_SIGNAL;
  583. break;
  584. default:
  585. return -EINVAL;
  586. }
  587. switch (state->config->status_mode) {
  588. case S5H1411_DEMODLOCKING:
  589. if (*status & FE_HAS_VITERBI)
  590. *status |= FE_HAS_CARRIER | FE_HAS_SIGNAL;
  591. break;
  592. case S5H1411_TUNERLOCKING:
  593. /* Get the tuner status */
  594. if (fe->ops.tuner_ops.get_status) {
  595. if (fe->ops.i2c_gate_ctrl)
  596. fe->ops.i2c_gate_ctrl(fe, 1);
  597. fe->ops.tuner_ops.get_status(fe, &tuner_status);
  598. if (fe->ops.i2c_gate_ctrl)
  599. fe->ops.i2c_gate_ctrl(fe, 0);
  600. }
  601. if (tuner_status)
  602. *status |= FE_HAS_CARRIER | FE_HAS_SIGNAL;
  603. break;
  604. }
  605. dprintk("%s() status 0x%08x\n", __func__, *status);
  606. return 0;
  607. }
  608. static int s5h1411_qam256_lookup_snr(struct dvb_frontend *fe, u16 *snr, u16 v)
  609. {
  610. int i, ret = -EINVAL;
  611. dprintk("%s()\n", __func__);
  612. for (i = 0; i < ARRAY_SIZE(qam256_snr_tab); i++) {
  613. if (v < qam256_snr_tab[i].val) {
  614. *snr = qam256_snr_tab[i].data;
  615. ret = 0;
  616. break;
  617. }
  618. }
  619. return ret;
  620. }
  621. static int s5h1411_qam64_lookup_snr(struct dvb_frontend *fe, u16 *snr, u16 v)
  622. {
  623. int i, ret = -EINVAL;
  624. dprintk("%s()\n", __func__);
  625. for (i = 0; i < ARRAY_SIZE(qam64_snr_tab); i++) {
  626. if (v < qam64_snr_tab[i].val) {
  627. *snr = qam64_snr_tab[i].data;
  628. ret = 0;
  629. break;
  630. }
  631. }
  632. return ret;
  633. }
  634. static int s5h1411_vsb_lookup_snr(struct dvb_frontend *fe, u16 *snr, u16 v)
  635. {
  636. int i, ret = -EINVAL;
  637. dprintk("%s()\n", __func__);
  638. for (i = 0; i < ARRAY_SIZE(vsb_snr_tab); i++) {
  639. if (v > vsb_snr_tab[i].val) {
  640. *snr = vsb_snr_tab[i].data;
  641. ret = 0;
  642. break;
  643. }
  644. }
  645. dprintk("%s() snr=%d\n", __func__, *snr);
  646. return ret;
  647. }
  648. static int s5h1411_read_snr(struct dvb_frontend *fe, u16 *snr)
  649. {
  650. struct s5h1411_state *state = fe->demodulator_priv;
  651. u16 reg;
  652. dprintk("%s()\n", __func__);
  653. switch (state->current_modulation) {
  654. case QAM_64:
  655. reg = s5h1411_readreg(state, S5H1411_I2C_TOP_ADDR, 0xf1);
  656. return s5h1411_qam64_lookup_snr(fe, snr, reg);
  657. case QAM_256:
  658. reg = s5h1411_readreg(state, S5H1411_I2C_TOP_ADDR, 0xf1);
  659. return s5h1411_qam256_lookup_snr(fe, snr, reg);
  660. case VSB_8:
  661. reg = s5h1411_readreg(state, S5H1411_I2C_TOP_ADDR,
  662. 0xf2) & 0x3ff;
  663. return s5h1411_vsb_lookup_snr(fe, snr, reg);
  664. default:
  665. break;
  666. }
  667. return -EINVAL;
  668. }
  669. static int s5h1411_read_signal_strength(struct dvb_frontend *fe,
  670. u16 *signal_strength)
  671. {
  672. return s5h1411_read_snr(fe, signal_strength);
  673. }
  674. static int s5h1411_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
  675. {
  676. struct s5h1411_state *state = fe->demodulator_priv;
  677. *ucblocks = s5h1411_readreg(state, S5H1411_I2C_TOP_ADDR, 0xc9);
  678. return 0;
  679. }
  680. static int s5h1411_read_ber(struct dvb_frontend *fe, u32 *ber)
  681. {
  682. return s5h1411_read_ucblocks(fe, ber);
  683. }
  684. static int s5h1411_get_frontend(struct dvb_frontend *fe,
  685. struct dvb_frontend_parameters *p)
  686. {
  687. struct s5h1411_state *state = fe->demodulator_priv;
  688. p->frequency = state->current_frequency;
  689. p->u.vsb.modulation = state->current_modulation;
  690. return 0;
  691. }
  692. static int s5h1411_get_tune_settings(struct dvb_frontend *fe,
  693. struct dvb_frontend_tune_settings *tune)
  694. {
  695. tune->min_delay_ms = 1000;
  696. return 0;
  697. }
  698. static void s5h1411_release(struct dvb_frontend *fe)
  699. {
  700. struct s5h1411_state *state = fe->demodulator_priv;
  701. kfree(state);
  702. }
  703. static struct dvb_frontend_ops s5h1411_ops;
  704. struct dvb_frontend *s5h1411_attach(const struct s5h1411_config *config,
  705. struct i2c_adapter *i2c)
  706. {
  707. struct s5h1411_state *state = NULL;
  708. u16 reg;
  709. /* allocate memory for the internal state */
  710. state = kmalloc(sizeof(struct s5h1411_state), GFP_KERNEL);
  711. if (state == NULL)
  712. goto error;
  713. /* setup the state */
  714. state->config = config;
  715. state->i2c = i2c;
  716. state->current_modulation = VSB_8;
  717. state->inversion = state->config->inversion;
  718. /* check if the demod exists */
  719. reg = s5h1411_readreg(state, S5H1411_I2C_TOP_ADDR, 0x05);
  720. if (reg != 0x0066)
  721. goto error;
  722. /* create dvb_frontend */
  723. memcpy(&state->frontend.ops, &s5h1411_ops,
  724. sizeof(struct dvb_frontend_ops));
  725. state->frontend.demodulator_priv = state;
  726. if (s5h1411_init(&state->frontend) != 0) {
  727. printk(KERN_ERR "%s: Failed to initialize correctly\n",
  728. __func__);
  729. goto error;
  730. }
  731. /* Note: Leaving the I2C gate open here. */
  732. s5h1411_writereg(state, S5H1411_I2C_TOP_ADDR, 0xf5, 1);
  733. return &state->frontend;
  734. error:
  735. kfree(state);
  736. return NULL;
  737. }
  738. EXPORT_SYMBOL(s5h1411_attach);
  739. static struct dvb_frontend_ops s5h1411_ops = {
  740. .info = {
  741. .name = "Samsung S5H1411 QAM/8VSB Frontend",
  742. .type = FE_ATSC,
  743. .frequency_min = 54000000,
  744. .frequency_max = 858000000,
  745. .frequency_stepsize = 62500,
  746. .caps = FE_CAN_QAM_64 | FE_CAN_QAM_256 | FE_CAN_8VSB
  747. },
  748. .init = s5h1411_init,
  749. .i2c_gate_ctrl = s5h1411_i2c_gate_ctrl,
  750. .set_frontend = s5h1411_set_frontend,
  751. .get_frontend = s5h1411_get_frontend,
  752. .get_tune_settings = s5h1411_get_tune_settings,
  753. .read_status = s5h1411_read_status,
  754. .read_ber = s5h1411_read_ber,
  755. .read_signal_strength = s5h1411_read_signal_strength,
  756. .read_snr = s5h1411_read_snr,
  757. .read_ucblocks = s5h1411_read_ucblocks,
  758. .release = s5h1411_release,
  759. };
  760. module_param(debug, int, 0644);
  761. MODULE_PARM_DESC(debug, "Enable verbose debug messages");
  762. MODULE_DESCRIPTION("Samsung S5H1411 QAM-B/ATSC Demodulator driver");
  763. MODULE_AUTHOR("Steven Toth");
  764. MODULE_LICENSE("GPL");
  765. /*
  766. * Local variables:
  767. * c-basic-offset: 8
  768. */