qla_def.h 97 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #ifndef __QLA_DEF_H
  8. #define __QLA_DEF_H
  9. #include <linux/kernel.h>
  10. #include <linux/init.h>
  11. #include <linux/types.h>
  12. #include <linux/module.h>
  13. #include <linux/list.h>
  14. #include <linux/pci.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/sched.h>
  17. #include <linux/slab.h>
  18. #include <linux/dmapool.h>
  19. #include <linux/mempool.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/completion.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/workqueue.h>
  24. #include <linux/firmware.h>
  25. #include <linux/aer.h>
  26. #include <linux/mutex.h>
  27. #include <scsi/scsi.h>
  28. #include <scsi/scsi_host.h>
  29. #include <scsi/scsi_device.h>
  30. #include <scsi/scsi_cmnd.h>
  31. #include <scsi/scsi_transport_fc.h>
  32. #include <scsi/scsi_bsg_fc.h>
  33. #include "qla_bsg.h"
  34. #include "qla_nx.h"
  35. #include "qla_nx2.h"
  36. #define QLA2XXX_DRIVER_NAME "qla2xxx"
  37. #define QLA2XXX_APIDEV "ql2xapidev"
  38. #define QLA2XXX_MANUFACTURER "QLogic Corporation"
  39. /*
  40. * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
  41. * but that's fine as we don't look at the last 24 ones for
  42. * ISP2100 HBAs.
  43. */
  44. #define MAILBOX_REGISTER_COUNT_2100 8
  45. #define MAILBOX_REGISTER_COUNT_2200 24
  46. #define MAILBOX_REGISTER_COUNT 32
  47. #define QLA2200A_RISC_ROM_VER 4
  48. #define FPM_2300 6
  49. #define FPM_2310 7
  50. #include "qla_settings.h"
  51. /*
  52. * Data bit definitions
  53. */
  54. #define BIT_0 0x1
  55. #define BIT_1 0x2
  56. #define BIT_2 0x4
  57. #define BIT_3 0x8
  58. #define BIT_4 0x10
  59. #define BIT_5 0x20
  60. #define BIT_6 0x40
  61. #define BIT_7 0x80
  62. #define BIT_8 0x100
  63. #define BIT_9 0x200
  64. #define BIT_10 0x400
  65. #define BIT_11 0x800
  66. #define BIT_12 0x1000
  67. #define BIT_13 0x2000
  68. #define BIT_14 0x4000
  69. #define BIT_15 0x8000
  70. #define BIT_16 0x10000
  71. #define BIT_17 0x20000
  72. #define BIT_18 0x40000
  73. #define BIT_19 0x80000
  74. #define BIT_20 0x100000
  75. #define BIT_21 0x200000
  76. #define BIT_22 0x400000
  77. #define BIT_23 0x800000
  78. #define BIT_24 0x1000000
  79. #define BIT_25 0x2000000
  80. #define BIT_26 0x4000000
  81. #define BIT_27 0x8000000
  82. #define BIT_28 0x10000000
  83. #define BIT_29 0x20000000
  84. #define BIT_30 0x40000000
  85. #define BIT_31 0x80000000
  86. #define LSB(x) ((uint8_t)(x))
  87. #define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
  88. #define LSW(x) ((uint16_t)(x))
  89. #define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
  90. #define LSD(x) ((uint32_t)((uint64_t)(x)))
  91. #define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
  92. #define MAKE_HANDLE(x, y) ((uint32_t)((((uint32_t)(x)) << 16) | (uint32_t)(y)))
  93. /*
  94. * I/O register
  95. */
  96. #define RD_REG_BYTE(addr) readb(addr)
  97. #define RD_REG_WORD(addr) readw(addr)
  98. #define RD_REG_DWORD(addr) readl(addr)
  99. #define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr)
  100. #define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr)
  101. #define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr)
  102. #define WRT_REG_BYTE(addr, data) writeb(data,addr)
  103. #define WRT_REG_WORD(addr, data) writew(data,addr)
  104. #define WRT_REG_DWORD(addr, data) writel(data,addr)
  105. /*
  106. * ISP83XX specific remote register addresses
  107. */
  108. #define QLA83XX_LED_PORT0 0x00201320
  109. #define QLA83XX_LED_PORT1 0x00201328
  110. #define QLA83XX_IDC_DEV_STATE 0x22102384
  111. #define QLA83XX_IDC_MAJOR_VERSION 0x22102380
  112. #define QLA83XX_IDC_MINOR_VERSION 0x22102398
  113. #define QLA83XX_IDC_DRV_PRESENCE 0x22102388
  114. #define QLA83XX_IDC_DRIVER_ACK 0x2210238c
  115. #define QLA83XX_IDC_CONTROL 0x22102390
  116. #define QLA83XX_IDC_AUDIT 0x22102394
  117. #define QLA83XX_IDC_LOCK_RECOVERY 0x2210239c
  118. #define QLA83XX_DRIVER_LOCKID 0x22102104
  119. #define QLA83XX_DRIVER_LOCK 0x8111c028
  120. #define QLA83XX_DRIVER_UNLOCK 0x8111c02c
  121. #define QLA83XX_FLASH_LOCKID 0x22102100
  122. #define QLA83XX_FLASH_LOCK 0x8111c010
  123. #define QLA83XX_FLASH_UNLOCK 0x8111c014
  124. #define QLA83XX_DEV_PARTINFO1 0x221023e0
  125. #define QLA83XX_DEV_PARTINFO2 0x221023e4
  126. #define QLA83XX_FW_HEARTBEAT 0x221020b0
  127. #define QLA83XX_PEG_HALT_STATUS1 0x221020a8
  128. #define QLA83XX_PEG_HALT_STATUS2 0x221020ac
  129. /* 83XX: Macros defining 8200 AEN Reason codes */
  130. #define IDC_DEVICE_STATE_CHANGE BIT_0
  131. #define IDC_PEG_HALT_STATUS_CHANGE BIT_1
  132. #define IDC_NIC_FW_REPORTED_FAILURE BIT_2
  133. #define IDC_HEARTBEAT_FAILURE BIT_3
  134. /* 83XX: Macros defining 8200 AEN Error-levels */
  135. #define ERR_LEVEL_NON_FATAL 0x1
  136. #define ERR_LEVEL_RECOVERABLE_FATAL 0x2
  137. #define ERR_LEVEL_UNRECOVERABLE_FATAL 0x4
  138. /* 83XX: Macros for IDC Version */
  139. #define QLA83XX_SUPP_IDC_MAJOR_VERSION 0x01
  140. #define QLA83XX_SUPP_IDC_MINOR_VERSION 0x0
  141. /* 83XX: Macros for scheduling dpc tasks */
  142. #define QLA83XX_NIC_CORE_RESET 0x1
  143. #define QLA83XX_IDC_STATE_HANDLER 0x2
  144. #define QLA83XX_NIC_CORE_UNRECOVERABLE 0x3
  145. /* 83XX: Macros for defining IDC-Control bits */
  146. #define QLA83XX_IDC_RESET_DISABLED BIT_0
  147. #define QLA83XX_IDC_GRACEFUL_RESET BIT_1
  148. /* 83XX: Macros for different timeouts */
  149. #define QLA83XX_IDC_INITIALIZATION_TIMEOUT 30
  150. #define QLA83XX_IDC_RESET_ACK_TIMEOUT 10
  151. #define QLA83XX_MAX_LOCK_RECOVERY_WAIT (2 * HZ)
  152. /* 83XX: Macros for defining class in DEV-Partition Info register */
  153. #define QLA83XX_CLASS_TYPE_NONE 0x0
  154. #define QLA83XX_CLASS_TYPE_NIC 0x1
  155. #define QLA83XX_CLASS_TYPE_FCOE 0x2
  156. #define QLA83XX_CLASS_TYPE_ISCSI 0x3
  157. /* 83XX: Macros for IDC Lock-Recovery stages */
  158. #define IDC_LOCK_RECOVERY_STAGE1 0x1 /* Stage1: Intent for
  159. * lock-recovery
  160. */
  161. #define IDC_LOCK_RECOVERY_STAGE2 0x2 /* Stage2: Perform lock-recovery */
  162. /* 83XX: Macros for IDC Audit type */
  163. #define IDC_AUDIT_TIMESTAMP 0x0 /* IDC-AUDIT: Record timestamp of
  164. * dev-state change to NEED-RESET
  165. * or NEED-QUIESCENT
  166. */
  167. #define IDC_AUDIT_COMPLETION 0x1 /* IDC-AUDIT: Record duration of
  168. * reset-recovery completion is
  169. * second
  170. */
  171. /*
  172. * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
  173. * 133Mhz slot.
  174. */
  175. #define RD_REG_WORD_PIO(addr) (inw((unsigned long)addr))
  176. #define WRT_REG_WORD_PIO(addr, data) (outw(data,(unsigned long)addr))
  177. /*
  178. * Fibre Channel device definitions.
  179. */
  180. #define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */
  181. #define MAX_FIBRE_DEVICES_2100 512
  182. #define MAX_FIBRE_DEVICES_2400 2048
  183. #define MAX_FIBRE_DEVICES_LOOP 128
  184. #define MAX_FIBRE_DEVICES_MAX MAX_FIBRE_DEVICES_2400
  185. #define LOOPID_MAP_SIZE (ha->max_fibre_devices)
  186. #define MAX_FIBRE_LUNS 0xFFFF
  187. #define MAX_HOST_COUNT 16
  188. /*
  189. * Host adapter default definitions.
  190. */
  191. #define MAX_BUSES 1 /* We only have one bus today */
  192. #define MIN_LUNS 8
  193. #define MAX_LUNS MAX_FIBRE_LUNS
  194. #define MAX_CMDS_PER_LUN 255
  195. /*
  196. * Fibre Channel device definitions.
  197. */
  198. #define SNS_LAST_LOOP_ID_2100 0xfe
  199. #define SNS_LAST_LOOP_ID_2300 0x7ff
  200. #define LAST_LOCAL_LOOP_ID 0x7d
  201. #define SNS_FL_PORT 0x7e
  202. #define FABRIC_CONTROLLER 0x7f
  203. #define SIMPLE_NAME_SERVER 0x80
  204. #define SNS_FIRST_LOOP_ID 0x81
  205. #define MANAGEMENT_SERVER 0xfe
  206. #define BROADCAST 0xff
  207. /*
  208. * There is no correspondence between an N-PORT id and an AL_PA. Therefore the
  209. * valid range of an N-PORT id is 0 through 0x7ef.
  210. */
  211. #define NPH_LAST_HANDLE 0x7ef
  212. #define NPH_MGMT_SERVER 0x7fa /* FFFFFA */
  213. #define NPH_SNS 0x7fc /* FFFFFC */
  214. #define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */
  215. #define NPH_F_PORT 0x7fe /* FFFFFE */
  216. #define NPH_IP_BROADCAST 0x7ff /* FFFFFF */
  217. #define MAX_CMDSZ 16 /* SCSI maximum CDB size. */
  218. #include "qla_fw.h"
  219. /*
  220. * Timeout timer counts in seconds
  221. */
  222. #define PORT_RETRY_TIME 1
  223. #define LOOP_DOWN_TIMEOUT 60
  224. #define LOOP_DOWN_TIME 255 /* 240 */
  225. #define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30)
  226. #define DEFAULT_OUTSTANDING_COMMANDS 1024
  227. #define MIN_OUTSTANDING_COMMANDS 128
  228. /* ISP request and response entry counts (37-65535) */
  229. #define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */
  230. #define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */
  231. #define REQUEST_ENTRY_CNT_24XX 2048 /* Number of request entries. */
  232. #define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/
  233. #define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/
  234. #define RESPONSE_ENTRY_CNT_MQ 128 /* Number of response entries.*/
  235. #define ATIO_ENTRY_CNT_24XX 4096 /* Number of ATIO entries. */
  236. #define RESPONSE_ENTRY_CNT_FX00 256 /* Number of response entries.*/
  237. struct req_que;
  238. /*
  239. * (sd.h is not exported, hence local inclusion)
  240. * Data Integrity Field tuple.
  241. */
  242. struct sd_dif_tuple {
  243. __be16 guard_tag; /* Checksum */
  244. __be16 app_tag; /* Opaque storage */
  245. __be32 ref_tag; /* Target LBA or indirect LBA */
  246. };
  247. /*
  248. * SCSI Request Block
  249. */
  250. struct srb_cmd {
  251. struct scsi_cmnd *cmd; /* Linux SCSI command pkt */
  252. uint32_t request_sense_length;
  253. uint32_t fw_sense_length;
  254. uint8_t *request_sense_ptr;
  255. void *ctx;
  256. };
  257. /*
  258. * SRB flag definitions
  259. */
  260. #define SRB_DMA_VALID BIT_0 /* Command sent to ISP */
  261. #define SRB_FCP_CMND_DMA_VALID BIT_12 /* DIF: DSD List valid */
  262. #define SRB_CRC_CTX_DMA_VALID BIT_2 /* DIF: context DMA valid */
  263. #define SRB_CRC_PROT_DMA_VALID BIT_4 /* DIF: prot DMA valid */
  264. #define SRB_CRC_CTX_DSD_VALID BIT_5 /* DIF: dsd_list valid */
  265. /* To identify if a srb is of T10-CRC type. @sp => srb_t pointer */
  266. #define IS_PROT_IO(sp) (sp->flags & SRB_CRC_CTX_DSD_VALID)
  267. /*
  268. * SRB extensions.
  269. */
  270. struct srb_iocb {
  271. union {
  272. struct {
  273. uint16_t flags;
  274. #define SRB_LOGIN_RETRIED BIT_0
  275. #define SRB_LOGIN_COND_PLOGI BIT_1
  276. #define SRB_LOGIN_SKIP_PRLI BIT_2
  277. uint16_t data[2];
  278. } logio;
  279. struct {
  280. /*
  281. * Values for flags field below are as
  282. * defined in tsk_mgmt_entry struct
  283. * for control_flags field in qla_fw.h.
  284. */
  285. uint32_t flags;
  286. uint32_t lun;
  287. uint32_t data;
  288. struct completion comp;
  289. __le16 comp_status;
  290. } tmf;
  291. struct {
  292. #define SRB_FXDISC_REQ_DMA_VALID BIT_0
  293. #define SRB_FXDISC_RESP_DMA_VALID BIT_1
  294. #define SRB_FXDISC_REQ_DWRD_VALID BIT_2
  295. #define SRB_FXDISC_RSP_DWRD_VALID BIT_3
  296. #define FXDISC_TIMEOUT 20
  297. uint8_t flags;
  298. uint32_t req_len;
  299. uint32_t rsp_len;
  300. void *req_addr;
  301. void *rsp_addr;
  302. dma_addr_t req_dma_handle;
  303. dma_addr_t rsp_dma_handle;
  304. __le32 adapter_id;
  305. __le32 adapter_id_hi;
  306. __le16 req_func_type;
  307. __le32 req_data;
  308. __le32 req_data_extra;
  309. __le32 result;
  310. __le32 seq_number;
  311. __le16 fw_flags;
  312. struct completion fxiocb_comp;
  313. __le32 reserved_0;
  314. uint8_t reserved_1;
  315. } fxiocb;
  316. struct {
  317. uint32_t cmd_hndl;
  318. __le16 comp_status;
  319. struct completion comp;
  320. } abt;
  321. } u;
  322. struct timer_list timer;
  323. void (*timeout)(void *);
  324. };
  325. /* Values for srb_ctx type */
  326. #define SRB_LOGIN_CMD 1
  327. #define SRB_LOGOUT_CMD 2
  328. #define SRB_ELS_CMD_RPT 3
  329. #define SRB_ELS_CMD_HST 4
  330. #define SRB_CT_CMD 5
  331. #define SRB_ADISC_CMD 6
  332. #define SRB_TM_CMD 7
  333. #define SRB_SCSI_CMD 8
  334. #define SRB_BIDI_CMD 9
  335. #define SRB_FXIOCB_DCMD 10
  336. #define SRB_FXIOCB_BCMD 11
  337. #define SRB_ABT_CMD 12
  338. typedef struct srb {
  339. atomic_t ref_count;
  340. struct fc_port *fcport;
  341. uint32_t handle;
  342. uint16_t flags;
  343. uint16_t type;
  344. char *name;
  345. int iocbs;
  346. union {
  347. struct srb_iocb iocb_cmd;
  348. struct fc_bsg_job *bsg_job;
  349. struct srb_cmd scmd;
  350. } u;
  351. void (*done)(void *, void *, int);
  352. void (*free)(void *, void *);
  353. } srb_t;
  354. #define GET_CMD_SP(sp) (sp->u.scmd.cmd)
  355. #define SET_CMD_SP(sp, cmd) (sp->u.scmd.cmd = cmd)
  356. #define GET_CMD_CTX_SP(sp) (sp->u.scmd.ctx)
  357. #define GET_CMD_SENSE_LEN(sp) \
  358. (sp->u.scmd.request_sense_length)
  359. #define SET_CMD_SENSE_LEN(sp, len) \
  360. (sp->u.scmd.request_sense_length = len)
  361. #define GET_CMD_SENSE_PTR(sp) \
  362. (sp->u.scmd.request_sense_ptr)
  363. #define SET_CMD_SENSE_PTR(sp, ptr) \
  364. (sp->u.scmd.request_sense_ptr = ptr)
  365. #define GET_FW_SENSE_LEN(sp) \
  366. (sp->u.scmd.fw_sense_length)
  367. #define SET_FW_SENSE_LEN(sp, len) \
  368. (sp->u.scmd.fw_sense_length = len)
  369. struct msg_echo_lb {
  370. dma_addr_t send_dma;
  371. dma_addr_t rcv_dma;
  372. uint16_t req_sg_cnt;
  373. uint16_t rsp_sg_cnt;
  374. uint16_t options;
  375. uint32_t transfer_size;
  376. uint32_t iteration_count;
  377. };
  378. /*
  379. * ISP I/O Register Set structure definitions.
  380. */
  381. struct device_reg_2xxx {
  382. uint16_t flash_address; /* Flash BIOS address */
  383. uint16_t flash_data; /* Flash BIOS data */
  384. uint16_t unused_1[1]; /* Gap */
  385. uint16_t ctrl_status; /* Control/Status */
  386. #define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */
  387. #define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
  388. #define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */
  389. uint16_t ictrl; /* Interrupt control */
  390. #define ICR_EN_INT BIT_15 /* ISP enable interrupts. */
  391. #define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */
  392. uint16_t istatus; /* Interrupt status */
  393. #define ISR_RISC_INT BIT_3 /* RISC interrupt */
  394. uint16_t semaphore; /* Semaphore */
  395. uint16_t nvram; /* NVRAM register. */
  396. #define NVR_DESELECT 0
  397. #define NVR_BUSY BIT_15
  398. #define NVR_WRT_ENABLE BIT_14 /* Write enable */
  399. #define NVR_PR_ENABLE BIT_13 /* Protection register enable */
  400. #define NVR_DATA_IN BIT_3
  401. #define NVR_DATA_OUT BIT_2
  402. #define NVR_SELECT BIT_1
  403. #define NVR_CLOCK BIT_0
  404. #define NVR_WAIT_CNT 20000
  405. union {
  406. struct {
  407. uint16_t mailbox0;
  408. uint16_t mailbox1;
  409. uint16_t mailbox2;
  410. uint16_t mailbox3;
  411. uint16_t mailbox4;
  412. uint16_t mailbox5;
  413. uint16_t mailbox6;
  414. uint16_t mailbox7;
  415. uint16_t unused_2[59]; /* Gap */
  416. } __attribute__((packed)) isp2100;
  417. struct {
  418. /* Request Queue */
  419. uint16_t req_q_in; /* In-Pointer */
  420. uint16_t req_q_out; /* Out-Pointer */
  421. /* Response Queue */
  422. uint16_t rsp_q_in; /* In-Pointer */
  423. uint16_t rsp_q_out; /* Out-Pointer */
  424. /* RISC to Host Status */
  425. uint32_t host_status;
  426. #define HSR_RISC_INT BIT_15 /* RISC interrupt */
  427. #define HSR_RISC_PAUSED BIT_8 /* RISC Paused */
  428. /* Host to Host Semaphore */
  429. uint16_t host_semaphore;
  430. uint16_t unused_3[17]; /* Gap */
  431. uint16_t mailbox0;
  432. uint16_t mailbox1;
  433. uint16_t mailbox2;
  434. uint16_t mailbox3;
  435. uint16_t mailbox4;
  436. uint16_t mailbox5;
  437. uint16_t mailbox6;
  438. uint16_t mailbox7;
  439. uint16_t mailbox8;
  440. uint16_t mailbox9;
  441. uint16_t mailbox10;
  442. uint16_t mailbox11;
  443. uint16_t mailbox12;
  444. uint16_t mailbox13;
  445. uint16_t mailbox14;
  446. uint16_t mailbox15;
  447. uint16_t mailbox16;
  448. uint16_t mailbox17;
  449. uint16_t mailbox18;
  450. uint16_t mailbox19;
  451. uint16_t mailbox20;
  452. uint16_t mailbox21;
  453. uint16_t mailbox22;
  454. uint16_t mailbox23;
  455. uint16_t mailbox24;
  456. uint16_t mailbox25;
  457. uint16_t mailbox26;
  458. uint16_t mailbox27;
  459. uint16_t mailbox28;
  460. uint16_t mailbox29;
  461. uint16_t mailbox30;
  462. uint16_t mailbox31;
  463. uint16_t fb_cmd;
  464. uint16_t unused_4[10]; /* Gap */
  465. } __attribute__((packed)) isp2300;
  466. } u;
  467. uint16_t fpm_diag_config;
  468. uint16_t unused_5[0x4]; /* Gap */
  469. uint16_t risc_hw;
  470. uint16_t unused_5_1; /* Gap */
  471. uint16_t pcr; /* Processor Control Register. */
  472. uint16_t unused_6[0x5]; /* Gap */
  473. uint16_t mctr; /* Memory Configuration and Timing. */
  474. uint16_t unused_7[0x3]; /* Gap */
  475. uint16_t fb_cmd_2100; /* Unused on 23XX */
  476. uint16_t unused_8[0x3]; /* Gap */
  477. uint16_t hccr; /* Host command & control register. */
  478. #define HCCR_HOST_INT BIT_7 /* Host interrupt bit */
  479. #define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */
  480. /* HCCR commands */
  481. #define HCCR_RESET_RISC 0x1000 /* Reset RISC */
  482. #define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */
  483. #define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */
  484. #define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */
  485. #define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
  486. #define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
  487. #define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
  488. #define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */
  489. uint16_t unused_9[5]; /* Gap */
  490. uint16_t gpiod; /* GPIO Data register. */
  491. uint16_t gpioe; /* GPIO Enable register. */
  492. #define GPIO_LED_MASK 0x00C0
  493. #define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000
  494. #define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040
  495. #define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080
  496. #define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0
  497. #define GPIO_LED_ALL_OFF 0x0000
  498. #define GPIO_LED_RED_ON_OTHER_OFF 0x0001 /* isp2322 */
  499. #define GPIO_LED_RGA_ON 0x00C1 /* isp2322: red green amber */
  500. union {
  501. struct {
  502. uint16_t unused_10[8]; /* Gap */
  503. uint16_t mailbox8;
  504. uint16_t mailbox9;
  505. uint16_t mailbox10;
  506. uint16_t mailbox11;
  507. uint16_t mailbox12;
  508. uint16_t mailbox13;
  509. uint16_t mailbox14;
  510. uint16_t mailbox15;
  511. uint16_t mailbox16;
  512. uint16_t mailbox17;
  513. uint16_t mailbox18;
  514. uint16_t mailbox19;
  515. uint16_t mailbox20;
  516. uint16_t mailbox21;
  517. uint16_t mailbox22;
  518. uint16_t mailbox23; /* Also probe reg. */
  519. } __attribute__((packed)) isp2200;
  520. } u_end;
  521. };
  522. struct device_reg_25xxmq {
  523. uint32_t req_q_in;
  524. uint32_t req_q_out;
  525. uint32_t rsp_q_in;
  526. uint32_t rsp_q_out;
  527. uint32_t atio_q_in;
  528. uint32_t atio_q_out;
  529. };
  530. struct device_reg_fx00 {
  531. uint32_t mailbox0; /* 00 */
  532. uint32_t mailbox1; /* 04 */
  533. uint32_t mailbox2; /* 08 */
  534. uint32_t mailbox3; /* 0C */
  535. uint32_t mailbox4; /* 10 */
  536. uint32_t mailbox5; /* 14 */
  537. uint32_t mailbox6; /* 18 */
  538. uint32_t mailbox7; /* 1C */
  539. uint32_t mailbox8; /* 20 */
  540. uint32_t mailbox9; /* 24 */
  541. uint32_t mailbox10; /* 28 */
  542. uint32_t mailbox11;
  543. uint32_t mailbox12;
  544. uint32_t mailbox13;
  545. uint32_t mailbox14;
  546. uint32_t mailbox15;
  547. uint32_t mailbox16;
  548. uint32_t mailbox17;
  549. uint32_t mailbox18;
  550. uint32_t mailbox19;
  551. uint32_t mailbox20;
  552. uint32_t mailbox21;
  553. uint32_t mailbox22;
  554. uint32_t mailbox23;
  555. uint32_t mailbox24;
  556. uint32_t mailbox25;
  557. uint32_t mailbox26;
  558. uint32_t mailbox27;
  559. uint32_t mailbox28;
  560. uint32_t mailbox29;
  561. uint32_t mailbox30;
  562. uint32_t mailbox31;
  563. uint32_t aenmailbox0;
  564. uint32_t aenmailbox1;
  565. uint32_t aenmailbox2;
  566. uint32_t aenmailbox3;
  567. uint32_t aenmailbox4;
  568. uint32_t aenmailbox5;
  569. uint32_t aenmailbox6;
  570. uint32_t aenmailbox7;
  571. /* Request Queue. */
  572. uint32_t req_q_in; /* A0 - Request Queue In-Pointer */
  573. uint32_t req_q_out; /* A4 - Request Queue Out-Pointer */
  574. /* Response Queue. */
  575. uint32_t rsp_q_in; /* A8 - Response Queue In-Pointer */
  576. uint32_t rsp_q_out; /* AC - Response Queue Out-Pointer */
  577. /* Init values shadowed on FW Up Event */
  578. uint32_t initval0; /* B0 */
  579. uint32_t initval1; /* B4 */
  580. uint32_t initval2; /* B8 */
  581. uint32_t initval3; /* BC */
  582. uint32_t initval4; /* C0 */
  583. uint32_t initval5; /* C4 */
  584. uint32_t initval6; /* C8 */
  585. uint32_t initval7; /* CC */
  586. uint32_t fwheartbeat; /* D0 */
  587. };
  588. typedef union {
  589. struct device_reg_2xxx isp;
  590. struct device_reg_24xx isp24;
  591. struct device_reg_25xxmq isp25mq;
  592. struct device_reg_82xx isp82;
  593. struct device_reg_fx00 ispfx00;
  594. } device_reg_t;
  595. #define ISP_REQ_Q_IN(ha, reg) \
  596. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  597. &(reg)->u.isp2100.mailbox4 : \
  598. &(reg)->u.isp2300.req_q_in)
  599. #define ISP_REQ_Q_OUT(ha, reg) \
  600. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  601. &(reg)->u.isp2100.mailbox4 : \
  602. &(reg)->u.isp2300.req_q_out)
  603. #define ISP_RSP_Q_IN(ha, reg) \
  604. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  605. &(reg)->u.isp2100.mailbox5 : \
  606. &(reg)->u.isp2300.rsp_q_in)
  607. #define ISP_RSP_Q_OUT(ha, reg) \
  608. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  609. &(reg)->u.isp2100.mailbox5 : \
  610. &(reg)->u.isp2300.rsp_q_out)
  611. #define ISP_ATIO_Q_IN(vha) (vha->hw->tgt.atio_q_in)
  612. #define ISP_ATIO_Q_OUT(vha) (vha->hw->tgt.atio_q_out)
  613. #define MAILBOX_REG(ha, reg, num) \
  614. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  615. (num < 8 ? \
  616. &(reg)->u.isp2100.mailbox0 + (num) : \
  617. &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
  618. &(reg)->u.isp2300.mailbox0 + (num))
  619. #define RD_MAILBOX_REG(ha, reg, num) \
  620. RD_REG_WORD(MAILBOX_REG(ha, reg, num))
  621. #define WRT_MAILBOX_REG(ha, reg, num, data) \
  622. WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data)
  623. #define FB_CMD_REG(ha, reg) \
  624. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  625. &(reg)->fb_cmd_2100 : \
  626. &(reg)->u.isp2300.fb_cmd)
  627. #define RD_FB_CMD_REG(ha, reg) \
  628. RD_REG_WORD(FB_CMD_REG(ha, reg))
  629. #define WRT_FB_CMD_REG(ha, reg, data) \
  630. WRT_REG_WORD(FB_CMD_REG(ha, reg), data)
  631. typedef struct {
  632. uint32_t out_mb; /* outbound from driver */
  633. uint32_t in_mb; /* Incoming from RISC */
  634. uint16_t mb[MAILBOX_REGISTER_COUNT];
  635. long buf_size;
  636. void *bufp;
  637. uint32_t tov;
  638. uint8_t flags;
  639. #define MBX_DMA_IN BIT_0
  640. #define MBX_DMA_OUT BIT_1
  641. #define IOCTL_CMD BIT_2
  642. } mbx_cmd_t;
  643. struct mbx_cmd_32 {
  644. uint32_t out_mb; /* outbound from driver */
  645. uint32_t in_mb; /* Incoming from RISC */
  646. uint32_t mb[MAILBOX_REGISTER_COUNT];
  647. long buf_size;
  648. void *bufp;
  649. uint32_t tov;
  650. uint8_t flags;
  651. #define MBX_DMA_IN BIT_0
  652. #define MBX_DMA_OUT BIT_1
  653. #define IOCTL_CMD BIT_2
  654. };
  655. #define MBX_TOV_SECONDS 30
  656. /*
  657. * ISP product identification definitions in mailboxes after reset.
  658. */
  659. #define PROD_ID_1 0x4953
  660. #define PROD_ID_2 0x0000
  661. #define PROD_ID_2a 0x5020
  662. #define PROD_ID_3 0x2020
  663. /*
  664. * ISP mailbox Self-Test status codes
  665. */
  666. #define MBS_FRM_ALIVE 0 /* Firmware Alive. */
  667. #define MBS_CHKSUM_ERR 1 /* Checksum Error. */
  668. #define MBS_BUSY 4 /* Busy. */
  669. /*
  670. * ISP mailbox command complete status codes
  671. */
  672. #define MBS_COMMAND_COMPLETE 0x4000
  673. #define MBS_INVALID_COMMAND 0x4001
  674. #define MBS_HOST_INTERFACE_ERROR 0x4002
  675. #define MBS_TEST_FAILED 0x4003
  676. #define MBS_COMMAND_ERROR 0x4005
  677. #define MBS_COMMAND_PARAMETER_ERROR 0x4006
  678. #define MBS_PORT_ID_USED 0x4007
  679. #define MBS_LOOP_ID_USED 0x4008
  680. #define MBS_ALL_IDS_IN_USE 0x4009
  681. #define MBS_NOT_LOGGED_IN 0x400A
  682. #define MBS_LINK_DOWN_ERROR 0x400B
  683. #define MBS_DIAG_ECHO_TEST_ERROR 0x400C
  684. /*
  685. * ISP mailbox asynchronous event status codes
  686. */
  687. #define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
  688. #define MBA_RESET 0x8001 /* Reset Detected. */
  689. #define MBA_SYSTEM_ERR 0x8002 /* System Error. */
  690. #define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
  691. #define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
  692. #define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
  693. #define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */
  694. /* occurred. */
  695. #define MBA_LOOP_UP 0x8011 /* FC Loop UP. */
  696. #define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */
  697. #define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */
  698. #define MBA_PORT_UPDATE 0x8014 /* Port Database update. */
  699. #define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */
  700. #define MBA_LIP_F8 0x8016 /* Received a LIP F8. */
  701. #define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */
  702. #define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */
  703. #define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */
  704. #define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */
  705. #define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */
  706. #define MBA_IP_RECEIVE 0x8023 /* IP Received. */
  707. #define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */
  708. #define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */
  709. #define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */
  710. #define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */
  711. /* used. */
  712. #define MBA_TRACE_NOTIFICATION 0x8028 /* Trace/Diagnostic notification. */
  713. #define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */
  714. #define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */
  715. #define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */
  716. #define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */
  717. #define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */
  718. #define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */
  719. #define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */
  720. #define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */
  721. #define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */
  722. #define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */
  723. #define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */
  724. #define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */
  725. #define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */
  726. #define MBA_FW_NOT_STARTED 0x8050 /* Firmware not started */
  727. #define MBA_FW_STARTING 0x8051 /* Firmware starting */
  728. #define MBA_FW_RESTART_CMPLT 0x8060 /* Firmware restart complete */
  729. #define MBA_INIT_REQUIRED 0x8061 /* Initialization required */
  730. #define MBA_SHUTDOWN_REQUESTED 0x8062 /* Shutdown Requested */
  731. #define MBA_FW_INIT_FAILURE 0x8401 /* Firmware initialization failure */
  732. #define MBA_MIRROR_LUN_CHANGE 0x8402 /* Mirror LUN State Change
  733. Notification */
  734. #define MBA_FW_POLL_STATE 0x8600 /* Firmware in poll diagnostic state */
  735. #define MBA_FW_RESET_FCT 0x8502 /* Firmware reset factory defaults */
  736. /* 83XX FCoE specific */
  737. #define MBA_IDC_AEN 0x8200 /* FCoE: NIC Core state change AEN */
  738. /* Interrupt type codes */
  739. #define INTR_ROM_MB_SUCCESS 0x1
  740. #define INTR_ROM_MB_FAILED 0x2
  741. #define INTR_MB_SUCCESS 0x10
  742. #define INTR_MB_FAILED 0x11
  743. #define INTR_ASYNC_EVENT 0x12
  744. #define INTR_RSP_QUE_UPDATE 0x13
  745. #define INTR_RSP_QUE_UPDATE_83XX 0x14
  746. #define INTR_ATIO_QUE_UPDATE 0x1C
  747. #define INTR_ATIO_RSP_QUE_UPDATE 0x1D
  748. /* ISP mailbox loopback echo diagnostic error code */
  749. #define MBS_LB_RESET 0x17
  750. /*
  751. * Firmware options 1, 2, 3.
  752. */
  753. #define FO1_AE_ON_LIPF8 BIT_0
  754. #define FO1_AE_ALL_LIP_RESET BIT_1
  755. #define FO1_CTIO_RETRY BIT_3
  756. #define FO1_DISABLE_LIP_F7_SW BIT_4
  757. #define FO1_DISABLE_100MS_LOS_WAIT BIT_5
  758. #define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */
  759. #define FO1_AE_ON_LOOP_INIT_ERR BIT_7
  760. #define FO1_SET_EMPHASIS_SWING BIT_8
  761. #define FO1_AE_AUTO_BYPASS BIT_9
  762. #define FO1_ENABLE_PURE_IOCB BIT_10
  763. #define FO1_AE_PLOGI_RJT BIT_11
  764. #define FO1_ENABLE_ABORT_SEQUENCE BIT_12
  765. #define FO1_AE_QUEUE_FULL BIT_13
  766. #define FO2_ENABLE_ATIO_TYPE_3 BIT_0
  767. #define FO2_REV_LOOPBACK BIT_1
  768. #define FO3_ENABLE_EMERG_IOCB BIT_0
  769. #define FO3_AE_RND_ERROR BIT_1
  770. /* 24XX additional firmware options */
  771. #define ADD_FO_COUNT 3
  772. #define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */
  773. #define ADD_FO1_ENABLE_PUREX_IOCB BIT_10
  774. #define ADD_FO2_ENABLE_SEL_CLS2 BIT_5
  775. #define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14
  776. /*
  777. * ISP mailbox commands
  778. */
  779. #define MBC_LOAD_RAM 1 /* Load RAM. */
  780. #define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */
  781. #define MBC_WRITE_RAM_WORD 4 /* Write RAM word. */
  782. #define MBC_READ_RAM_WORD 5 /* Read RAM word. */
  783. #define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
  784. #define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */
  785. #define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */
  786. #define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */
  787. #define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */
  788. #define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */
  789. #define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */
  790. #define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */
  791. #define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */
  792. #define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */
  793. #define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */
  794. #define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */
  795. #define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */
  796. #define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */
  797. #define MBC_RESET 0x18 /* Reset. */
  798. #define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */
  799. #define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */
  800. #define MBC_DISABLE_VI 0x24 /* Disable VI operation. */
  801. #define MBC_ENABLE_VI 0x25 /* Enable VI operation. */
  802. #define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */
  803. #define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */
  804. #define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */
  805. #define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */
  806. #define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */
  807. #define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */
  808. #define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */
  809. #define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */
  810. #define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */
  811. #define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */
  812. #define MBC_CONFIGURE_VF 0x4b /* Configure VFs */
  813. #define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */
  814. #define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */
  815. #define MBC_PORT_LOGOUT 0x56 /* Port Logout request */
  816. #define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */
  817. #define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */
  818. #define MBC_GET_RNID_PARAMS 0x5a /* Get RNID parameters */
  819. #define MBC_DATA_RATE 0x5d /* Data Rate */
  820. #define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */
  821. #define MBC_INITIATE_LIP 0x62 /* Initiate Loop */
  822. /* Initialization Procedure */
  823. #define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */
  824. #define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */
  825. #define MBC_CLEAR_ACA 0x65 /* Clear ACA. */
  826. #define MBC_TARGET_RESET 0x66 /* Target Reset. */
  827. #define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */
  828. #define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */
  829. #define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */
  830. #define MBC_GET_PORT_NAME 0x6a /* Get port name. */
  831. #define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */
  832. #define MBC_LIP_RESET 0x6c /* LIP reset. */
  833. #define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */
  834. /* commandd. */
  835. #define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */
  836. #define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */
  837. #define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */
  838. #define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */
  839. #define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */
  840. #define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */
  841. #define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */
  842. #define MBC_UNLOAD_IP 0x79 /* Shutdown IP */
  843. #define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */
  844. #define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */
  845. #define MBC_LUN_RESET 0x7E /* Send LUN reset */
  846. /*
  847. * all the Mt. Rainier mailbox command codes that clash with FC/FCoE ones
  848. * should be defined with MBC_MR_*
  849. */
  850. #define MBC_MR_DRV_SHUTDOWN 0x6A
  851. /*
  852. * ISP24xx mailbox commands
  853. */
  854. #define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */
  855. #define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */
  856. #define MBC_PORT_PARAMS 0x1A /* Port iDMA Parameters. */
  857. #define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */
  858. #define MBC_TRACE_CONTROL 0x27 /* Trace control command. */
  859. #define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */
  860. #define MBC_WRITE_SFP 0x30 /* Write SFP Data. */
  861. #define MBC_READ_SFP 0x31 /* Read SFP Data. */
  862. #define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */
  863. #define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */
  864. #define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */
  865. #define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */
  866. #define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */
  867. #define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */
  868. #define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */
  869. #define MBC_LINK_INITIALIZATION 0x72 /* Do link initialization. */
  870. #define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */
  871. #define MBC_PORT_RESET 0x120 /* Port Reset */
  872. #define MBC_SET_PORT_CONFIG 0x122 /* Set port configuration */
  873. #define MBC_GET_PORT_CONFIG 0x123 /* Get port configuration */
  874. /*
  875. * ISP81xx mailbox commands
  876. */
  877. #define MBC_WRITE_MPI_REGISTER 0x01 /* Write MPI Register. */
  878. /* Firmware return data sizes */
  879. #define FCAL_MAP_SIZE 128
  880. /* Mailbox bit definitions for out_mb and in_mb */
  881. #define MBX_31 BIT_31
  882. #define MBX_30 BIT_30
  883. #define MBX_29 BIT_29
  884. #define MBX_28 BIT_28
  885. #define MBX_27 BIT_27
  886. #define MBX_26 BIT_26
  887. #define MBX_25 BIT_25
  888. #define MBX_24 BIT_24
  889. #define MBX_23 BIT_23
  890. #define MBX_22 BIT_22
  891. #define MBX_21 BIT_21
  892. #define MBX_20 BIT_20
  893. #define MBX_19 BIT_19
  894. #define MBX_18 BIT_18
  895. #define MBX_17 BIT_17
  896. #define MBX_16 BIT_16
  897. #define MBX_15 BIT_15
  898. #define MBX_14 BIT_14
  899. #define MBX_13 BIT_13
  900. #define MBX_12 BIT_12
  901. #define MBX_11 BIT_11
  902. #define MBX_10 BIT_10
  903. #define MBX_9 BIT_9
  904. #define MBX_8 BIT_8
  905. #define MBX_7 BIT_7
  906. #define MBX_6 BIT_6
  907. #define MBX_5 BIT_5
  908. #define MBX_4 BIT_4
  909. #define MBX_3 BIT_3
  910. #define MBX_2 BIT_2
  911. #define MBX_1 BIT_1
  912. #define MBX_0 BIT_0
  913. #define RNID_TYPE_SET_VERSION 0x9
  914. #define RNID_TYPE_ASIC_TEMP 0xC
  915. /*
  916. * Firmware state codes from get firmware state mailbox command
  917. */
  918. #define FSTATE_CONFIG_WAIT 0
  919. #define FSTATE_WAIT_AL_PA 1
  920. #define FSTATE_WAIT_LOGIN 2
  921. #define FSTATE_READY 3
  922. #define FSTATE_LOSS_OF_SYNC 4
  923. #define FSTATE_ERROR 5
  924. #define FSTATE_REINIT 6
  925. #define FSTATE_NON_PART 7
  926. #define FSTATE_CONFIG_CORRECT 0
  927. #define FSTATE_P2P_RCV_LIP 1
  928. #define FSTATE_P2P_CHOOSE_LOOP 2
  929. #define FSTATE_P2P_RCV_UNIDEN_LIP 3
  930. #define FSTATE_FATAL_ERROR 4
  931. #define FSTATE_LOOP_BACK_CONN 5
  932. /*
  933. * Port Database structure definition
  934. * Little endian except where noted.
  935. */
  936. #define PORT_DATABASE_SIZE 128 /* bytes */
  937. typedef struct {
  938. uint8_t options;
  939. uint8_t control;
  940. uint8_t master_state;
  941. uint8_t slave_state;
  942. uint8_t reserved[2];
  943. uint8_t hard_address;
  944. uint8_t reserved_1;
  945. uint8_t port_id[4];
  946. uint8_t node_name[WWN_SIZE];
  947. uint8_t port_name[WWN_SIZE];
  948. uint16_t execution_throttle;
  949. uint16_t execution_count;
  950. uint8_t reset_count;
  951. uint8_t reserved_2;
  952. uint16_t resource_allocation;
  953. uint16_t current_allocation;
  954. uint16_t queue_head;
  955. uint16_t queue_tail;
  956. uint16_t transmit_execution_list_next;
  957. uint16_t transmit_execution_list_previous;
  958. uint16_t common_features;
  959. uint16_t total_concurrent_sequences;
  960. uint16_t RO_by_information_category;
  961. uint8_t recipient;
  962. uint8_t initiator;
  963. uint16_t receive_data_size;
  964. uint16_t concurrent_sequences;
  965. uint16_t open_sequences_per_exchange;
  966. uint16_t lun_abort_flags;
  967. uint16_t lun_stop_flags;
  968. uint16_t stop_queue_head;
  969. uint16_t stop_queue_tail;
  970. uint16_t port_retry_timer;
  971. uint16_t next_sequence_id;
  972. uint16_t frame_count;
  973. uint16_t PRLI_payload_length;
  974. uint8_t prli_svc_param_word_0[2]; /* Big endian */
  975. /* Bits 15-0 of word 0 */
  976. uint8_t prli_svc_param_word_3[2]; /* Big endian */
  977. /* Bits 15-0 of word 3 */
  978. uint16_t loop_id;
  979. uint16_t extended_lun_info_list_pointer;
  980. uint16_t extended_lun_stop_list_pointer;
  981. } port_database_t;
  982. /*
  983. * Port database slave/master states
  984. */
  985. #define PD_STATE_DISCOVERY 0
  986. #define PD_STATE_WAIT_DISCOVERY_ACK 1
  987. #define PD_STATE_PORT_LOGIN 2
  988. #define PD_STATE_WAIT_PORT_LOGIN_ACK 3
  989. #define PD_STATE_PROCESS_LOGIN 4
  990. #define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5
  991. #define PD_STATE_PORT_LOGGED_IN 6
  992. #define PD_STATE_PORT_UNAVAILABLE 7
  993. #define PD_STATE_PROCESS_LOGOUT 8
  994. #define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9
  995. #define PD_STATE_PORT_LOGOUT 10
  996. #define PD_STATE_WAIT_PORT_LOGOUT_ACK 11
  997. #define QLA_ZIO_MODE_6 (BIT_2 | BIT_1)
  998. #define QLA_ZIO_DISABLED 0
  999. #define QLA_ZIO_DEFAULT_TIMER 2
  1000. /*
  1001. * ISP Initialization Control Block.
  1002. * Little endian except where noted.
  1003. */
  1004. #define ICB_VERSION 1
  1005. typedef struct {
  1006. uint8_t version;
  1007. uint8_t reserved_1;
  1008. /*
  1009. * LSB BIT 0 = Enable Hard Loop Id
  1010. * LSB BIT 1 = Enable Fairness
  1011. * LSB BIT 2 = Enable Full-Duplex
  1012. * LSB BIT 3 = Enable Fast Posting
  1013. * LSB BIT 4 = Enable Target Mode
  1014. * LSB BIT 5 = Disable Initiator Mode
  1015. * LSB BIT 6 = Enable ADISC
  1016. * LSB BIT 7 = Enable Target Inquiry Data
  1017. *
  1018. * MSB BIT 0 = Enable PDBC Notify
  1019. * MSB BIT 1 = Non Participating LIP
  1020. * MSB BIT 2 = Descending Loop ID Search
  1021. * MSB BIT 3 = Acquire Loop ID in LIPA
  1022. * MSB BIT 4 = Stop PortQ on Full Status
  1023. * MSB BIT 5 = Full Login after LIP
  1024. * MSB BIT 6 = Node Name Option
  1025. * MSB BIT 7 = Ext IFWCB enable bit
  1026. */
  1027. uint8_t firmware_options[2];
  1028. uint16_t frame_payload_size;
  1029. uint16_t max_iocb_allocation;
  1030. uint16_t execution_throttle;
  1031. uint8_t retry_count;
  1032. uint8_t retry_delay; /* unused */
  1033. uint8_t port_name[WWN_SIZE]; /* Big endian. */
  1034. uint16_t hard_address;
  1035. uint8_t inquiry_data;
  1036. uint8_t login_timeout;
  1037. uint8_t node_name[WWN_SIZE]; /* Big endian. */
  1038. uint16_t request_q_outpointer;
  1039. uint16_t response_q_inpointer;
  1040. uint16_t request_q_length;
  1041. uint16_t response_q_length;
  1042. uint32_t request_q_address[2];
  1043. uint32_t response_q_address[2];
  1044. uint16_t lun_enables;
  1045. uint8_t command_resource_count;
  1046. uint8_t immediate_notify_resource_count;
  1047. uint16_t timeout;
  1048. uint8_t reserved_2[2];
  1049. /*
  1050. * LSB BIT 0 = Timer Operation mode bit 0
  1051. * LSB BIT 1 = Timer Operation mode bit 1
  1052. * LSB BIT 2 = Timer Operation mode bit 2
  1053. * LSB BIT 3 = Timer Operation mode bit 3
  1054. * LSB BIT 4 = Init Config Mode bit 0
  1055. * LSB BIT 5 = Init Config Mode bit 1
  1056. * LSB BIT 6 = Init Config Mode bit 2
  1057. * LSB BIT 7 = Enable Non part on LIHA failure
  1058. *
  1059. * MSB BIT 0 = Enable class 2
  1060. * MSB BIT 1 = Enable ACK0
  1061. * MSB BIT 2 =
  1062. * MSB BIT 3 =
  1063. * MSB BIT 4 = FC Tape Enable
  1064. * MSB BIT 5 = Enable FC Confirm
  1065. * MSB BIT 6 = Enable command queuing in target mode
  1066. * MSB BIT 7 = No Logo On Link Down
  1067. */
  1068. uint8_t add_firmware_options[2];
  1069. uint8_t response_accumulation_timer;
  1070. uint8_t interrupt_delay_timer;
  1071. /*
  1072. * LSB BIT 0 = Enable Read xfr_rdy
  1073. * LSB BIT 1 = Soft ID only
  1074. * LSB BIT 2 =
  1075. * LSB BIT 3 =
  1076. * LSB BIT 4 = FCP RSP Payload [0]
  1077. * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
  1078. * LSB BIT 6 = Enable Out-of-Order frame handling
  1079. * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
  1080. *
  1081. * MSB BIT 0 = Sbus enable - 2300
  1082. * MSB BIT 1 =
  1083. * MSB BIT 2 =
  1084. * MSB BIT 3 =
  1085. * MSB BIT 4 = LED mode
  1086. * MSB BIT 5 = enable 50 ohm termination
  1087. * MSB BIT 6 = Data Rate (2300 only)
  1088. * MSB BIT 7 = Data Rate (2300 only)
  1089. */
  1090. uint8_t special_options[2];
  1091. uint8_t reserved_3[26];
  1092. } init_cb_t;
  1093. struct init_cb_fx {
  1094. uint16_t version;
  1095. uint16_t reserved_1[13];
  1096. __le16 request_q_outpointer;
  1097. __le16 response_q_inpointer;
  1098. uint16_t reserved_2[2];
  1099. __le16 response_q_length;
  1100. __le16 request_q_length;
  1101. uint16_t reserved_3[2];
  1102. __le32 request_q_address[2];
  1103. __le32 response_q_address[2];
  1104. uint16_t reserved_4[4];
  1105. uint8_t response_q_msivec;
  1106. uint8_t reserved_5[19];
  1107. uint16_t interrupt_delay_timer;
  1108. uint16_t reserved_6;
  1109. uint32_t fwoptions1;
  1110. uint32_t fwoptions2;
  1111. uint32_t fwoptions3;
  1112. uint8_t reserved_7[24];
  1113. };
  1114. /*
  1115. * Get Link Status mailbox command return buffer.
  1116. */
  1117. #define GLSO_SEND_RPS BIT_0
  1118. #define GLSO_USE_DID BIT_3
  1119. struct link_statistics {
  1120. uint32_t link_fail_cnt;
  1121. uint32_t loss_sync_cnt;
  1122. uint32_t loss_sig_cnt;
  1123. uint32_t prim_seq_err_cnt;
  1124. uint32_t inval_xmit_word_cnt;
  1125. uint32_t inval_crc_cnt;
  1126. uint32_t lip_cnt;
  1127. uint32_t unused1[0x1a];
  1128. uint32_t tx_frames;
  1129. uint32_t rx_frames;
  1130. uint32_t dumped_frames;
  1131. uint32_t unused2[2];
  1132. uint32_t nos_rcvd;
  1133. };
  1134. /*
  1135. * NVRAM Command values.
  1136. */
  1137. #define NV_START_BIT BIT_2
  1138. #define NV_WRITE_OP (BIT_26+BIT_24)
  1139. #define NV_READ_OP (BIT_26+BIT_25)
  1140. #define NV_ERASE_OP (BIT_26+BIT_25+BIT_24)
  1141. #define NV_MASK_OP (BIT_26+BIT_25+BIT_24)
  1142. #define NV_DELAY_COUNT 10
  1143. /*
  1144. * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
  1145. */
  1146. typedef struct {
  1147. /*
  1148. * NVRAM header
  1149. */
  1150. uint8_t id[4];
  1151. uint8_t nvram_version;
  1152. uint8_t reserved_0;
  1153. /*
  1154. * NVRAM RISC parameter block
  1155. */
  1156. uint8_t parameter_block_version;
  1157. uint8_t reserved_1;
  1158. /*
  1159. * LSB BIT 0 = Enable Hard Loop Id
  1160. * LSB BIT 1 = Enable Fairness
  1161. * LSB BIT 2 = Enable Full-Duplex
  1162. * LSB BIT 3 = Enable Fast Posting
  1163. * LSB BIT 4 = Enable Target Mode
  1164. * LSB BIT 5 = Disable Initiator Mode
  1165. * LSB BIT 6 = Enable ADISC
  1166. * LSB BIT 7 = Enable Target Inquiry Data
  1167. *
  1168. * MSB BIT 0 = Enable PDBC Notify
  1169. * MSB BIT 1 = Non Participating LIP
  1170. * MSB BIT 2 = Descending Loop ID Search
  1171. * MSB BIT 3 = Acquire Loop ID in LIPA
  1172. * MSB BIT 4 = Stop PortQ on Full Status
  1173. * MSB BIT 5 = Full Login after LIP
  1174. * MSB BIT 6 = Node Name Option
  1175. * MSB BIT 7 = Ext IFWCB enable bit
  1176. */
  1177. uint8_t firmware_options[2];
  1178. uint16_t frame_payload_size;
  1179. uint16_t max_iocb_allocation;
  1180. uint16_t execution_throttle;
  1181. uint8_t retry_count;
  1182. uint8_t retry_delay; /* unused */
  1183. uint8_t port_name[WWN_SIZE]; /* Big endian. */
  1184. uint16_t hard_address;
  1185. uint8_t inquiry_data;
  1186. uint8_t login_timeout;
  1187. uint8_t node_name[WWN_SIZE]; /* Big endian. */
  1188. /*
  1189. * LSB BIT 0 = Timer Operation mode bit 0
  1190. * LSB BIT 1 = Timer Operation mode bit 1
  1191. * LSB BIT 2 = Timer Operation mode bit 2
  1192. * LSB BIT 3 = Timer Operation mode bit 3
  1193. * LSB BIT 4 = Init Config Mode bit 0
  1194. * LSB BIT 5 = Init Config Mode bit 1
  1195. * LSB BIT 6 = Init Config Mode bit 2
  1196. * LSB BIT 7 = Enable Non part on LIHA failure
  1197. *
  1198. * MSB BIT 0 = Enable class 2
  1199. * MSB BIT 1 = Enable ACK0
  1200. * MSB BIT 2 =
  1201. * MSB BIT 3 =
  1202. * MSB BIT 4 = FC Tape Enable
  1203. * MSB BIT 5 = Enable FC Confirm
  1204. * MSB BIT 6 = Enable command queuing in target mode
  1205. * MSB BIT 7 = No Logo On Link Down
  1206. */
  1207. uint8_t add_firmware_options[2];
  1208. uint8_t response_accumulation_timer;
  1209. uint8_t interrupt_delay_timer;
  1210. /*
  1211. * LSB BIT 0 = Enable Read xfr_rdy
  1212. * LSB BIT 1 = Soft ID only
  1213. * LSB BIT 2 =
  1214. * LSB BIT 3 =
  1215. * LSB BIT 4 = FCP RSP Payload [0]
  1216. * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
  1217. * LSB BIT 6 = Enable Out-of-Order frame handling
  1218. * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
  1219. *
  1220. * MSB BIT 0 = Sbus enable - 2300
  1221. * MSB BIT 1 =
  1222. * MSB BIT 2 =
  1223. * MSB BIT 3 =
  1224. * MSB BIT 4 = LED mode
  1225. * MSB BIT 5 = enable 50 ohm termination
  1226. * MSB BIT 6 = Data Rate (2300 only)
  1227. * MSB BIT 7 = Data Rate (2300 only)
  1228. */
  1229. uint8_t special_options[2];
  1230. /* Reserved for expanded RISC parameter block */
  1231. uint8_t reserved_2[22];
  1232. /*
  1233. * LSB BIT 0 = Tx Sensitivity 1G bit 0
  1234. * LSB BIT 1 = Tx Sensitivity 1G bit 1
  1235. * LSB BIT 2 = Tx Sensitivity 1G bit 2
  1236. * LSB BIT 3 = Tx Sensitivity 1G bit 3
  1237. * LSB BIT 4 = Rx Sensitivity 1G bit 0
  1238. * LSB BIT 5 = Rx Sensitivity 1G bit 1
  1239. * LSB BIT 6 = Rx Sensitivity 1G bit 2
  1240. * LSB BIT 7 = Rx Sensitivity 1G bit 3
  1241. *
  1242. * MSB BIT 0 = Tx Sensitivity 2G bit 0
  1243. * MSB BIT 1 = Tx Sensitivity 2G bit 1
  1244. * MSB BIT 2 = Tx Sensitivity 2G bit 2
  1245. * MSB BIT 3 = Tx Sensitivity 2G bit 3
  1246. * MSB BIT 4 = Rx Sensitivity 2G bit 0
  1247. * MSB BIT 5 = Rx Sensitivity 2G bit 1
  1248. * MSB BIT 6 = Rx Sensitivity 2G bit 2
  1249. * MSB BIT 7 = Rx Sensitivity 2G bit 3
  1250. *
  1251. * LSB BIT 0 = Output Swing 1G bit 0
  1252. * LSB BIT 1 = Output Swing 1G bit 1
  1253. * LSB BIT 2 = Output Swing 1G bit 2
  1254. * LSB BIT 3 = Output Emphasis 1G bit 0
  1255. * LSB BIT 4 = Output Emphasis 1G bit 1
  1256. * LSB BIT 5 = Output Swing 2G bit 0
  1257. * LSB BIT 6 = Output Swing 2G bit 1
  1258. * LSB BIT 7 = Output Swing 2G bit 2
  1259. *
  1260. * MSB BIT 0 = Output Emphasis 2G bit 0
  1261. * MSB BIT 1 = Output Emphasis 2G bit 1
  1262. * MSB BIT 2 = Output Enable
  1263. * MSB BIT 3 =
  1264. * MSB BIT 4 =
  1265. * MSB BIT 5 =
  1266. * MSB BIT 6 =
  1267. * MSB BIT 7 =
  1268. */
  1269. uint8_t seriallink_options[4];
  1270. /*
  1271. * NVRAM host parameter block
  1272. *
  1273. * LSB BIT 0 = Enable spinup delay
  1274. * LSB BIT 1 = Disable BIOS
  1275. * LSB BIT 2 = Enable Memory Map BIOS
  1276. * LSB BIT 3 = Enable Selectable Boot
  1277. * LSB BIT 4 = Disable RISC code load
  1278. * LSB BIT 5 = Set cache line size 1
  1279. * LSB BIT 6 = PCI Parity Disable
  1280. * LSB BIT 7 = Enable extended logging
  1281. *
  1282. * MSB BIT 0 = Enable 64bit addressing
  1283. * MSB BIT 1 = Enable lip reset
  1284. * MSB BIT 2 = Enable lip full login
  1285. * MSB BIT 3 = Enable target reset
  1286. * MSB BIT 4 = Enable database storage
  1287. * MSB BIT 5 = Enable cache flush read
  1288. * MSB BIT 6 = Enable database load
  1289. * MSB BIT 7 = Enable alternate WWN
  1290. */
  1291. uint8_t host_p[2];
  1292. uint8_t boot_node_name[WWN_SIZE];
  1293. uint8_t boot_lun_number;
  1294. uint8_t reset_delay;
  1295. uint8_t port_down_retry_count;
  1296. uint8_t boot_id_number;
  1297. uint16_t max_luns_per_target;
  1298. uint8_t fcode_boot_port_name[WWN_SIZE];
  1299. uint8_t alternate_port_name[WWN_SIZE];
  1300. uint8_t alternate_node_name[WWN_SIZE];
  1301. /*
  1302. * BIT 0 = Selective Login
  1303. * BIT 1 = Alt-Boot Enable
  1304. * BIT 2 =
  1305. * BIT 3 = Boot Order List
  1306. * BIT 4 =
  1307. * BIT 5 = Selective LUN
  1308. * BIT 6 =
  1309. * BIT 7 = unused
  1310. */
  1311. uint8_t efi_parameters;
  1312. uint8_t link_down_timeout;
  1313. uint8_t adapter_id[16];
  1314. uint8_t alt1_boot_node_name[WWN_SIZE];
  1315. uint16_t alt1_boot_lun_number;
  1316. uint8_t alt2_boot_node_name[WWN_SIZE];
  1317. uint16_t alt2_boot_lun_number;
  1318. uint8_t alt3_boot_node_name[WWN_SIZE];
  1319. uint16_t alt3_boot_lun_number;
  1320. uint8_t alt4_boot_node_name[WWN_SIZE];
  1321. uint16_t alt4_boot_lun_number;
  1322. uint8_t alt5_boot_node_name[WWN_SIZE];
  1323. uint16_t alt5_boot_lun_number;
  1324. uint8_t alt6_boot_node_name[WWN_SIZE];
  1325. uint16_t alt6_boot_lun_number;
  1326. uint8_t alt7_boot_node_name[WWN_SIZE];
  1327. uint16_t alt7_boot_lun_number;
  1328. uint8_t reserved_3[2];
  1329. /* Offset 200-215 : Model Number */
  1330. uint8_t model_number[16];
  1331. /* OEM related items */
  1332. uint8_t oem_specific[16];
  1333. /*
  1334. * NVRAM Adapter Features offset 232-239
  1335. *
  1336. * LSB BIT 0 = External GBIC
  1337. * LSB BIT 1 = Risc RAM parity
  1338. * LSB BIT 2 = Buffer Plus Module
  1339. * LSB BIT 3 = Multi Chip Adapter
  1340. * LSB BIT 4 = Internal connector
  1341. * LSB BIT 5 =
  1342. * LSB BIT 6 =
  1343. * LSB BIT 7 =
  1344. *
  1345. * MSB BIT 0 =
  1346. * MSB BIT 1 =
  1347. * MSB BIT 2 =
  1348. * MSB BIT 3 =
  1349. * MSB BIT 4 =
  1350. * MSB BIT 5 =
  1351. * MSB BIT 6 =
  1352. * MSB BIT 7 =
  1353. */
  1354. uint8_t adapter_features[2];
  1355. uint8_t reserved_4[16];
  1356. /* Subsystem vendor ID for ISP2200 */
  1357. uint16_t subsystem_vendor_id_2200;
  1358. /* Subsystem device ID for ISP2200 */
  1359. uint16_t subsystem_device_id_2200;
  1360. uint8_t reserved_5;
  1361. uint8_t checksum;
  1362. } nvram_t;
  1363. /*
  1364. * ISP queue - response queue entry definition.
  1365. */
  1366. typedef struct {
  1367. uint8_t entry_type; /* Entry type. */
  1368. uint8_t entry_count; /* Entry count. */
  1369. uint8_t sys_define; /* System defined. */
  1370. uint8_t entry_status; /* Entry Status. */
  1371. uint32_t handle; /* System defined handle */
  1372. uint8_t data[52];
  1373. uint32_t signature;
  1374. #define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
  1375. } response_t;
  1376. /*
  1377. * ISP queue - ATIO queue entry definition.
  1378. */
  1379. struct atio {
  1380. uint8_t entry_type; /* Entry type. */
  1381. uint8_t entry_count; /* Entry count. */
  1382. uint8_t data[58];
  1383. uint32_t signature;
  1384. #define ATIO_PROCESSED 0xDEADDEAD /* Signature */
  1385. };
  1386. typedef union {
  1387. uint16_t extended;
  1388. struct {
  1389. uint8_t reserved;
  1390. uint8_t standard;
  1391. } id;
  1392. } target_id_t;
  1393. #define SET_TARGET_ID(ha, to, from) \
  1394. do { \
  1395. if (HAS_EXTENDED_IDS(ha)) \
  1396. to.extended = cpu_to_le16(from); \
  1397. else \
  1398. to.id.standard = (uint8_t)from; \
  1399. } while (0)
  1400. /*
  1401. * ISP queue - command entry structure definition.
  1402. */
  1403. #define COMMAND_TYPE 0x11 /* Command entry */
  1404. typedef struct {
  1405. uint8_t entry_type; /* Entry type. */
  1406. uint8_t entry_count; /* Entry count. */
  1407. uint8_t sys_define; /* System defined. */
  1408. uint8_t entry_status; /* Entry Status. */
  1409. uint32_t handle; /* System handle. */
  1410. target_id_t target; /* SCSI ID */
  1411. uint16_t lun; /* SCSI LUN */
  1412. uint16_t control_flags; /* Control flags. */
  1413. #define CF_WRITE BIT_6
  1414. #define CF_READ BIT_5
  1415. #define CF_SIMPLE_TAG BIT_3
  1416. #define CF_ORDERED_TAG BIT_2
  1417. #define CF_HEAD_TAG BIT_1
  1418. uint16_t reserved_1;
  1419. uint16_t timeout; /* Command timeout. */
  1420. uint16_t dseg_count; /* Data segment count. */
  1421. uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
  1422. uint32_t byte_count; /* Total byte count. */
  1423. uint32_t dseg_0_address; /* Data segment 0 address. */
  1424. uint32_t dseg_0_length; /* Data segment 0 length. */
  1425. uint32_t dseg_1_address; /* Data segment 1 address. */
  1426. uint32_t dseg_1_length; /* Data segment 1 length. */
  1427. uint32_t dseg_2_address; /* Data segment 2 address. */
  1428. uint32_t dseg_2_length; /* Data segment 2 length. */
  1429. } cmd_entry_t;
  1430. /*
  1431. * ISP queue - 64-Bit addressing, command entry structure definition.
  1432. */
  1433. #define COMMAND_A64_TYPE 0x19 /* Command A64 entry */
  1434. typedef struct {
  1435. uint8_t entry_type; /* Entry type. */
  1436. uint8_t entry_count; /* Entry count. */
  1437. uint8_t sys_define; /* System defined. */
  1438. uint8_t entry_status; /* Entry Status. */
  1439. uint32_t handle; /* System handle. */
  1440. target_id_t target; /* SCSI ID */
  1441. uint16_t lun; /* SCSI LUN */
  1442. uint16_t control_flags; /* Control flags. */
  1443. uint16_t reserved_1;
  1444. uint16_t timeout; /* Command timeout. */
  1445. uint16_t dseg_count; /* Data segment count. */
  1446. uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
  1447. uint32_t byte_count; /* Total byte count. */
  1448. uint32_t dseg_0_address[2]; /* Data segment 0 address. */
  1449. uint32_t dseg_0_length; /* Data segment 0 length. */
  1450. uint32_t dseg_1_address[2]; /* Data segment 1 address. */
  1451. uint32_t dseg_1_length; /* Data segment 1 length. */
  1452. } cmd_a64_entry_t, request_t;
  1453. /*
  1454. * ISP queue - continuation entry structure definition.
  1455. */
  1456. #define CONTINUE_TYPE 0x02 /* Continuation entry. */
  1457. typedef struct {
  1458. uint8_t entry_type; /* Entry type. */
  1459. uint8_t entry_count; /* Entry count. */
  1460. uint8_t sys_define; /* System defined. */
  1461. uint8_t entry_status; /* Entry Status. */
  1462. uint32_t reserved;
  1463. uint32_t dseg_0_address; /* Data segment 0 address. */
  1464. uint32_t dseg_0_length; /* Data segment 0 length. */
  1465. uint32_t dseg_1_address; /* Data segment 1 address. */
  1466. uint32_t dseg_1_length; /* Data segment 1 length. */
  1467. uint32_t dseg_2_address; /* Data segment 2 address. */
  1468. uint32_t dseg_2_length; /* Data segment 2 length. */
  1469. uint32_t dseg_3_address; /* Data segment 3 address. */
  1470. uint32_t dseg_3_length; /* Data segment 3 length. */
  1471. uint32_t dseg_4_address; /* Data segment 4 address. */
  1472. uint32_t dseg_4_length; /* Data segment 4 length. */
  1473. uint32_t dseg_5_address; /* Data segment 5 address. */
  1474. uint32_t dseg_5_length; /* Data segment 5 length. */
  1475. uint32_t dseg_6_address; /* Data segment 6 address. */
  1476. uint32_t dseg_6_length; /* Data segment 6 length. */
  1477. } cont_entry_t;
  1478. /*
  1479. * ISP queue - 64-Bit addressing, continuation entry structure definition.
  1480. */
  1481. #define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */
  1482. typedef struct {
  1483. uint8_t entry_type; /* Entry type. */
  1484. uint8_t entry_count; /* Entry count. */
  1485. uint8_t sys_define; /* System defined. */
  1486. uint8_t entry_status; /* Entry Status. */
  1487. uint32_t dseg_0_address[2]; /* Data segment 0 address. */
  1488. uint32_t dseg_0_length; /* Data segment 0 length. */
  1489. uint32_t dseg_1_address[2]; /* Data segment 1 address. */
  1490. uint32_t dseg_1_length; /* Data segment 1 length. */
  1491. uint32_t dseg_2_address [2]; /* Data segment 2 address. */
  1492. uint32_t dseg_2_length; /* Data segment 2 length. */
  1493. uint32_t dseg_3_address[2]; /* Data segment 3 address. */
  1494. uint32_t dseg_3_length; /* Data segment 3 length. */
  1495. uint32_t dseg_4_address[2]; /* Data segment 4 address. */
  1496. uint32_t dseg_4_length; /* Data segment 4 length. */
  1497. } cont_a64_entry_t;
  1498. #define PO_MODE_DIF_INSERT 0
  1499. #define PO_MODE_DIF_REMOVE 1
  1500. #define PO_MODE_DIF_PASS 2
  1501. #define PO_MODE_DIF_REPLACE 3
  1502. #define PO_MODE_DIF_TCP_CKSUM 6
  1503. #define PO_ENABLE_DIF_BUNDLING BIT_8
  1504. #define PO_ENABLE_INCR_GUARD_SEED BIT_3
  1505. #define PO_DISABLE_INCR_REF_TAG BIT_5
  1506. #define PO_DISABLE_GUARD_CHECK BIT_4
  1507. /*
  1508. * ISP queue - 64-Bit addressing, continuation crc entry structure definition.
  1509. */
  1510. struct crc_context {
  1511. uint32_t handle; /* System handle. */
  1512. uint32_t ref_tag;
  1513. uint16_t app_tag;
  1514. uint8_t ref_tag_mask[4]; /* Validation/Replacement Mask*/
  1515. uint8_t app_tag_mask[2]; /* Validation/Replacement Mask*/
  1516. uint16_t guard_seed; /* Initial Guard Seed */
  1517. uint16_t prot_opts; /* Requested Data Protection Mode */
  1518. uint16_t blk_size; /* Data size in bytes */
  1519. uint16_t runt_blk_guard; /* Guard value for runt block (tape
  1520. * only) */
  1521. uint32_t byte_count; /* Total byte count/ total data
  1522. * transfer count */
  1523. union {
  1524. struct {
  1525. uint32_t reserved_1;
  1526. uint16_t reserved_2;
  1527. uint16_t reserved_3;
  1528. uint32_t reserved_4;
  1529. uint32_t data_address[2];
  1530. uint32_t data_length;
  1531. uint32_t reserved_5[2];
  1532. uint32_t reserved_6;
  1533. } nobundling;
  1534. struct {
  1535. uint32_t dif_byte_count; /* Total DIF byte
  1536. * count */
  1537. uint16_t reserved_1;
  1538. uint16_t dseg_count; /* Data segment count */
  1539. uint32_t reserved_2;
  1540. uint32_t data_address[2];
  1541. uint32_t data_length;
  1542. uint32_t dif_address[2];
  1543. uint32_t dif_length; /* Data segment 0
  1544. * length */
  1545. } bundling;
  1546. } u;
  1547. struct fcp_cmnd fcp_cmnd;
  1548. dma_addr_t crc_ctx_dma;
  1549. /* List of DMA context transfers */
  1550. struct list_head dsd_list;
  1551. /* This structure should not exceed 512 bytes */
  1552. };
  1553. #define CRC_CONTEXT_LEN_FW (offsetof(struct crc_context, fcp_cmnd.lun))
  1554. #define CRC_CONTEXT_FCPCMND_OFF (offsetof(struct crc_context, fcp_cmnd.lun))
  1555. /*
  1556. * ISP queue - status entry structure definition.
  1557. */
  1558. #define STATUS_TYPE 0x03 /* Status entry. */
  1559. typedef struct {
  1560. uint8_t entry_type; /* Entry type. */
  1561. uint8_t entry_count; /* Entry count. */
  1562. uint8_t sys_define; /* System defined. */
  1563. uint8_t entry_status; /* Entry Status. */
  1564. uint32_t handle; /* System handle. */
  1565. uint16_t scsi_status; /* SCSI status. */
  1566. uint16_t comp_status; /* Completion status. */
  1567. uint16_t state_flags; /* State flags. */
  1568. uint16_t status_flags; /* Status flags. */
  1569. uint16_t rsp_info_len; /* Response Info Length. */
  1570. uint16_t req_sense_length; /* Request sense data length. */
  1571. uint32_t residual_length; /* Residual transfer length. */
  1572. uint8_t rsp_info[8]; /* FCP response information. */
  1573. uint8_t req_sense_data[32]; /* Request sense data. */
  1574. } sts_entry_t;
  1575. /*
  1576. * Status entry entry status
  1577. */
  1578. #define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */
  1579. #define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */
  1580. #define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */
  1581. #define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */
  1582. #define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */
  1583. #define RF_BUSY BIT_1 /* Busy */
  1584. #define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
  1585. RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
  1586. #define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
  1587. RF_INV_E_TYPE)
  1588. /*
  1589. * Status entry SCSI status bit definitions.
  1590. */
  1591. #define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/
  1592. #define SS_RESIDUAL_UNDER BIT_11
  1593. #define SS_RESIDUAL_OVER BIT_10
  1594. #define SS_SENSE_LEN_VALID BIT_9
  1595. #define SS_RESPONSE_INFO_LEN_VALID BIT_8
  1596. #define SS_RESERVE_CONFLICT (BIT_4 | BIT_3)
  1597. #define SS_BUSY_CONDITION BIT_3
  1598. #define SS_CONDITION_MET BIT_2
  1599. #define SS_CHECK_CONDITION BIT_1
  1600. /*
  1601. * Status entry completion status
  1602. */
  1603. #define CS_COMPLETE 0x0 /* No errors */
  1604. #define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
  1605. #define CS_DMA 0x2 /* A DMA direction error. */
  1606. #define CS_TRANSPORT 0x3 /* Transport error. */
  1607. #define CS_RESET 0x4 /* SCSI bus reset occurred */
  1608. #define CS_ABORTED 0x5 /* System aborted command. */
  1609. #define CS_TIMEOUT 0x6 /* Timeout error. */
  1610. #define CS_DATA_OVERRUN 0x7 /* Data overrun. */
  1611. #define CS_DIF_ERROR 0xC /* DIF error detected */
  1612. #define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
  1613. #define CS_QUEUE_FULL 0x1C /* Queue Full. */
  1614. #define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */
  1615. /* (selection timeout) */
  1616. #define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */
  1617. #define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */
  1618. #define CS_PORT_BUSY 0x2B /* Port Busy */
  1619. #define CS_COMPLETE_CHKCOND 0x30 /* Error? */
  1620. #define CS_BAD_PAYLOAD 0x80 /* Driver defined */
  1621. #define CS_UNKNOWN 0x81 /* Driver defined */
  1622. #define CS_RETRY 0x82 /* Driver defined */
  1623. #define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */
  1624. #define CS_BIDIR_RD_OVERRUN 0x700
  1625. #define CS_BIDIR_RD_WR_OVERRUN 0x707
  1626. #define CS_BIDIR_RD_OVERRUN_WR_UNDERRUN 0x715
  1627. #define CS_BIDIR_RD_UNDERRUN 0x1500
  1628. #define CS_BIDIR_RD_UNDERRUN_WR_OVERRUN 0x1507
  1629. #define CS_BIDIR_RD_WR_UNDERRUN 0x1515
  1630. #define CS_BIDIR_DMA 0x200
  1631. /*
  1632. * Status entry status flags
  1633. */
  1634. #define SF_ABTS_TERMINATED BIT_10
  1635. #define SF_LOGOUT_SENT BIT_13
  1636. /*
  1637. * ISP queue - status continuation entry structure definition.
  1638. */
  1639. #define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */
  1640. typedef struct {
  1641. uint8_t entry_type; /* Entry type. */
  1642. uint8_t entry_count; /* Entry count. */
  1643. uint8_t sys_define; /* System defined. */
  1644. uint8_t entry_status; /* Entry Status. */
  1645. uint8_t data[60]; /* data */
  1646. } sts_cont_entry_t;
  1647. /*
  1648. * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles)
  1649. * structure definition.
  1650. */
  1651. #define STATUS_TYPE_21 0x21 /* Status entry. */
  1652. typedef struct {
  1653. uint8_t entry_type; /* Entry type. */
  1654. uint8_t entry_count; /* Entry count. */
  1655. uint8_t handle_count; /* Handle count. */
  1656. uint8_t entry_status; /* Entry Status. */
  1657. uint32_t handle[15]; /* System handles. */
  1658. } sts21_entry_t;
  1659. /*
  1660. * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles)
  1661. * structure definition.
  1662. */
  1663. #define STATUS_TYPE_22 0x22 /* Status entry. */
  1664. typedef struct {
  1665. uint8_t entry_type; /* Entry type. */
  1666. uint8_t entry_count; /* Entry count. */
  1667. uint8_t handle_count; /* Handle count. */
  1668. uint8_t entry_status; /* Entry Status. */
  1669. uint16_t handle[30]; /* System handles. */
  1670. } sts22_entry_t;
  1671. /*
  1672. * ISP queue - marker entry structure definition.
  1673. */
  1674. #define MARKER_TYPE 0x04 /* Marker entry. */
  1675. typedef struct {
  1676. uint8_t entry_type; /* Entry type. */
  1677. uint8_t entry_count; /* Entry count. */
  1678. uint8_t handle_count; /* Handle count. */
  1679. uint8_t entry_status; /* Entry Status. */
  1680. uint32_t sys_define_2; /* System defined. */
  1681. target_id_t target; /* SCSI ID */
  1682. uint8_t modifier; /* Modifier (7-0). */
  1683. #define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
  1684. #define MK_SYNC_ID 1 /* Synchronize ID */
  1685. #define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
  1686. #define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */
  1687. /* clear port changed, */
  1688. /* use sequence number. */
  1689. uint8_t reserved_1;
  1690. uint16_t sequence_number; /* Sequence number of event */
  1691. uint16_t lun; /* SCSI LUN */
  1692. uint8_t reserved_2[48];
  1693. } mrk_entry_t;
  1694. /*
  1695. * ISP queue - Management Server entry structure definition.
  1696. */
  1697. #define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */
  1698. typedef struct {
  1699. uint8_t entry_type; /* Entry type. */
  1700. uint8_t entry_count; /* Entry count. */
  1701. uint8_t handle_count; /* Handle count. */
  1702. uint8_t entry_status; /* Entry Status. */
  1703. uint32_t handle1; /* System handle. */
  1704. target_id_t loop_id;
  1705. uint16_t status;
  1706. uint16_t control_flags; /* Control flags. */
  1707. uint16_t reserved2;
  1708. uint16_t timeout;
  1709. uint16_t cmd_dsd_count;
  1710. uint16_t total_dsd_count;
  1711. uint8_t type;
  1712. uint8_t r_ctl;
  1713. uint16_t rx_id;
  1714. uint16_t reserved3;
  1715. uint32_t handle2;
  1716. uint32_t rsp_bytecount;
  1717. uint32_t req_bytecount;
  1718. uint32_t dseg_req_address[2]; /* Data segment 0 address. */
  1719. uint32_t dseg_req_length; /* Data segment 0 length. */
  1720. uint32_t dseg_rsp_address[2]; /* Data segment 1 address. */
  1721. uint32_t dseg_rsp_length; /* Data segment 1 length. */
  1722. } ms_iocb_entry_t;
  1723. /*
  1724. * ISP queue - Mailbox Command entry structure definition.
  1725. */
  1726. #define MBX_IOCB_TYPE 0x39
  1727. struct mbx_entry {
  1728. uint8_t entry_type;
  1729. uint8_t entry_count;
  1730. uint8_t sys_define1;
  1731. /* Use sys_define1 for source type */
  1732. #define SOURCE_SCSI 0x00
  1733. #define SOURCE_IP 0x01
  1734. #define SOURCE_VI 0x02
  1735. #define SOURCE_SCTP 0x03
  1736. #define SOURCE_MP 0x04
  1737. #define SOURCE_MPIOCTL 0x05
  1738. #define SOURCE_ASYNC_IOCB 0x07
  1739. uint8_t entry_status;
  1740. uint32_t handle;
  1741. target_id_t loop_id;
  1742. uint16_t status;
  1743. uint16_t state_flags;
  1744. uint16_t status_flags;
  1745. uint32_t sys_define2[2];
  1746. uint16_t mb0;
  1747. uint16_t mb1;
  1748. uint16_t mb2;
  1749. uint16_t mb3;
  1750. uint16_t mb6;
  1751. uint16_t mb7;
  1752. uint16_t mb9;
  1753. uint16_t mb10;
  1754. uint32_t reserved_2[2];
  1755. uint8_t node_name[WWN_SIZE];
  1756. uint8_t port_name[WWN_SIZE];
  1757. };
  1758. /*
  1759. * ISP request and response queue entry sizes
  1760. */
  1761. #define RESPONSE_ENTRY_SIZE (sizeof(response_t))
  1762. #define REQUEST_ENTRY_SIZE (sizeof(request_t))
  1763. /*
  1764. * 24 bit port ID type definition.
  1765. */
  1766. typedef union {
  1767. uint32_t b24 : 24;
  1768. struct {
  1769. #ifdef __BIG_ENDIAN
  1770. uint8_t domain;
  1771. uint8_t area;
  1772. uint8_t al_pa;
  1773. #elif defined(__LITTLE_ENDIAN)
  1774. uint8_t al_pa;
  1775. uint8_t area;
  1776. uint8_t domain;
  1777. #else
  1778. #error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!"
  1779. #endif
  1780. uint8_t rsvd_1;
  1781. } b;
  1782. } port_id_t;
  1783. #define INVALID_PORT_ID 0xFFFFFF
  1784. /*
  1785. * Switch info gathering structure.
  1786. */
  1787. typedef struct {
  1788. port_id_t d_id;
  1789. uint8_t node_name[WWN_SIZE];
  1790. uint8_t port_name[WWN_SIZE];
  1791. uint8_t fabric_port_name[WWN_SIZE];
  1792. uint16_t fp_speed;
  1793. uint8_t fc4_type;
  1794. } sw_info_t;
  1795. /* FCP-4 types */
  1796. #define FC4_TYPE_FCP_SCSI 0x08
  1797. #define FC4_TYPE_OTHER 0x0
  1798. #define FC4_TYPE_UNKNOWN 0xff
  1799. /*
  1800. * Fibre channel port type.
  1801. */
  1802. typedef enum {
  1803. FCT_UNKNOWN,
  1804. FCT_RSCN,
  1805. FCT_SWITCH,
  1806. FCT_BROADCAST,
  1807. FCT_INITIATOR,
  1808. FCT_TARGET
  1809. } fc_port_type_t;
  1810. /*
  1811. * Fibre channel port structure.
  1812. */
  1813. typedef struct fc_port {
  1814. struct list_head list;
  1815. struct scsi_qla_host *vha;
  1816. uint8_t node_name[WWN_SIZE];
  1817. uint8_t port_name[WWN_SIZE];
  1818. port_id_t d_id;
  1819. uint16_t loop_id;
  1820. uint16_t old_loop_id;
  1821. uint16_t tgt_id;
  1822. uint16_t old_tgt_id;
  1823. uint8_t fcp_prio;
  1824. uint8_t fabric_port_name[WWN_SIZE];
  1825. uint16_t fp_speed;
  1826. fc_port_type_t port_type;
  1827. atomic_t state;
  1828. uint32_t flags;
  1829. int login_retry;
  1830. struct fc_rport *rport, *drport;
  1831. u32 supported_classes;
  1832. uint8_t fc4_type;
  1833. uint8_t scan_state;
  1834. unsigned long last_queue_full;
  1835. unsigned long last_ramp_up;
  1836. uint16_t port_id;
  1837. } fc_port_t;
  1838. #include "qla_mr.h"
  1839. /*
  1840. * Fibre channel port/lun states.
  1841. */
  1842. #define FCS_UNCONFIGURED 1
  1843. #define FCS_DEVICE_DEAD 2
  1844. #define FCS_DEVICE_LOST 3
  1845. #define FCS_ONLINE 4
  1846. static const char * const port_state_str[] = {
  1847. "Unknown",
  1848. "UNCONFIGURED",
  1849. "DEAD",
  1850. "LOST",
  1851. "ONLINE"
  1852. };
  1853. /*
  1854. * FC port flags.
  1855. */
  1856. #define FCF_FABRIC_DEVICE BIT_0
  1857. #define FCF_LOGIN_NEEDED BIT_1
  1858. #define FCF_FCP2_DEVICE BIT_2
  1859. #define FCF_ASYNC_SENT BIT_3
  1860. #define FCF_CONF_COMP_SUPPORTED BIT_4
  1861. /* No loop ID flag. */
  1862. #define FC_NO_LOOP_ID 0x1000
  1863. /*
  1864. * FC-CT interface
  1865. *
  1866. * NOTE: All structures are big-endian in form.
  1867. */
  1868. #define CT_REJECT_RESPONSE 0x8001
  1869. #define CT_ACCEPT_RESPONSE 0x8002
  1870. #define CT_REASON_INVALID_COMMAND_CODE 0x01
  1871. #define CT_REASON_CANNOT_PERFORM 0x09
  1872. #define CT_REASON_COMMAND_UNSUPPORTED 0x0b
  1873. #define CT_EXPL_ALREADY_REGISTERED 0x10
  1874. #define NS_N_PORT_TYPE 0x01
  1875. #define NS_NL_PORT_TYPE 0x02
  1876. #define NS_NX_PORT_TYPE 0x7F
  1877. #define GA_NXT_CMD 0x100
  1878. #define GA_NXT_REQ_SIZE (16 + 4)
  1879. #define GA_NXT_RSP_SIZE (16 + 620)
  1880. #define GID_PT_CMD 0x1A1
  1881. #define GID_PT_REQ_SIZE (16 + 4)
  1882. #define GPN_ID_CMD 0x112
  1883. #define GPN_ID_REQ_SIZE (16 + 4)
  1884. #define GPN_ID_RSP_SIZE (16 + 8)
  1885. #define GNN_ID_CMD 0x113
  1886. #define GNN_ID_REQ_SIZE (16 + 4)
  1887. #define GNN_ID_RSP_SIZE (16 + 8)
  1888. #define GFT_ID_CMD 0x117
  1889. #define GFT_ID_REQ_SIZE (16 + 4)
  1890. #define GFT_ID_RSP_SIZE (16 + 32)
  1891. #define RFT_ID_CMD 0x217
  1892. #define RFT_ID_REQ_SIZE (16 + 4 + 32)
  1893. #define RFT_ID_RSP_SIZE 16
  1894. #define RFF_ID_CMD 0x21F
  1895. #define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1)
  1896. #define RFF_ID_RSP_SIZE 16
  1897. #define RNN_ID_CMD 0x213
  1898. #define RNN_ID_REQ_SIZE (16 + 4 + 8)
  1899. #define RNN_ID_RSP_SIZE 16
  1900. #define RSNN_NN_CMD 0x239
  1901. #define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
  1902. #define RSNN_NN_RSP_SIZE 16
  1903. #define GFPN_ID_CMD 0x11C
  1904. #define GFPN_ID_REQ_SIZE (16 + 4)
  1905. #define GFPN_ID_RSP_SIZE (16 + 8)
  1906. #define GPSC_CMD 0x127
  1907. #define GPSC_REQ_SIZE (16 + 8)
  1908. #define GPSC_RSP_SIZE (16 + 2 + 2)
  1909. #define GFF_ID_CMD 0x011F
  1910. #define GFF_ID_REQ_SIZE (16 + 4)
  1911. #define GFF_ID_RSP_SIZE (16 + 128)
  1912. /*
  1913. * HBA attribute types.
  1914. */
  1915. #define FDMI_HBA_ATTR_COUNT 9
  1916. #define FDMI_HBA_NODE_NAME 1
  1917. #define FDMI_HBA_MANUFACTURER 2
  1918. #define FDMI_HBA_SERIAL_NUMBER 3
  1919. #define FDMI_HBA_MODEL 4
  1920. #define FDMI_HBA_MODEL_DESCRIPTION 5
  1921. #define FDMI_HBA_HARDWARE_VERSION 6
  1922. #define FDMI_HBA_DRIVER_VERSION 7
  1923. #define FDMI_HBA_OPTION_ROM_VERSION 8
  1924. #define FDMI_HBA_FIRMWARE_VERSION 9
  1925. #define FDMI_HBA_OS_NAME_AND_VERSION 0xa
  1926. #define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb
  1927. struct ct_fdmi_hba_attr {
  1928. uint16_t type;
  1929. uint16_t len;
  1930. union {
  1931. uint8_t node_name[WWN_SIZE];
  1932. uint8_t manufacturer[32];
  1933. uint8_t serial_num[8];
  1934. uint8_t model[16];
  1935. uint8_t model_desc[80];
  1936. uint8_t hw_version[16];
  1937. uint8_t driver_version[32];
  1938. uint8_t orom_version[16];
  1939. uint8_t fw_version[16];
  1940. uint8_t os_version[128];
  1941. uint8_t max_ct_len[4];
  1942. } a;
  1943. };
  1944. struct ct_fdmi_hba_attributes {
  1945. uint32_t count;
  1946. struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT];
  1947. };
  1948. /*
  1949. * Port attribute types.
  1950. */
  1951. #define FDMI_PORT_ATTR_COUNT 6
  1952. #define FDMI_PORT_FC4_TYPES 1
  1953. #define FDMI_PORT_SUPPORT_SPEED 2
  1954. #define FDMI_PORT_CURRENT_SPEED 3
  1955. #define FDMI_PORT_MAX_FRAME_SIZE 4
  1956. #define FDMI_PORT_OS_DEVICE_NAME 5
  1957. #define FDMI_PORT_HOST_NAME 6
  1958. #define FDMI_PORT_SPEED_1GB 0x1
  1959. #define FDMI_PORT_SPEED_2GB 0x2
  1960. #define FDMI_PORT_SPEED_10GB 0x4
  1961. #define FDMI_PORT_SPEED_4GB 0x8
  1962. #define FDMI_PORT_SPEED_8GB 0x10
  1963. #define FDMI_PORT_SPEED_16GB 0x20
  1964. #define FDMI_PORT_SPEED_UNKNOWN 0x8000
  1965. struct ct_fdmi_port_attr {
  1966. uint16_t type;
  1967. uint16_t len;
  1968. union {
  1969. uint8_t fc4_types[32];
  1970. uint32_t sup_speed;
  1971. uint32_t cur_speed;
  1972. uint32_t max_frame_size;
  1973. uint8_t os_dev_name[32];
  1974. uint8_t host_name[32];
  1975. } a;
  1976. };
  1977. /*
  1978. * Port Attribute Block.
  1979. */
  1980. struct ct_fdmi_port_attributes {
  1981. uint32_t count;
  1982. struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT];
  1983. };
  1984. /* FDMI definitions. */
  1985. #define GRHL_CMD 0x100
  1986. #define GHAT_CMD 0x101
  1987. #define GRPL_CMD 0x102
  1988. #define GPAT_CMD 0x110
  1989. #define RHBA_CMD 0x200
  1990. #define RHBA_RSP_SIZE 16
  1991. #define RHAT_CMD 0x201
  1992. #define RPRT_CMD 0x210
  1993. #define RPA_CMD 0x211
  1994. #define RPA_RSP_SIZE 16
  1995. #define DHBA_CMD 0x300
  1996. #define DHBA_REQ_SIZE (16 + 8)
  1997. #define DHBA_RSP_SIZE 16
  1998. #define DHAT_CMD 0x301
  1999. #define DPRT_CMD 0x310
  2000. #define DPA_CMD 0x311
  2001. /* CT command header -- request/response common fields */
  2002. struct ct_cmd_hdr {
  2003. uint8_t revision;
  2004. uint8_t in_id[3];
  2005. uint8_t gs_type;
  2006. uint8_t gs_subtype;
  2007. uint8_t options;
  2008. uint8_t reserved;
  2009. };
  2010. /* CT command request */
  2011. struct ct_sns_req {
  2012. struct ct_cmd_hdr header;
  2013. uint16_t command;
  2014. uint16_t max_rsp_size;
  2015. uint8_t fragment_id;
  2016. uint8_t reserved[3];
  2017. union {
  2018. /* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */
  2019. struct {
  2020. uint8_t reserved;
  2021. uint8_t port_id[3];
  2022. } port_id;
  2023. struct {
  2024. uint8_t port_type;
  2025. uint8_t domain;
  2026. uint8_t area;
  2027. uint8_t reserved;
  2028. } gid_pt;
  2029. struct {
  2030. uint8_t reserved;
  2031. uint8_t port_id[3];
  2032. uint8_t fc4_types[32];
  2033. } rft_id;
  2034. struct {
  2035. uint8_t reserved;
  2036. uint8_t port_id[3];
  2037. uint16_t reserved2;
  2038. uint8_t fc4_feature;
  2039. uint8_t fc4_type;
  2040. } rff_id;
  2041. struct {
  2042. uint8_t reserved;
  2043. uint8_t port_id[3];
  2044. uint8_t node_name[8];
  2045. } rnn_id;
  2046. struct {
  2047. uint8_t node_name[8];
  2048. uint8_t name_len;
  2049. uint8_t sym_node_name[255];
  2050. } rsnn_nn;
  2051. struct {
  2052. uint8_t hba_indentifier[8];
  2053. } ghat;
  2054. struct {
  2055. uint8_t hba_identifier[8];
  2056. uint32_t entry_count;
  2057. uint8_t port_name[8];
  2058. struct ct_fdmi_hba_attributes attrs;
  2059. } rhba;
  2060. struct {
  2061. uint8_t hba_identifier[8];
  2062. struct ct_fdmi_hba_attributes attrs;
  2063. } rhat;
  2064. struct {
  2065. uint8_t port_name[8];
  2066. struct ct_fdmi_port_attributes attrs;
  2067. } rpa;
  2068. struct {
  2069. uint8_t port_name[8];
  2070. } dhba;
  2071. struct {
  2072. uint8_t port_name[8];
  2073. } dhat;
  2074. struct {
  2075. uint8_t port_name[8];
  2076. } dprt;
  2077. struct {
  2078. uint8_t port_name[8];
  2079. } dpa;
  2080. struct {
  2081. uint8_t port_name[8];
  2082. } gpsc;
  2083. struct {
  2084. uint8_t reserved;
  2085. uint8_t port_name[3];
  2086. } gff_id;
  2087. } req;
  2088. };
  2089. /* CT command response header */
  2090. struct ct_rsp_hdr {
  2091. struct ct_cmd_hdr header;
  2092. uint16_t response;
  2093. uint16_t residual;
  2094. uint8_t fragment_id;
  2095. uint8_t reason_code;
  2096. uint8_t explanation_code;
  2097. uint8_t vendor_unique;
  2098. };
  2099. struct ct_sns_gid_pt_data {
  2100. uint8_t control_byte;
  2101. uint8_t port_id[3];
  2102. };
  2103. struct ct_sns_rsp {
  2104. struct ct_rsp_hdr header;
  2105. union {
  2106. struct {
  2107. uint8_t port_type;
  2108. uint8_t port_id[3];
  2109. uint8_t port_name[8];
  2110. uint8_t sym_port_name_len;
  2111. uint8_t sym_port_name[255];
  2112. uint8_t node_name[8];
  2113. uint8_t sym_node_name_len;
  2114. uint8_t sym_node_name[255];
  2115. uint8_t init_proc_assoc[8];
  2116. uint8_t node_ip_addr[16];
  2117. uint8_t class_of_service[4];
  2118. uint8_t fc4_types[32];
  2119. uint8_t ip_address[16];
  2120. uint8_t fabric_port_name[8];
  2121. uint8_t reserved;
  2122. uint8_t hard_address[3];
  2123. } ga_nxt;
  2124. struct {
  2125. /* Assume the largest number of targets for the union */
  2126. struct ct_sns_gid_pt_data
  2127. entries[MAX_FIBRE_DEVICES_MAX];
  2128. } gid_pt;
  2129. struct {
  2130. uint8_t port_name[8];
  2131. } gpn_id;
  2132. struct {
  2133. uint8_t node_name[8];
  2134. } gnn_id;
  2135. struct {
  2136. uint8_t fc4_types[32];
  2137. } gft_id;
  2138. struct {
  2139. uint32_t entry_count;
  2140. uint8_t port_name[8];
  2141. struct ct_fdmi_hba_attributes attrs;
  2142. } ghat;
  2143. struct {
  2144. uint8_t port_name[8];
  2145. } gfpn_id;
  2146. struct {
  2147. uint16_t speeds;
  2148. uint16_t speed;
  2149. } gpsc;
  2150. #define GFF_FCP_SCSI_OFFSET 7
  2151. struct {
  2152. uint8_t fc4_features[128];
  2153. } gff_id;
  2154. } rsp;
  2155. };
  2156. struct ct_sns_pkt {
  2157. union {
  2158. struct ct_sns_req req;
  2159. struct ct_sns_rsp rsp;
  2160. } p;
  2161. };
  2162. /*
  2163. * SNS command structures -- for 2200 compatibility.
  2164. */
  2165. #define RFT_ID_SNS_SCMD_LEN 22
  2166. #define RFT_ID_SNS_CMD_SIZE 60
  2167. #define RFT_ID_SNS_DATA_SIZE 16
  2168. #define RNN_ID_SNS_SCMD_LEN 10
  2169. #define RNN_ID_SNS_CMD_SIZE 36
  2170. #define RNN_ID_SNS_DATA_SIZE 16
  2171. #define GA_NXT_SNS_SCMD_LEN 6
  2172. #define GA_NXT_SNS_CMD_SIZE 28
  2173. #define GA_NXT_SNS_DATA_SIZE (620 + 16)
  2174. #define GID_PT_SNS_SCMD_LEN 6
  2175. #define GID_PT_SNS_CMD_SIZE 28
  2176. /*
  2177. * Assume MAX_FIBRE_DEVICES_2100 as these defines are only used with older
  2178. * adapters.
  2179. */
  2180. #define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES_2100 * 4 + 16)
  2181. #define GPN_ID_SNS_SCMD_LEN 6
  2182. #define GPN_ID_SNS_CMD_SIZE 28
  2183. #define GPN_ID_SNS_DATA_SIZE (8 + 16)
  2184. #define GNN_ID_SNS_SCMD_LEN 6
  2185. #define GNN_ID_SNS_CMD_SIZE 28
  2186. #define GNN_ID_SNS_DATA_SIZE (8 + 16)
  2187. struct sns_cmd_pkt {
  2188. union {
  2189. struct {
  2190. uint16_t buffer_length;
  2191. uint16_t reserved_1;
  2192. uint32_t buffer_address[2];
  2193. uint16_t subcommand_length;
  2194. uint16_t reserved_2;
  2195. uint16_t subcommand;
  2196. uint16_t size;
  2197. uint32_t reserved_3;
  2198. uint8_t param[36];
  2199. } cmd;
  2200. uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
  2201. uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
  2202. uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
  2203. uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
  2204. uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
  2205. uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
  2206. } p;
  2207. };
  2208. struct fw_blob {
  2209. char *name;
  2210. uint32_t segs[4];
  2211. const struct firmware *fw;
  2212. };
  2213. /* Return data from MBC_GET_ID_LIST call. */
  2214. struct gid_list_info {
  2215. uint8_t al_pa;
  2216. uint8_t area;
  2217. uint8_t domain;
  2218. uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */
  2219. uint16_t loop_id; /* ISP23XX -- 6 bytes. */
  2220. uint16_t reserved_1; /* ISP24XX -- 8 bytes. */
  2221. };
  2222. /* NPIV */
  2223. typedef struct vport_info {
  2224. uint8_t port_name[WWN_SIZE];
  2225. uint8_t node_name[WWN_SIZE];
  2226. int vp_id;
  2227. uint16_t loop_id;
  2228. unsigned long host_no;
  2229. uint8_t port_id[3];
  2230. int loop_state;
  2231. } vport_info_t;
  2232. typedef struct vport_params {
  2233. uint8_t port_name[WWN_SIZE];
  2234. uint8_t node_name[WWN_SIZE];
  2235. uint32_t options;
  2236. #define VP_OPTS_RETRY_ENABLE BIT_0
  2237. #define VP_OPTS_VP_DISABLE BIT_1
  2238. } vport_params_t;
  2239. /* NPIV - return codes of VP create and modify */
  2240. #define VP_RET_CODE_OK 0
  2241. #define VP_RET_CODE_FATAL 1
  2242. #define VP_RET_CODE_WRONG_ID 2
  2243. #define VP_RET_CODE_WWPN 3
  2244. #define VP_RET_CODE_RESOURCES 4
  2245. #define VP_RET_CODE_NO_MEM 5
  2246. #define VP_RET_CODE_NOT_FOUND 6
  2247. struct qla_hw_data;
  2248. struct rsp_que;
  2249. /*
  2250. * ISP operations
  2251. */
  2252. struct isp_operations {
  2253. int (*pci_config) (struct scsi_qla_host *);
  2254. void (*reset_chip) (struct scsi_qla_host *);
  2255. int (*chip_diag) (struct scsi_qla_host *);
  2256. void (*config_rings) (struct scsi_qla_host *);
  2257. void (*reset_adapter) (struct scsi_qla_host *);
  2258. int (*nvram_config) (struct scsi_qla_host *);
  2259. void (*update_fw_options) (struct scsi_qla_host *);
  2260. int (*load_risc) (struct scsi_qla_host *, uint32_t *);
  2261. char * (*pci_info_str) (struct scsi_qla_host *, char *);
  2262. char * (*fw_version_str) (struct scsi_qla_host *, char *);
  2263. irq_handler_t intr_handler;
  2264. void (*enable_intrs) (struct qla_hw_data *);
  2265. void (*disable_intrs) (struct qla_hw_data *);
  2266. int (*abort_command) (srb_t *);
  2267. int (*target_reset) (struct fc_port *, unsigned int, int);
  2268. int (*lun_reset) (struct fc_port *, unsigned int, int);
  2269. int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
  2270. uint8_t, uint8_t, uint16_t *, uint8_t);
  2271. int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
  2272. uint8_t, uint8_t);
  2273. uint16_t (*calc_req_entries) (uint16_t);
  2274. void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
  2275. void * (*prep_ms_iocb) (struct scsi_qla_host *, uint32_t, uint32_t);
  2276. void * (*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
  2277. uint32_t);
  2278. uint8_t * (*read_nvram) (struct scsi_qla_host *, uint8_t *,
  2279. uint32_t, uint32_t);
  2280. int (*write_nvram) (struct scsi_qla_host *, uint8_t *, uint32_t,
  2281. uint32_t);
  2282. void (*fw_dump) (struct scsi_qla_host *, int);
  2283. int (*beacon_on) (struct scsi_qla_host *);
  2284. int (*beacon_off) (struct scsi_qla_host *);
  2285. void (*beacon_blink) (struct scsi_qla_host *);
  2286. uint8_t * (*read_optrom) (struct scsi_qla_host *, uint8_t *,
  2287. uint32_t, uint32_t);
  2288. int (*write_optrom) (struct scsi_qla_host *, uint8_t *, uint32_t,
  2289. uint32_t);
  2290. int (*get_flash_version) (struct scsi_qla_host *, void *);
  2291. int (*start_scsi) (srb_t *);
  2292. int (*abort_isp) (struct scsi_qla_host *);
  2293. int (*iospace_config)(struct qla_hw_data*);
  2294. int (*initialize_adapter)(struct scsi_qla_host *);
  2295. };
  2296. /* MSI-X Support *************************************************************/
  2297. #define QLA_MSIX_CHIP_REV_24XX 3
  2298. #define QLA_MSIX_FW_MODE(m) (((m) & (BIT_7|BIT_8|BIT_9)) >> 7)
  2299. #define QLA_MSIX_FW_MODE_1(m) (QLA_MSIX_FW_MODE(m) == 1)
  2300. #define QLA_MSIX_DEFAULT 0x00
  2301. #define QLA_MSIX_RSP_Q 0x01
  2302. #define QLA_MIDX_DEFAULT 0
  2303. #define QLA_MIDX_RSP_Q 1
  2304. #define QLA_PCI_MSIX_CONTROL 0xa2
  2305. #define QLA_83XX_PCI_MSIX_CONTROL 0x92
  2306. struct scsi_qla_host;
  2307. struct qla_msix_entry {
  2308. int have_irq;
  2309. uint32_t vector;
  2310. uint16_t entry;
  2311. struct rsp_que *rsp;
  2312. };
  2313. #define WATCH_INTERVAL 1 /* number of seconds */
  2314. /* Work events. */
  2315. enum qla_work_type {
  2316. QLA_EVT_AEN,
  2317. QLA_EVT_IDC_ACK,
  2318. QLA_EVT_ASYNC_LOGIN,
  2319. QLA_EVT_ASYNC_LOGIN_DONE,
  2320. QLA_EVT_ASYNC_LOGOUT,
  2321. QLA_EVT_ASYNC_LOGOUT_DONE,
  2322. QLA_EVT_ASYNC_ADISC,
  2323. QLA_EVT_ASYNC_ADISC_DONE,
  2324. QLA_EVT_UEVENT,
  2325. QLA_EVT_AENFX,
  2326. };
  2327. struct qla_work_evt {
  2328. struct list_head list;
  2329. enum qla_work_type type;
  2330. u32 flags;
  2331. #define QLA_EVT_FLAG_FREE 0x1
  2332. union {
  2333. struct {
  2334. enum fc_host_event_code code;
  2335. u32 data;
  2336. } aen;
  2337. struct {
  2338. #define QLA_IDC_ACK_REGS 7
  2339. uint16_t mb[QLA_IDC_ACK_REGS];
  2340. } idc_ack;
  2341. struct {
  2342. struct fc_port *fcport;
  2343. #define QLA_LOGIO_LOGIN_RETRIED BIT_0
  2344. u16 data[2];
  2345. } logio;
  2346. struct {
  2347. u32 code;
  2348. #define QLA_UEVENT_CODE_FW_DUMP 0
  2349. } uevent;
  2350. struct {
  2351. uint32_t evtcode;
  2352. uint32_t mbx[8];
  2353. uint32_t count;
  2354. } aenfx;
  2355. struct {
  2356. srb_t *sp;
  2357. } iosb;
  2358. } u;
  2359. };
  2360. struct qla_chip_state_84xx {
  2361. struct list_head list;
  2362. struct kref kref;
  2363. void *bus;
  2364. spinlock_t access_lock;
  2365. struct mutex fw_update_mutex;
  2366. uint32_t fw_update;
  2367. uint32_t op_fw_version;
  2368. uint32_t op_fw_size;
  2369. uint32_t op_fw_seq_size;
  2370. uint32_t diag_fw_version;
  2371. uint32_t gold_fw_version;
  2372. };
  2373. struct qla_statistics {
  2374. uint32_t total_isp_aborts;
  2375. uint64_t input_bytes;
  2376. uint64_t output_bytes;
  2377. };
  2378. struct bidi_statistics {
  2379. unsigned long long io_count;
  2380. unsigned long long transfer_bytes;
  2381. };
  2382. /* Multi queue support */
  2383. #define MBC_INITIALIZE_MULTIQ 0x1f
  2384. #define QLA_QUE_PAGE 0X1000
  2385. #define QLA_MQ_SIZE 32
  2386. #define QLA_MAX_QUEUES 256
  2387. #define ISP_QUE_REG(ha, id) \
  2388. ((ha->mqenable || IS_QLA83XX(ha)) ? \
  2389. ((void __iomem *)ha->mqiobase + (QLA_QUE_PAGE * id)) :\
  2390. ((void __iomem *)ha->iobase))
  2391. #define QLA_REQ_QUE_ID(tag) \
  2392. ((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0)
  2393. #define QLA_DEFAULT_QUE_QOS 5
  2394. #define QLA_PRECONFIG_VPORTS 32
  2395. #define QLA_MAX_VPORTS_QLA24XX 128
  2396. #define QLA_MAX_VPORTS_QLA25XX 256
  2397. /* Response queue data structure */
  2398. struct rsp_que {
  2399. dma_addr_t dma;
  2400. response_t *ring;
  2401. response_t *ring_ptr;
  2402. uint32_t __iomem *rsp_q_in; /* FWI2-capable only. */
  2403. uint32_t __iomem *rsp_q_out;
  2404. uint16_t ring_index;
  2405. uint16_t out_ptr;
  2406. uint16_t length;
  2407. uint16_t options;
  2408. uint16_t rid;
  2409. uint16_t id;
  2410. uint16_t vp_idx;
  2411. struct qla_hw_data *hw;
  2412. struct qla_msix_entry *msix;
  2413. struct req_que *req;
  2414. srb_t *status_srb; /* status continuation entry */
  2415. struct work_struct q_work;
  2416. dma_addr_t dma_fx00;
  2417. response_t *ring_fx00;
  2418. uint16_t length_fx00;
  2419. uint8_t rsp_pkt[REQUEST_ENTRY_SIZE];
  2420. };
  2421. /* Request queue data structure */
  2422. struct req_que {
  2423. dma_addr_t dma;
  2424. request_t *ring;
  2425. request_t *ring_ptr;
  2426. uint32_t __iomem *req_q_in; /* FWI2-capable only. */
  2427. uint32_t __iomem *req_q_out;
  2428. uint16_t ring_index;
  2429. uint16_t in_ptr;
  2430. uint16_t cnt;
  2431. uint16_t length;
  2432. uint16_t options;
  2433. uint16_t rid;
  2434. uint16_t id;
  2435. uint16_t qos;
  2436. uint16_t vp_idx;
  2437. struct rsp_que *rsp;
  2438. srb_t **outstanding_cmds;
  2439. uint32_t current_outstanding_cmd;
  2440. uint16_t num_outstanding_cmds;
  2441. #define MAX_Q_DEPTH 32
  2442. int max_q_depth;
  2443. dma_addr_t dma_fx00;
  2444. request_t *ring_fx00;
  2445. uint16_t length_fx00;
  2446. uint8_t req_pkt[REQUEST_ENTRY_SIZE];
  2447. };
  2448. /* Place holder for FW buffer parameters */
  2449. struct qlfc_fw {
  2450. void *fw_buf;
  2451. dma_addr_t fw_dma;
  2452. uint32_t len;
  2453. };
  2454. struct qlt_hw_data {
  2455. /* Protected by hw lock */
  2456. uint32_t enable_class_2:1;
  2457. uint32_t enable_explicit_conf:1;
  2458. uint32_t ini_mode_force_reverse:1;
  2459. uint32_t node_name_set:1;
  2460. dma_addr_t atio_dma; /* Physical address. */
  2461. struct atio *atio_ring; /* Base virtual address */
  2462. struct atio *atio_ring_ptr; /* Current address. */
  2463. uint16_t atio_ring_index; /* Current index. */
  2464. uint16_t atio_q_length;
  2465. uint32_t __iomem *atio_q_in;
  2466. uint32_t __iomem *atio_q_out;
  2467. void *target_lport_ptr;
  2468. struct qla_tgt_func_tmpl *tgt_ops;
  2469. struct qla_tgt *qla_tgt;
  2470. struct qla_tgt_cmd *cmds[DEFAULT_OUTSTANDING_COMMANDS];
  2471. uint16_t current_handle;
  2472. struct qla_tgt_vp_map *tgt_vp_map;
  2473. struct mutex tgt_mutex;
  2474. struct mutex tgt_host_action_mutex;
  2475. int saved_set;
  2476. uint16_t saved_exchange_count;
  2477. uint32_t saved_firmware_options_1;
  2478. uint32_t saved_firmware_options_2;
  2479. uint32_t saved_firmware_options_3;
  2480. uint8_t saved_firmware_options[2];
  2481. uint8_t saved_add_firmware_options[2];
  2482. uint8_t tgt_node_name[WWN_SIZE];
  2483. };
  2484. /*
  2485. * Qlogic host adapter specific data structure.
  2486. */
  2487. struct qla_hw_data {
  2488. struct pci_dev *pdev;
  2489. /* SRB cache. */
  2490. #define SRB_MIN_REQ 128
  2491. mempool_t *srb_mempool;
  2492. volatile struct {
  2493. uint32_t mbox_int :1;
  2494. uint32_t mbox_busy :1;
  2495. uint32_t disable_risc_code_load :1;
  2496. uint32_t enable_64bit_addressing :1;
  2497. uint32_t enable_lip_reset :1;
  2498. uint32_t enable_target_reset :1;
  2499. uint32_t enable_lip_full_login :1;
  2500. uint32_t enable_led_scheme :1;
  2501. uint32_t msi_enabled :1;
  2502. uint32_t msix_enabled :1;
  2503. uint32_t disable_serdes :1;
  2504. uint32_t gpsc_supported :1;
  2505. uint32_t npiv_supported :1;
  2506. uint32_t pci_channel_io_perm_failure :1;
  2507. uint32_t fce_enabled :1;
  2508. uint32_t fac_supported :1;
  2509. uint32_t chip_reset_done :1;
  2510. uint32_t port0 :1;
  2511. uint32_t running_gold_fw :1;
  2512. uint32_t eeh_busy :1;
  2513. uint32_t cpu_affinity_enabled :1;
  2514. uint32_t disable_msix_handshake :1;
  2515. uint32_t fcp_prio_enabled :1;
  2516. uint32_t isp82xx_fw_hung:1;
  2517. uint32_t nic_core_hung:1;
  2518. uint32_t quiesce_owner:1;
  2519. uint32_t nic_core_reset_hdlr_active:1;
  2520. uint32_t nic_core_reset_owner:1;
  2521. uint32_t isp82xx_no_md_cap:1;
  2522. uint32_t host_shutting_down:1;
  2523. uint32_t idc_compl_status:1;
  2524. uint32_t mr_reset_hdlr_active:1;
  2525. uint32_t mr_intr_valid:1;
  2526. /* 34 bits */
  2527. } flags;
  2528. /* This spinlock is used to protect "io transactions", you must
  2529. * acquire it before doing any IO to the card, eg with RD_REG*() and
  2530. * WRT_REG*() for the duration of your entire commandtransaction.
  2531. *
  2532. * This spinlock is of lower priority than the io request lock.
  2533. */
  2534. spinlock_t hardware_lock ____cacheline_aligned;
  2535. int bars;
  2536. int mem_only;
  2537. device_reg_t __iomem *iobase; /* Base I/O address */
  2538. resource_size_t pio_address;
  2539. #define MIN_IOBASE_LEN 0x100
  2540. dma_addr_t bar0_hdl;
  2541. void __iomem *cregbase;
  2542. dma_addr_t bar2_hdl;
  2543. #define BAR0_LEN_FX00 (1024 * 1024)
  2544. #define BAR2_LEN_FX00 (128 * 1024)
  2545. uint32_t rqstq_intr_code;
  2546. uint32_t mbx_intr_code;
  2547. uint32_t req_que_len;
  2548. uint32_t rsp_que_len;
  2549. uint32_t req_que_off;
  2550. uint32_t rsp_que_off;
  2551. /* Multi queue data structs */
  2552. device_reg_t __iomem *mqiobase;
  2553. device_reg_t __iomem *msixbase;
  2554. uint16_t msix_count;
  2555. uint8_t mqenable;
  2556. struct req_que **req_q_map;
  2557. struct rsp_que **rsp_q_map;
  2558. unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
  2559. unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
  2560. uint8_t max_req_queues;
  2561. uint8_t max_rsp_queues;
  2562. struct qla_npiv_entry *npiv_info;
  2563. uint16_t nvram_npiv_size;
  2564. uint16_t switch_cap;
  2565. #define FLOGI_SEQ_DEL BIT_8
  2566. #define FLOGI_MID_SUPPORT BIT_10
  2567. #define FLOGI_VSAN_SUPPORT BIT_12
  2568. #define FLOGI_SP_SUPPORT BIT_13
  2569. uint8_t port_no; /* Physical port of adapter */
  2570. /* Timeout timers. */
  2571. uint8_t loop_down_abort_time; /* port down timer */
  2572. atomic_t loop_down_timer; /* loop down timer */
  2573. uint8_t link_down_timeout; /* link down timeout */
  2574. uint16_t max_loop_id;
  2575. uint16_t max_fibre_devices; /* Maximum number of targets */
  2576. uint16_t fb_rev;
  2577. uint16_t min_external_loopid; /* First external loop Id */
  2578. #define PORT_SPEED_UNKNOWN 0xFFFF
  2579. #define PORT_SPEED_1GB 0x00
  2580. #define PORT_SPEED_2GB 0x01
  2581. #define PORT_SPEED_4GB 0x03
  2582. #define PORT_SPEED_8GB 0x04
  2583. #define PORT_SPEED_16GB 0x05
  2584. #define PORT_SPEED_10GB 0x13
  2585. uint16_t link_data_rate; /* F/W operating speed */
  2586. uint8_t current_topology;
  2587. uint8_t prev_topology;
  2588. #define ISP_CFG_NL 1
  2589. #define ISP_CFG_N 2
  2590. #define ISP_CFG_FL 4
  2591. #define ISP_CFG_F 8
  2592. uint8_t operating_mode; /* F/W operating mode */
  2593. #define LOOP 0
  2594. #define P2P 1
  2595. #define LOOP_P2P 2
  2596. #define P2P_LOOP 3
  2597. uint8_t interrupts_on;
  2598. uint32_t isp_abort_cnt;
  2599. #define PCI_DEVICE_ID_QLOGIC_ISP2532 0x2532
  2600. #define PCI_DEVICE_ID_QLOGIC_ISP8432 0x8432
  2601. #define PCI_DEVICE_ID_QLOGIC_ISP8001 0x8001
  2602. #define PCI_DEVICE_ID_QLOGIC_ISP8031 0x8031
  2603. #define PCI_DEVICE_ID_QLOGIC_ISP2031 0x2031
  2604. uint32_t device_type;
  2605. #define DT_ISP2100 BIT_0
  2606. #define DT_ISP2200 BIT_1
  2607. #define DT_ISP2300 BIT_2
  2608. #define DT_ISP2312 BIT_3
  2609. #define DT_ISP2322 BIT_4
  2610. #define DT_ISP6312 BIT_5
  2611. #define DT_ISP6322 BIT_6
  2612. #define DT_ISP2422 BIT_7
  2613. #define DT_ISP2432 BIT_8
  2614. #define DT_ISP5422 BIT_9
  2615. #define DT_ISP5432 BIT_10
  2616. #define DT_ISP2532 BIT_11
  2617. #define DT_ISP8432 BIT_12
  2618. #define DT_ISP8001 BIT_13
  2619. #define DT_ISP8021 BIT_14
  2620. #define DT_ISP2031 BIT_15
  2621. #define DT_ISP8031 BIT_16
  2622. #define DT_ISPFX00 BIT_17
  2623. #define DT_ISP8044 BIT_18
  2624. #define DT_ISP_LAST (DT_ISP8044 << 1)
  2625. #define DT_T10_PI BIT_25
  2626. #define DT_IIDMA BIT_26
  2627. #define DT_FWI2 BIT_27
  2628. #define DT_ZIO_SUPPORTED BIT_28
  2629. #define DT_OEM_001 BIT_29
  2630. #define DT_ISP2200A BIT_30
  2631. #define DT_EXTENDED_IDS BIT_31
  2632. #define DT_MASK(ha) ((ha)->device_type & (DT_ISP_LAST - 1))
  2633. #define IS_QLA2100(ha) (DT_MASK(ha) & DT_ISP2100)
  2634. #define IS_QLA2200(ha) (DT_MASK(ha) & DT_ISP2200)
  2635. #define IS_QLA2300(ha) (DT_MASK(ha) & DT_ISP2300)
  2636. #define IS_QLA2312(ha) (DT_MASK(ha) & DT_ISP2312)
  2637. #define IS_QLA2322(ha) (DT_MASK(ha) & DT_ISP2322)
  2638. #define IS_QLA6312(ha) (DT_MASK(ha) & DT_ISP6312)
  2639. #define IS_QLA6322(ha) (DT_MASK(ha) & DT_ISP6322)
  2640. #define IS_QLA2422(ha) (DT_MASK(ha) & DT_ISP2422)
  2641. #define IS_QLA2432(ha) (DT_MASK(ha) & DT_ISP2432)
  2642. #define IS_QLA5422(ha) (DT_MASK(ha) & DT_ISP5422)
  2643. #define IS_QLA5432(ha) (DT_MASK(ha) & DT_ISP5432)
  2644. #define IS_QLA2532(ha) (DT_MASK(ha) & DT_ISP2532)
  2645. #define IS_QLA8432(ha) (DT_MASK(ha) & DT_ISP8432)
  2646. #define IS_QLA8001(ha) (DT_MASK(ha) & DT_ISP8001)
  2647. #define IS_QLA81XX(ha) (IS_QLA8001(ha))
  2648. #define IS_QLA82XX(ha) (DT_MASK(ha) & DT_ISP8021)
  2649. #define IS_QLA8044(ha) (DT_MASK(ha) & DT_ISP8044)
  2650. #define IS_QLA2031(ha) (DT_MASK(ha) & DT_ISP2031)
  2651. #define IS_QLA8031(ha) (DT_MASK(ha) & DT_ISP8031)
  2652. #define IS_QLAFX00(ha) (DT_MASK(ha) & DT_ISPFX00)
  2653. #define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
  2654. IS_QLA6312(ha) || IS_QLA6322(ha))
  2655. #define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha))
  2656. #define IS_QLA54XX(ha) (IS_QLA5422(ha) || IS_QLA5432(ha))
  2657. #define IS_QLA25XX(ha) (IS_QLA2532(ha))
  2658. #define IS_QLA83XX(ha) (IS_QLA2031(ha) || IS_QLA8031(ha))
  2659. #define IS_QLA84XX(ha) (IS_QLA8432(ha))
  2660. #define IS_QLA24XX_TYPE(ha) (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \
  2661. IS_QLA84XX(ha))
  2662. #define IS_CNA_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA82XX(ha) || \
  2663. IS_QLA8031(ha) || IS_QLA8044(ha))
  2664. #define IS_P3P_TYPE(ha) (IS_QLA82XX(ha) || IS_QLA8044(ha))
  2665. #define IS_QLA2XXX_MIDTYPE(ha) (IS_QLA24XX(ha) || IS_QLA84XX(ha) || \
  2666. IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
  2667. IS_QLA82XX(ha) || IS_QLA83XX(ha) || \
  2668. IS_QLA8044(ha))
  2669. #define IS_MSIX_NACK_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha))
  2670. #define IS_NOPOLLING_TYPE(ha) ((IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
  2671. IS_QLA83XX(ha)) && (ha)->flags.msix_enabled)
  2672. #define IS_FAC_REQUIRED(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha))
  2673. #define IS_NOCACHE_VPD_TYPE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha))
  2674. #define IS_ALOGIO_CAPABLE(ha) (IS_QLA23XX(ha) || IS_FWI2_CAPABLE(ha))
  2675. #define IS_T10_PI_CAPABLE(ha) ((ha)->device_type & DT_T10_PI)
  2676. #define IS_IIDMA_CAPABLE(ha) ((ha)->device_type & DT_IIDMA)
  2677. #define IS_FWI2_CAPABLE(ha) ((ha)->device_type & DT_FWI2)
  2678. #define IS_ZIO_SUPPORTED(ha) ((ha)->device_type & DT_ZIO_SUPPORTED)
  2679. #define IS_OEM_001(ha) ((ha)->device_type & DT_OEM_001)
  2680. #define HAS_EXTENDED_IDS(ha) ((ha)->device_type & DT_EXTENDED_IDS)
  2681. #define IS_CT6_SUPPORTED(ha) ((ha)->device_type & DT_CT6_SUPPORTED)
  2682. #define IS_MQUE_CAPABLE(ha) ((ha)->mqenable || IS_QLA83XX(ha))
  2683. #define IS_BIDI_CAPABLE(ha) ((IS_QLA25XX(ha) || IS_QLA2031(ha)))
  2684. /* Bit 21 of fw_attributes decides the MCTP capabilities */
  2685. #define IS_MCTP_CAPABLE(ha) (IS_QLA2031(ha) && \
  2686. ((ha)->fw_attributes_ext[0] & BIT_0))
  2687. #define IS_PI_UNINIT_CAPABLE(ha) (IS_QLA83XX(ha))
  2688. #define IS_PI_IPGUARD_CAPABLE(ha) (IS_QLA83XX(ha))
  2689. #define IS_PI_DIFB_DIX0_CAPABLE(ha) (0)
  2690. #define IS_PI_SPLIT_DET_CAPABLE_HBA(ha) (IS_QLA83XX(ha))
  2691. #define IS_PI_SPLIT_DET_CAPABLE(ha) (IS_PI_SPLIT_DET_CAPABLE_HBA(ha) && \
  2692. (((ha)->fw_attributes_h << 16 | (ha)->fw_attributes) & BIT_22))
  2693. #define IS_ATIO_MSIX_CAPABLE(ha) (IS_QLA83XX(ha))
  2694. #define IS_TGT_MODE_CAPABLE(ha) (ha->tgt.atio_q_length)
  2695. /* HBA serial number */
  2696. uint8_t serial0;
  2697. uint8_t serial1;
  2698. uint8_t serial2;
  2699. /* NVRAM configuration data */
  2700. #define MAX_NVRAM_SIZE 4096
  2701. #define VPD_OFFSET MAX_NVRAM_SIZE / 2
  2702. uint16_t nvram_size;
  2703. uint16_t nvram_base;
  2704. void *nvram;
  2705. uint16_t vpd_size;
  2706. uint16_t vpd_base;
  2707. void *vpd;
  2708. uint16_t loop_reset_delay;
  2709. uint8_t retry_count;
  2710. uint8_t login_timeout;
  2711. uint16_t r_a_tov;
  2712. int port_down_retry_count;
  2713. uint8_t mbx_count;
  2714. uint8_t aen_mbx_count;
  2715. uint32_t login_retry_count;
  2716. /* SNS command interfaces. */
  2717. ms_iocb_entry_t *ms_iocb;
  2718. dma_addr_t ms_iocb_dma;
  2719. struct ct_sns_pkt *ct_sns;
  2720. dma_addr_t ct_sns_dma;
  2721. /* SNS command interfaces for 2200. */
  2722. struct sns_cmd_pkt *sns_cmd;
  2723. dma_addr_t sns_cmd_dma;
  2724. #define SFP_DEV_SIZE 256
  2725. #define SFP_BLOCK_SIZE 64
  2726. void *sfp_data;
  2727. dma_addr_t sfp_data_dma;
  2728. #define XGMAC_DATA_SIZE 4096
  2729. void *xgmac_data;
  2730. dma_addr_t xgmac_data_dma;
  2731. #define DCBX_TLV_DATA_SIZE 4096
  2732. void *dcbx_tlv;
  2733. dma_addr_t dcbx_tlv_dma;
  2734. struct task_struct *dpc_thread;
  2735. uint8_t dpc_active; /* DPC routine is active */
  2736. dma_addr_t gid_list_dma;
  2737. struct gid_list_info *gid_list;
  2738. int gid_list_info_size;
  2739. /* Small DMA pool allocations -- maximum 256 bytes in length. */
  2740. #define DMA_POOL_SIZE 256
  2741. struct dma_pool *s_dma_pool;
  2742. dma_addr_t init_cb_dma;
  2743. init_cb_t *init_cb;
  2744. int init_cb_size;
  2745. dma_addr_t ex_init_cb_dma;
  2746. struct ex_init_cb_81xx *ex_init_cb;
  2747. void *async_pd;
  2748. dma_addr_t async_pd_dma;
  2749. void *swl;
  2750. /* These are used by mailbox operations. */
  2751. uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
  2752. uint32_t mailbox_out32[MAILBOX_REGISTER_COUNT];
  2753. uint32_t aenmb[AEN_MAILBOX_REGISTER_COUNT_FX00];
  2754. mbx_cmd_t *mcp;
  2755. struct mbx_cmd_32 *mcp32;
  2756. unsigned long mbx_cmd_flags;
  2757. #define MBX_INTERRUPT 1
  2758. #define MBX_INTR_WAIT 2
  2759. #define MBX_UPDATE_FLASH_ACTIVE 3
  2760. struct mutex vport_lock; /* Virtual port synchronization */
  2761. spinlock_t vport_slock; /* order is hardware_lock, then vport_slock */
  2762. struct completion mbx_cmd_comp; /* Serialize mbx access */
  2763. struct completion mbx_intr_comp; /* Used for completion notification */
  2764. struct completion dcbx_comp; /* For set port config notification */
  2765. struct completion lb_portup_comp; /* Used to wait for link up during
  2766. * loopback */
  2767. #define DCBX_COMP_TIMEOUT 20
  2768. #define LB_PORTUP_COMP_TIMEOUT 10
  2769. int notify_dcbx_comp;
  2770. int notify_lb_portup_comp;
  2771. struct mutex selflogin_lock;
  2772. /* Basic firmware related information. */
  2773. uint16_t fw_major_version;
  2774. uint16_t fw_minor_version;
  2775. uint16_t fw_subminor_version;
  2776. uint16_t fw_attributes;
  2777. uint16_t fw_attributes_h;
  2778. uint16_t fw_attributes_ext[2];
  2779. uint32_t fw_memory_size;
  2780. uint32_t fw_transfer_size;
  2781. uint32_t fw_srisc_address;
  2782. #define RISC_START_ADDRESS_2100 0x1000
  2783. #define RISC_START_ADDRESS_2300 0x800
  2784. #define RISC_START_ADDRESS_2400 0x100000
  2785. uint16_t fw_xcb_count;
  2786. uint16_t fw_iocb_count;
  2787. uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */
  2788. uint8_t fw_seriallink_options[4];
  2789. uint16_t fw_seriallink_options24[4];
  2790. uint8_t mpi_version[3];
  2791. uint32_t mpi_capabilities;
  2792. uint8_t phy_version[3];
  2793. /* Firmware dump information. */
  2794. struct qla2xxx_fw_dump *fw_dump;
  2795. uint32_t fw_dump_len;
  2796. int fw_dumped;
  2797. int fw_dump_reading;
  2798. dma_addr_t eft_dma;
  2799. void *eft;
  2800. /* Current size of mctp dump is 0x086064 bytes */
  2801. #define MCTP_DUMP_SIZE 0x086064
  2802. dma_addr_t mctp_dump_dma;
  2803. void *mctp_dump;
  2804. int mctp_dumped;
  2805. int mctp_dump_reading;
  2806. uint32_t chain_offset;
  2807. struct dentry *dfs_dir;
  2808. struct dentry *dfs_fce;
  2809. dma_addr_t fce_dma;
  2810. void *fce;
  2811. uint32_t fce_bufs;
  2812. uint16_t fce_mb[8];
  2813. uint64_t fce_wr, fce_rd;
  2814. struct mutex fce_mutex;
  2815. uint32_t pci_attr;
  2816. uint16_t chip_revision;
  2817. uint16_t product_id[4];
  2818. uint8_t model_number[16+1];
  2819. #define BINZERO "\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0"
  2820. char model_desc[80];
  2821. uint8_t adapter_id[16+1];
  2822. /* Option ROM information. */
  2823. char *optrom_buffer;
  2824. uint32_t optrom_size;
  2825. int optrom_state;
  2826. #define QLA_SWAITING 0
  2827. #define QLA_SREADING 1
  2828. #define QLA_SWRITING 2
  2829. uint32_t optrom_region_start;
  2830. uint32_t optrom_region_size;
  2831. /* PCI expansion ROM image information. */
  2832. #define ROM_CODE_TYPE_BIOS 0
  2833. #define ROM_CODE_TYPE_FCODE 1
  2834. #define ROM_CODE_TYPE_EFI 3
  2835. uint8_t bios_revision[2];
  2836. uint8_t efi_revision[2];
  2837. uint8_t fcode_revision[16];
  2838. uint32_t fw_revision[4];
  2839. uint32_t gold_fw_version[4];
  2840. /* Offsets for flash/nvram access (set to ~0 if not used). */
  2841. uint32_t flash_conf_off;
  2842. uint32_t flash_data_off;
  2843. uint32_t nvram_conf_off;
  2844. uint32_t nvram_data_off;
  2845. uint32_t fdt_wrt_disable;
  2846. uint32_t fdt_wrt_enable;
  2847. uint32_t fdt_erase_cmd;
  2848. uint32_t fdt_block_size;
  2849. uint32_t fdt_unprotect_sec_cmd;
  2850. uint32_t fdt_protect_sec_cmd;
  2851. uint32_t fdt_wrt_sts_reg_cmd;
  2852. uint32_t flt_region_flt;
  2853. uint32_t flt_region_fdt;
  2854. uint32_t flt_region_boot;
  2855. uint32_t flt_region_fw;
  2856. uint32_t flt_region_vpd_nvram;
  2857. uint32_t flt_region_vpd;
  2858. uint32_t flt_region_nvram;
  2859. uint32_t flt_region_npiv_conf;
  2860. uint32_t flt_region_gold_fw;
  2861. uint32_t flt_region_fcp_prio;
  2862. uint32_t flt_region_bootload;
  2863. /* Needed for BEACON */
  2864. uint16_t beacon_blink_led;
  2865. uint8_t beacon_color_state;
  2866. #define QLA_LED_GRN_ON 0x01
  2867. #define QLA_LED_YLW_ON 0x02
  2868. #define QLA_LED_ABR_ON 0x04
  2869. #define QLA_LED_ALL_ON 0x07 /* yellow, green, amber. */
  2870. /* ISP2322: red, green, amber. */
  2871. uint16_t zio_mode;
  2872. uint16_t zio_timer;
  2873. struct qla_msix_entry *msix_entries;
  2874. struct list_head vp_list; /* list of VP */
  2875. unsigned long vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) /
  2876. sizeof(unsigned long)];
  2877. uint16_t num_vhosts; /* number of vports created */
  2878. uint16_t num_vsans; /* number of vsan created */
  2879. uint16_t max_npiv_vports; /* 63 or 125 per topoloty */
  2880. int cur_vport_count;
  2881. struct qla_chip_state_84xx *cs84xx;
  2882. struct qla_statistics qla_stats;
  2883. struct isp_operations *isp_ops;
  2884. struct workqueue_struct *wq;
  2885. struct qlfc_fw fw_buf;
  2886. /* FCP_CMND priority support */
  2887. struct qla_fcp_prio_cfg *fcp_prio_cfg;
  2888. struct dma_pool *dl_dma_pool;
  2889. #define DSD_LIST_DMA_POOL_SIZE 512
  2890. struct dma_pool *fcp_cmnd_dma_pool;
  2891. mempool_t *ctx_mempool;
  2892. #define FCP_CMND_DMA_POOL_SIZE 512
  2893. unsigned long nx_pcibase; /* Base I/O address */
  2894. uint8_t *nxdb_rd_ptr; /* Doorbell read pointer */
  2895. unsigned long nxdb_wr_ptr; /* Door bell write pointer */
  2896. uint32_t crb_win;
  2897. uint32_t curr_window;
  2898. uint32_t ddr_mn_window;
  2899. unsigned long mn_win_crb;
  2900. unsigned long ms_win_crb;
  2901. int qdr_sn_window;
  2902. uint32_t fcoe_dev_init_timeout;
  2903. uint32_t fcoe_reset_timeout;
  2904. rwlock_t hw_lock;
  2905. uint16_t portnum; /* port number */
  2906. int link_width;
  2907. struct fw_blob *hablob;
  2908. struct qla82xx_legacy_intr_set nx_legacy_intr;
  2909. uint16_t gbl_dsd_inuse;
  2910. uint16_t gbl_dsd_avail;
  2911. struct list_head gbl_dsd_list;
  2912. #define NUM_DSD_CHAIN 4096
  2913. uint8_t fw_type;
  2914. __le32 file_prd_off; /* File firmware product offset */
  2915. uint32_t md_template_size;
  2916. void *md_tmplt_hdr;
  2917. dma_addr_t md_tmplt_hdr_dma;
  2918. void *md_dump;
  2919. uint32_t md_dump_size;
  2920. void *loop_id_map;
  2921. /* QLA83XX IDC specific fields */
  2922. uint32_t idc_audit_ts;
  2923. /* DPC low-priority workqueue */
  2924. struct workqueue_struct *dpc_lp_wq;
  2925. struct work_struct idc_aen;
  2926. /* DPC high-priority workqueue */
  2927. struct workqueue_struct *dpc_hp_wq;
  2928. struct work_struct nic_core_reset;
  2929. struct work_struct idc_state_handler;
  2930. struct work_struct nic_core_unrecoverable;
  2931. #define HOST_QUEUE_RAMPDOWN_INTERVAL (60 * HZ)
  2932. #define HOST_QUEUE_RAMPUP_INTERVAL (30 * HZ)
  2933. unsigned long host_last_rampdown_time;
  2934. unsigned long host_last_rampup_time;
  2935. int cfg_lun_q_depth;
  2936. struct mr_data_fx00 mr;
  2937. struct qlt_hw_data tgt;
  2938. };
  2939. /*
  2940. * Qlogic scsi host structure
  2941. */
  2942. typedef struct scsi_qla_host {
  2943. struct list_head list;
  2944. struct list_head vp_fcports; /* list of fcports */
  2945. struct list_head work_list;
  2946. spinlock_t work_lock;
  2947. /* Commonly used flags and state information. */
  2948. struct Scsi_Host *host;
  2949. unsigned long host_no;
  2950. uint8_t host_str[16];
  2951. volatile struct {
  2952. uint32_t init_done :1;
  2953. uint32_t online :1;
  2954. uint32_t reset_active :1;
  2955. uint32_t management_server_logged_in :1;
  2956. uint32_t process_response_queue :1;
  2957. uint32_t difdix_supported:1;
  2958. uint32_t delete_progress:1;
  2959. uint32_t fw_tgt_reported:1;
  2960. } flags;
  2961. atomic_t loop_state;
  2962. #define LOOP_TIMEOUT 1
  2963. #define LOOP_DOWN 2
  2964. #define LOOP_UP 3
  2965. #define LOOP_UPDATE 4
  2966. #define LOOP_READY 5
  2967. #define LOOP_DEAD 6
  2968. unsigned long dpc_flags;
  2969. #define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */
  2970. #define RESET_ACTIVE 1
  2971. #define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */
  2972. #define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */
  2973. #define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */
  2974. #define LOOP_RESYNC_ACTIVE 5
  2975. #define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */
  2976. #define RSCN_UPDATE 7 /* Perform an RSCN update. */
  2977. #define RELOGIN_NEEDED 8
  2978. #define REGISTER_FC4_NEEDED 9 /* SNS FC4 registration required. */
  2979. #define ISP_ABORT_RETRY 10 /* ISP aborted. */
  2980. #define BEACON_BLINK_NEEDED 11
  2981. #define REGISTER_FDMI_NEEDED 12
  2982. #define FCPORT_UPDATE_NEEDED 13
  2983. #define VP_DPC_NEEDED 14 /* wake up for VP dpc handling */
  2984. #define UNLOADING 15
  2985. #define NPIV_CONFIG_NEEDED 16
  2986. #define ISP_UNRECOVERABLE 17
  2987. #define FCOE_CTX_RESET_NEEDED 18 /* Initiate FCoE context reset */
  2988. #define MPI_RESET_NEEDED 19 /* Initiate MPI FW reset */
  2989. #define ISP_QUIESCE_NEEDED 20 /* Driver need some quiescence */
  2990. #define SCR_PENDING 21 /* SCR in target mode */
  2991. #define HOST_RAMP_DOWN_QUEUE_DEPTH 22
  2992. #define HOST_RAMP_UP_QUEUE_DEPTH 23
  2993. #define PORT_UPDATE_NEEDED 24
  2994. #define FX00_RESET_RECOVERY 25
  2995. #define FX00_TARGET_SCAN 26
  2996. uint32_t device_flags;
  2997. #define SWITCH_FOUND BIT_0
  2998. #define DFLG_NO_CABLE BIT_1
  2999. #define DFLG_DEV_FAILED BIT_5
  3000. /* ISP configuration data. */
  3001. uint16_t loop_id; /* Host adapter loop id */
  3002. uint16_t self_login_loop_id; /* host adapter loop id
  3003. * get it on self login
  3004. */
  3005. fc_port_t bidir_fcport; /* fcport used for bidir cmnds
  3006. * no need of allocating it for
  3007. * each command
  3008. */
  3009. port_id_t d_id; /* Host adapter port id */
  3010. uint8_t marker_needed;
  3011. uint16_t mgmt_svr_loop_id;
  3012. /* Timeout timers. */
  3013. uint8_t loop_down_abort_time; /* port down timer */
  3014. atomic_t loop_down_timer; /* loop down timer */
  3015. uint8_t link_down_timeout; /* link down timeout */
  3016. uint32_t timer_active;
  3017. struct timer_list timer;
  3018. uint8_t node_name[WWN_SIZE];
  3019. uint8_t port_name[WWN_SIZE];
  3020. uint8_t fabric_node_name[WWN_SIZE];
  3021. uint16_t fcoe_vlan_id;
  3022. uint16_t fcoe_fcf_idx;
  3023. uint8_t fcoe_vn_port_mac[6];
  3024. uint32_t vp_abort_cnt;
  3025. struct fc_vport *fc_vport; /* holds fc_vport * for each vport */
  3026. uint16_t vp_idx; /* vport ID */
  3027. unsigned long vp_flags;
  3028. #define VP_IDX_ACQUIRED 0 /* bit no 0 */
  3029. #define VP_CREATE_NEEDED 1
  3030. #define VP_BIND_NEEDED 2
  3031. #define VP_DELETE_NEEDED 3
  3032. #define VP_SCR_NEEDED 4 /* State Change Request registration */
  3033. atomic_t vp_state;
  3034. #define VP_OFFLINE 0
  3035. #define VP_ACTIVE 1
  3036. #define VP_FAILED 2
  3037. // #define VP_DISABLE 3
  3038. uint16_t vp_err_state;
  3039. uint16_t vp_prev_err_state;
  3040. #define VP_ERR_UNKWN 0
  3041. #define VP_ERR_PORTDWN 1
  3042. #define VP_ERR_FAB_UNSUPPORTED 2
  3043. #define VP_ERR_FAB_NORESOURCES 3
  3044. #define VP_ERR_FAB_LOGOUT 4
  3045. #define VP_ERR_ADAP_NORESOURCES 5
  3046. struct qla_hw_data *hw;
  3047. struct req_que *req;
  3048. int fw_heartbeat_counter;
  3049. int seconds_since_last_heartbeat;
  3050. struct fc_host_statistics fc_host_stat;
  3051. struct qla_statistics qla_stats;
  3052. struct bidi_statistics bidi_stats;
  3053. atomic_t vref_count;
  3054. struct qla8044_reset_template reset_tmplt;
  3055. } scsi_qla_host_t;
  3056. #define SET_VP_IDX 1
  3057. #define SET_AL_PA 2
  3058. #define RESET_VP_IDX 3
  3059. #define RESET_AL_PA 4
  3060. struct qla_tgt_vp_map {
  3061. uint8_t idx;
  3062. scsi_qla_host_t *vha;
  3063. };
  3064. /*
  3065. * Macros to help code, maintain, etc.
  3066. */
  3067. #define LOOP_TRANSITION(ha) \
  3068. (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
  3069. test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
  3070. atomic_read(&ha->loop_state) == LOOP_DOWN)
  3071. #define STATE_TRANSITION(ha) \
  3072. (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
  3073. test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags))
  3074. #define QLA_VHA_MARK_BUSY(__vha, __bail) do { \
  3075. atomic_inc(&__vha->vref_count); \
  3076. mb(); \
  3077. if (__vha->flags.delete_progress) { \
  3078. atomic_dec(&__vha->vref_count); \
  3079. __bail = 1; \
  3080. } else { \
  3081. __bail = 0; \
  3082. } \
  3083. } while (0)
  3084. #define QLA_VHA_MARK_NOT_BUSY(__vha) do { \
  3085. atomic_dec(&__vha->vref_count); \
  3086. } while (0)
  3087. /*
  3088. * qla2x00 local function return status codes
  3089. */
  3090. #define MBS_MASK 0x3fff
  3091. #define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK)
  3092. #define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK)
  3093. #define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK)
  3094. #define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK)
  3095. #define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK)
  3096. #define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
  3097. #define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK)
  3098. #define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK)
  3099. #define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK)
  3100. #define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK)
  3101. #define QLA_FUNCTION_TIMEOUT 0x100
  3102. #define QLA_FUNCTION_PARAMETER_ERROR 0x101
  3103. #define QLA_FUNCTION_FAILED 0x102
  3104. #define QLA_MEMORY_ALLOC_FAILED 0x103
  3105. #define QLA_LOCK_TIMEOUT 0x104
  3106. #define QLA_ABORTED 0x105
  3107. #define QLA_SUSPENDED 0x106
  3108. #define QLA_BUSY 0x107
  3109. #define QLA_ALREADY_REGISTERED 0x109
  3110. #define NVRAM_DELAY() udelay(10)
  3111. /*
  3112. * Flash support definitions
  3113. */
  3114. #define OPTROM_SIZE_2300 0x20000
  3115. #define OPTROM_SIZE_2322 0x100000
  3116. #define OPTROM_SIZE_24XX 0x100000
  3117. #define OPTROM_SIZE_25XX 0x200000
  3118. #define OPTROM_SIZE_81XX 0x400000
  3119. #define OPTROM_SIZE_82XX 0x800000
  3120. #define OPTROM_SIZE_83XX 0x1000000
  3121. #define OPTROM_BURST_SIZE 0x1000
  3122. #define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4)
  3123. #define QLA_DSDS_PER_IOCB 37
  3124. #define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
  3125. #define QLA_SG_ALL 1024
  3126. enum nexus_wait_type {
  3127. WAIT_HOST = 0,
  3128. WAIT_TARGET,
  3129. WAIT_LUN,
  3130. };
  3131. #include "qla_gbl.h"
  3132. #include "qla_dbg.h"
  3133. #include "qla_inline.h"
  3134. #endif