cputable.h 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157
  1. /*
  2. * include/asm-ppc64/cputable.h
  3. *
  4. * Copyright (C) 2001 Ben. Herrenschmidt (benh@kernel.crashing.org)
  5. *
  6. * Modifications for ppc64:
  7. * Copyright (C) 2003 Dave Engebretsen <engebret@us.ibm.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version
  12. * 2 of the License, or (at your option) any later version.
  13. */
  14. #ifndef __ASM_PPC_CPUTABLE_H
  15. #define __ASM_PPC_CPUTABLE_H
  16. #include <linux/config.h>
  17. #include <asm/page.h> /* for ASM_CONST */
  18. /* Exposed to userland CPU features - Must match ppc32 definitions */
  19. #define PPC_FEATURE_32 0x80000000
  20. #define PPC_FEATURE_64 0x40000000
  21. #define PPC_FEATURE_601_INSTR 0x20000000
  22. #define PPC_FEATURE_HAS_ALTIVEC 0x10000000
  23. #define PPC_FEATURE_HAS_FPU 0x08000000
  24. #define PPC_FEATURE_HAS_MMU 0x04000000
  25. #define PPC_FEATURE_HAS_4xxMAC 0x02000000
  26. #define PPC_FEATURE_UNIFIED_CACHE 0x01000000
  27. #ifdef __KERNEL__
  28. #ifndef __ASSEMBLY__
  29. /* This structure can grow, it's real size is used by head.S code
  30. * via the mkdefs mechanism.
  31. */
  32. struct cpu_spec;
  33. typedef void (*cpu_setup_t)(unsigned long offset, struct cpu_spec* spec);
  34. struct cpu_spec {
  35. /* CPU is matched via (PVR & pvr_mask) == pvr_value */
  36. unsigned int pvr_mask;
  37. unsigned int pvr_value;
  38. char *cpu_name;
  39. unsigned long cpu_features; /* Kernel features */
  40. unsigned int cpu_user_features; /* Userland features */
  41. /* cache line sizes */
  42. unsigned int icache_bsize;
  43. unsigned int dcache_bsize;
  44. /* this is called to initialize various CPU bits like L1 cache,
  45. * BHT, SPD, etc... from head.S before branching to identify_machine
  46. */
  47. cpu_setup_t cpu_setup;
  48. };
  49. extern struct cpu_spec cpu_specs[];
  50. extern struct cpu_spec *cur_cpu_spec;
  51. static inline unsigned long cpu_has_feature(unsigned long feature)
  52. {
  53. return cur_cpu_spec->cpu_features & feature;
  54. }
  55. #endif /* __ASSEMBLY__ */
  56. /* CPU kernel features */
  57. /* Retain the 32b definitions for the time being - use bottom half of word */
  58. #define CPU_FTR_SPLIT_ID_CACHE ASM_CONST(0x0000000000000001)
  59. #define CPU_FTR_L2CR ASM_CONST(0x0000000000000002)
  60. #define CPU_FTR_SPEC7450 ASM_CONST(0x0000000000000004)
  61. #define CPU_FTR_ALTIVEC ASM_CONST(0x0000000000000008)
  62. #define CPU_FTR_TAU ASM_CONST(0x0000000000000010)
  63. #define CPU_FTR_CAN_DOZE ASM_CONST(0x0000000000000020)
  64. #define CPU_FTR_USE_TB ASM_CONST(0x0000000000000040)
  65. #define CPU_FTR_604_PERF_MON ASM_CONST(0x0000000000000080)
  66. #define CPU_FTR_601 ASM_CONST(0x0000000000000100)
  67. #define CPU_FTR_HPTE_TABLE ASM_CONST(0x0000000000000200)
  68. #define CPU_FTR_CAN_NAP ASM_CONST(0x0000000000000400)
  69. #define CPU_FTR_L3CR ASM_CONST(0x0000000000000800)
  70. #define CPU_FTR_L3_DISABLE_NAP ASM_CONST(0x0000000000001000)
  71. #define CPU_FTR_NAP_DISABLE_L2_PR ASM_CONST(0x0000000000002000)
  72. #define CPU_FTR_DUAL_PLL_750FX ASM_CONST(0x0000000000004000)
  73. /* Add the 64b processor unique features in the top half of the word */
  74. #define CPU_FTR_SLB ASM_CONST(0x0000000100000000)
  75. #define CPU_FTR_16M_PAGE ASM_CONST(0x0000000200000000)
  76. #define CPU_FTR_TLBIEL ASM_CONST(0x0000000400000000)
  77. #define CPU_FTR_NOEXECUTE ASM_CONST(0x0000000800000000)
  78. #define CPU_FTR_NODSISRALIGN ASM_CONST(0x0000001000000000)
  79. #define CPU_FTR_IABR ASM_CONST(0x0000002000000000)
  80. #define CPU_FTR_MMCRA ASM_CONST(0x0000004000000000)
  81. #define CPU_FTR_PMC8 ASM_CONST(0x0000008000000000)
  82. #define CPU_FTR_SMT ASM_CONST(0x0000010000000000)
  83. #define CPU_FTR_COHERENT_ICACHE ASM_CONST(0x0000020000000000)
  84. #define CPU_FTR_LOCKLESS_TLBIE ASM_CONST(0x0000040000000000)
  85. #define CPU_FTR_MMCRA_SIHV ASM_CONST(0x0000080000000000)
  86. #define CPU_FTR_CTRL ASM_CONST(0x0000100000000000)
  87. #ifndef __ASSEMBLY__
  88. #define COMMON_USER_PPC64 (PPC_FEATURE_32 | PPC_FEATURE_64 | \
  89. PPC_FEATURE_HAS_FPU | PPC_FEATURE_HAS_MMU)
  90. #define CPU_FTR_PPCAS_ARCH_V2_BASE (CPU_FTR_SLB | \
  91. CPU_FTR_TLBIEL | CPU_FTR_NOEXECUTE | \
  92. CPU_FTR_NODSISRALIGN | CPU_FTR_CTRL)
  93. /* iSeries doesn't support large pages */
  94. #ifdef CONFIG_PPC_ISERIES
  95. #define CPU_FTR_PPCAS_ARCH_V2 (CPU_FTR_PPCAS_ARCH_V2_BASE)
  96. #else
  97. #define CPU_FTR_PPCAS_ARCH_V2 (CPU_FTR_PPCAS_ARCH_V2_BASE | CPU_FTR_16M_PAGE)
  98. #endif /* CONFIG_PPC_ISERIES */
  99. #endif /* __ASSEMBLY */
  100. #ifdef __ASSEMBLY__
  101. #define BEGIN_FTR_SECTION 98:
  102. #define END_FTR_SECTION(msk, val) \
  103. 99: \
  104. .section __ftr_fixup,"a"; \
  105. .align 3; \
  106. .llong msk; \
  107. .llong val; \
  108. .llong 98b; \
  109. .llong 99b; \
  110. .previous
  111. #else
  112. #define BEGIN_FTR_SECTION "98:\n"
  113. #define END_FTR_SECTION(msk, val) \
  114. "99:\n" \
  115. " .section __ftr_fixup,\"a\";\n" \
  116. " .align 3;\n" \
  117. " .llong "#msk";\n" \
  118. " .llong "#val";\n" \
  119. " .llong 98b;\n" \
  120. " .llong 99b;\n" \
  121. " .previous\n"
  122. #endif /* __ASSEMBLY__ */
  123. #define END_FTR_SECTION_IFSET(msk) END_FTR_SECTION((msk), (msk))
  124. #define END_FTR_SECTION_IFCLR(msk) END_FTR_SECTION((msk), 0)
  125. #endif /* __ASM_PPC_CPUTABLE_H */
  126. #endif /* __KERNEL__ */