cputable.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269
  1. /*
  2. * arch/ppc64/kernel/cputable.c
  3. *
  4. * Copyright (C) 2001 Ben. Herrenschmidt (benh@kernel.crashing.org)
  5. *
  6. * Modifications for ppc64:
  7. * Copyright (C) 2003 Dave Engebretsen <engebret@us.ibm.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version
  12. * 2 of the License, or (at your option) any later version.
  13. */
  14. #include <linux/config.h>
  15. #include <linux/string.h>
  16. #include <linux/sched.h>
  17. #include <linux/threads.h>
  18. #include <linux/init.h>
  19. #include <linux/module.h>
  20. #include <asm/cputable.h>
  21. #include <asm/firmware.h>
  22. struct cpu_spec* cur_cpu_spec = NULL;
  23. EXPORT_SYMBOL(cur_cpu_spec);
  24. unsigned long ppc64_firmware_features;
  25. /* NOTE:
  26. * Unlike ppc32, ppc64 will only call this once for the boot CPU, it's
  27. * the responsibility of the appropriate CPU save/restore functions to
  28. * eventually copy these settings over. Those save/restore aren't yet
  29. * part of the cputable though. That has to be fixed for both ppc32
  30. * and ppc64
  31. */
  32. extern void __setup_cpu_power3(unsigned long offset, struct cpu_spec* spec);
  33. extern void __setup_cpu_power4(unsigned long offset, struct cpu_spec* spec);
  34. extern void __setup_cpu_ppc970(unsigned long offset, struct cpu_spec* spec);
  35. extern void __setup_cpu_be(unsigned long offset, struct cpu_spec* spec);
  36. /* We only set the altivec features if the kernel was compiled with altivec
  37. * support
  38. */
  39. #ifdef CONFIG_ALTIVEC
  40. #define CPU_FTR_ALTIVEC_COMP CPU_FTR_ALTIVEC
  41. #define PPC_FEATURE_HAS_ALTIVEC_COMP PPC_FEATURE_HAS_ALTIVEC
  42. #else
  43. #define CPU_FTR_ALTIVEC_COMP 0
  44. #define PPC_FEATURE_HAS_ALTIVEC_COMP 0
  45. #endif
  46. struct cpu_spec cpu_specs[] = {
  47. { /* Power3 */
  48. .pvr_mask = 0xffff0000,
  49. .pvr_value = 0x00400000,
  50. .cpu_name = "POWER3 (630)",
  51. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  52. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE | CPU_FTR_IABR |
  53. CPU_FTR_PMC8,
  54. .cpu_user_features = COMMON_USER_PPC64,
  55. .icache_bsize = 128,
  56. .dcache_bsize = 128,
  57. .cpu_setup = __setup_cpu_power3,
  58. },
  59. { /* Power3+ */
  60. .pvr_mask = 0xffff0000,
  61. .pvr_value = 0x00410000,
  62. .cpu_name = "POWER3 (630+)",
  63. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  64. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE | CPU_FTR_IABR |
  65. CPU_FTR_PMC8,
  66. .cpu_user_features = COMMON_USER_PPC64,
  67. .icache_bsize = 128,
  68. .dcache_bsize = 128,
  69. .cpu_setup = __setup_cpu_power3,
  70. },
  71. { /* Northstar */
  72. .pvr_mask = 0xffff0000,
  73. .pvr_value = 0x00330000,
  74. .cpu_name = "RS64-II (northstar)",
  75. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  76. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE | CPU_FTR_IABR |
  77. CPU_FTR_PMC8 | CPU_FTR_MMCRA | CPU_FTR_CTRL,
  78. .cpu_user_features = COMMON_USER_PPC64,
  79. .icache_bsize = 128,
  80. .dcache_bsize = 128,
  81. .cpu_setup = __setup_cpu_power3,
  82. },
  83. { /* Pulsar */
  84. .pvr_mask = 0xffff0000,
  85. .pvr_value = 0x00340000,
  86. .cpu_name = "RS64-III (pulsar)",
  87. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  88. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE | CPU_FTR_IABR |
  89. CPU_FTR_PMC8 | CPU_FTR_MMCRA | CPU_FTR_CTRL,
  90. .cpu_user_features = COMMON_USER_PPC64,
  91. .icache_bsize = 128,
  92. .dcache_bsize = 128,
  93. .cpu_setup = __setup_cpu_power3,
  94. },
  95. { /* I-star */
  96. .pvr_mask = 0xffff0000,
  97. .pvr_value = 0x00360000,
  98. .cpu_name = "RS64-III (icestar)",
  99. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  100. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE | CPU_FTR_IABR |
  101. CPU_FTR_PMC8 | CPU_FTR_MMCRA | CPU_FTR_CTRL,
  102. .cpu_user_features = COMMON_USER_PPC64,
  103. .icache_bsize = 128,
  104. .dcache_bsize = 128,
  105. .cpu_setup = __setup_cpu_power3,
  106. },
  107. { /* S-star */
  108. .pvr_mask = 0xffff0000,
  109. .pvr_value = 0x00370000,
  110. .cpu_name = "RS64-IV (sstar)",
  111. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  112. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE | CPU_FTR_IABR |
  113. CPU_FTR_PMC8 | CPU_FTR_MMCRA | CPU_FTR_CTRL,
  114. .cpu_user_features = COMMON_USER_PPC64,
  115. .icache_bsize = 128,
  116. .dcache_bsize = 128,
  117. .cpu_setup = __setup_cpu_power3,
  118. },
  119. { /* Power4 */
  120. .pvr_mask = 0xffff0000,
  121. .pvr_value = 0x00350000,
  122. .cpu_name = "POWER4 (gp)",
  123. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  124. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE |
  125. CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_PMC8 | CPU_FTR_MMCRA,
  126. .cpu_user_features = COMMON_USER_PPC64,
  127. .icache_bsize = 128,
  128. .dcache_bsize = 128,
  129. .cpu_setup = __setup_cpu_power4,
  130. },
  131. { /* Power4+ */
  132. .pvr_mask = 0xffff0000,
  133. .pvr_value = 0x00380000,
  134. .cpu_name = "POWER4+ (gq)",
  135. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  136. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE |
  137. CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_PMC8 | CPU_FTR_MMCRA,
  138. .cpu_user_features = COMMON_USER_PPC64,
  139. .icache_bsize = 128,
  140. .dcache_bsize = 128,
  141. .cpu_setup = __setup_cpu_power4,
  142. },
  143. { /* PPC970 */
  144. .pvr_mask = 0xffff0000,
  145. .pvr_value = 0x00390000,
  146. .cpu_name = "PPC970",
  147. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  148. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE |
  149. CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_ALTIVEC_COMP |
  150. CPU_FTR_CAN_NAP | CPU_FTR_PMC8 | CPU_FTR_MMCRA,
  151. .cpu_user_features = COMMON_USER_PPC64 |
  152. PPC_FEATURE_HAS_ALTIVEC_COMP,
  153. .icache_bsize = 128,
  154. .dcache_bsize = 128,
  155. .cpu_setup = __setup_cpu_ppc970,
  156. },
  157. { /* PPC970FX */
  158. .pvr_mask = 0xffff0000,
  159. .pvr_value = 0x003c0000,
  160. .cpu_name = "PPC970FX",
  161. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  162. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE |
  163. CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_ALTIVEC_COMP |
  164. CPU_FTR_CAN_NAP | CPU_FTR_PMC8 | CPU_FTR_MMCRA,
  165. .cpu_user_features = COMMON_USER_PPC64 |
  166. PPC_FEATURE_HAS_ALTIVEC_COMP,
  167. .icache_bsize = 128,
  168. .dcache_bsize = 128,
  169. .cpu_setup = __setup_cpu_ppc970,
  170. },
  171. { /* PPC970MP */
  172. .pvr_mask = 0xffff0000,
  173. .pvr_value = 0x00440000,
  174. .cpu_name = "PPC970MP",
  175. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  176. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE |
  177. CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_ALTIVEC_COMP |
  178. CPU_FTR_CAN_NAP | CPU_FTR_PMC8 | CPU_FTR_MMCRA,
  179. .cpu_user_features = COMMON_USER_PPC64 |
  180. PPC_FEATURE_HAS_ALTIVEC_COMP,
  181. .icache_bsize = 128,
  182. .dcache_bsize = 128,
  183. .cpu_setup = __setup_cpu_ppc970,
  184. },
  185. { /* Power5 */
  186. .pvr_mask = 0xffff0000,
  187. .pvr_value = 0x003a0000,
  188. .cpu_name = "POWER5 (gr)",
  189. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  190. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE |
  191. CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_MMCRA | CPU_FTR_SMT |
  192. CPU_FTR_COHERENT_ICACHE | CPU_FTR_LOCKLESS_TLBIE |
  193. CPU_FTR_MMCRA_SIHV,
  194. .cpu_user_features = COMMON_USER_PPC64,
  195. .icache_bsize = 128,
  196. .dcache_bsize = 128,
  197. .cpu_setup = __setup_cpu_power4,
  198. },
  199. { /* Power5 */
  200. .pvr_mask = 0xffff0000,
  201. .pvr_value = 0x003b0000,
  202. .cpu_name = "POWER5 (gs)",
  203. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  204. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE |
  205. CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_MMCRA | CPU_FTR_SMT |
  206. CPU_FTR_COHERENT_ICACHE | CPU_FTR_LOCKLESS_TLBIE |
  207. CPU_FTR_MMCRA_SIHV,
  208. .cpu_user_features = COMMON_USER_PPC64,
  209. .icache_bsize = 128,
  210. .dcache_bsize = 128,
  211. .cpu_setup = __setup_cpu_power4,
  212. },
  213. { /* BE DD1.x */
  214. .pvr_mask = 0xffff0000,
  215. .pvr_value = 0x00700000,
  216. .cpu_name = "Broadband Engine",
  217. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  218. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE |
  219. CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_ALTIVEC_COMP |
  220. CPU_FTR_SMT,
  221. .cpu_user_features = COMMON_USER_PPC64 |
  222. PPC_FEATURE_HAS_ALTIVEC_COMP,
  223. .icache_bsize = 128,
  224. .dcache_bsize = 128,
  225. .cpu_setup = __setup_cpu_be,
  226. },
  227. { /* default match */
  228. .pvr_mask = 0x00000000,
  229. .pvr_value = 0x00000000,
  230. .cpu_name = "POWER4 (compatible)",
  231. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  232. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE |
  233. CPU_FTR_PPCAS_ARCH_V2,
  234. .cpu_user_features = COMMON_USER_PPC64,
  235. .icache_bsize = 128,
  236. .dcache_bsize = 128,
  237. .cpu_setup = __setup_cpu_power4,
  238. }
  239. };
  240. firmware_feature_t firmware_features_table[FIRMWARE_MAX_FEATURES] = {
  241. {FW_FEATURE_PFT, "hcall-pft"},
  242. {FW_FEATURE_TCE, "hcall-tce"},
  243. {FW_FEATURE_SPRG0, "hcall-sprg0"},
  244. {FW_FEATURE_DABR, "hcall-dabr"},
  245. {FW_FEATURE_COPY, "hcall-copy"},
  246. {FW_FEATURE_ASR, "hcall-asr"},
  247. {FW_FEATURE_DEBUG, "hcall-debug"},
  248. {FW_FEATURE_PERF, "hcall-perf"},
  249. {FW_FEATURE_DUMP, "hcall-dump"},
  250. {FW_FEATURE_INTERRUPT, "hcall-interrupt"},
  251. {FW_FEATURE_MIGRATE, "hcall-migrate"},
  252. {FW_FEATURE_PERFMON, "hcall-perfmon"},
  253. {FW_FEATURE_CRQ, "hcall-crq"},
  254. {FW_FEATURE_VIO, "hcall-vio"},
  255. {FW_FEATURE_RDMA, "hcall-rdma"},
  256. {FW_FEATURE_LLAN, "hcall-lLAN"},
  257. {FW_FEATURE_BULK, "hcall-bulk"},
  258. {FW_FEATURE_XDABR, "hcall-xdabr"},
  259. {FW_FEATURE_MULTITCE, "hcall-multi-tce"},
  260. {FW_FEATURE_SPLPAR, "hcall-splpar"},
  261. };