bna_hw_defs.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405
  1. /*
  2. * Linux network driver for Brocade Converged Network Adapter.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License (GPL) Version 2 as
  6. * published by the Free Software Foundation
  7. *
  8. * This program is distributed in the hope that it will be useful, but
  9. * WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  11. * General Public License for more details.
  12. */
  13. /*
  14. * Copyright (c) 2005-2011 Brocade Communications Systems, Inc.
  15. * All rights reserved
  16. * www.brocade.com
  17. */
  18. /* File for interrupt macros and functions */
  19. #ifndef __BNA_HW_DEFS_H__
  20. #define __BNA_HW_DEFS_H__
  21. #include "bfi_reg.h"
  22. /* SW imposed limits */
  23. #define BFI_ENET_DEF_TXQ 1
  24. #define BFI_ENET_DEF_RXP 1
  25. #define BFI_ENET_DEF_UCAM 1
  26. #define BFI_ENET_DEF_RITSZ 1
  27. #define BFI_ENET_MAX_MCAM 256
  28. #define BFI_INVALID_RID -1
  29. #define BFI_IBIDX_SIZE 4
  30. #define BFI_VLAN_WORD_SHIFT 5 /* 32 bits */
  31. #define BFI_VLAN_WORD_MASK 0x1F
  32. #define BFI_VLAN_BLOCK_SHIFT 9 /* 512 bits */
  33. #define BFI_VLAN_BMASK_ALL 0xFF
  34. #define BFI_COALESCING_TIMER_UNIT 5 /* 5us */
  35. #define BFI_MAX_COALESCING_TIMEO 0xFF /* in 5us units */
  36. #define BFI_MAX_INTERPKT_COUNT 0xFF
  37. #define BFI_MAX_INTERPKT_TIMEO 0xF /* in 0.5us units */
  38. #define BFI_TX_COALESCING_TIMEO 20 /* 20 * 5 = 100us */
  39. #define BFI_TX_INTERPKT_COUNT 32
  40. #define BFI_RX_COALESCING_TIMEO 12 /* 12 * 5 = 60us */
  41. #define BFI_RX_INTERPKT_COUNT 6 /* Pkt Cnt = 6 */
  42. #define BFI_RX_INTERPKT_TIMEO 3 /* 3 * 0.5 = 1.5us */
  43. #define BFI_TXQ_WI_SIZE 64 /* bytes */
  44. #define BFI_RXQ_WI_SIZE 8 /* bytes */
  45. #define BFI_CQ_WI_SIZE 16 /* bytes */
  46. #define BFI_TX_MAX_WRR_QUOTA 0xFFF
  47. #define BFI_TX_MAX_VECTORS_PER_WI 4
  48. #define BFI_TX_MAX_VECTORS_PER_PKT 0xFF
  49. #define BFI_TX_MAX_DATA_PER_VECTOR 0xFFFF
  50. #define BFI_TX_MAX_DATA_PER_PKT 0xFFFFFF
  51. /* Small Q buffer size */
  52. #define BFI_SMALL_RXBUF_SIZE 128
  53. #define BFI_TX_MAX_PRIO 8
  54. #define BFI_TX_PRIO_MAP_ALL 0xFF
  55. /*
  56. *
  57. * Register definitions and macros
  58. *
  59. */
  60. #define BNA_PCI_REG_CT_ADDRSZ (0x40000)
  61. #define ct_reg_addr_init(_bna, _pcidev) \
  62. { \
  63. struct bna_reg_offset reg_offset[] = \
  64. {{HOSTFN0_INT_STATUS, HOSTFN0_INT_MSK}, \
  65. {HOSTFN1_INT_STATUS, HOSTFN1_INT_MSK}, \
  66. {HOSTFN2_INT_STATUS, HOSTFN2_INT_MSK}, \
  67. {HOSTFN3_INT_STATUS, HOSTFN3_INT_MSK} }; \
  68. \
  69. (_bna)->regs.fn_int_status = (_pcidev)->pci_bar_kva + \
  70. reg_offset[(_pcidev)->pci_func].fn_int_status;\
  71. (_bna)->regs.fn_int_mask = (_pcidev)->pci_bar_kva + \
  72. reg_offset[(_pcidev)->pci_func].fn_int_mask;\
  73. }
  74. #define ct_bit_defn_init(_bna, _pcidev) \
  75. { \
  76. (_bna)->bits.mbox_status_bits = (__HFN_INT_MBOX_LPU0 | \
  77. __HFN_INT_MBOX_LPU1); \
  78. (_bna)->bits.mbox_mask_bits = (__HFN_INT_MBOX_LPU0 | \
  79. __HFN_INT_MBOX_LPU1); \
  80. (_bna)->bits.error_status_bits = (__HFN_INT_ERR_MASK); \
  81. (_bna)->bits.error_mask_bits = (__HFN_INT_ERR_MASK); \
  82. (_bna)->bits.halt_status_bits = __HFN_INT_LL_HALT; \
  83. (_bna)->bits.halt_mask_bits = __HFN_INT_LL_HALT; \
  84. }
  85. #define ct2_reg_addr_init(_bna, _pcidev) \
  86. { \
  87. (_bna)->regs.fn_int_status = (_pcidev)->pci_bar_kva + \
  88. CT2_HOSTFN_INT_STATUS; \
  89. (_bna)->regs.fn_int_mask = (_pcidev)->pci_bar_kva + \
  90. CT2_HOSTFN_INTR_MASK; \
  91. }
  92. #define ct2_bit_defn_init(_bna, _pcidev) \
  93. { \
  94. (_bna)->bits.mbox_status_bits = (__HFN_INT_MBOX_LPU0_CT2 | \
  95. __HFN_INT_MBOX_LPU1_CT2); \
  96. (_bna)->bits.mbox_mask_bits = (__HFN_INT_MBOX_LPU0_CT2 | \
  97. __HFN_INT_MBOX_LPU1_CT2); \
  98. (_bna)->bits.error_status_bits = (__HFN_INT_ERR_MASK_CT2); \
  99. (_bna)->bits.error_mask_bits = (__HFN_INT_ERR_MASK_CT2); \
  100. (_bna)->bits.halt_status_bits = __HFN_INT_CPQ_HALT_CT2; \
  101. (_bna)->bits.halt_mask_bits = __HFN_INT_CPQ_HALT_CT2; \
  102. }
  103. #define bna_reg_addr_init(_bna, _pcidev) \
  104. { \
  105. switch ((_pcidev)->device_id) { \
  106. case PCI_DEVICE_ID_BROCADE_CT: \
  107. ct_reg_addr_init((_bna), (_pcidev)); \
  108. ct_bit_defn_init((_bna), (_pcidev)); \
  109. break; \
  110. case BFA_PCI_DEVICE_ID_CT2: \
  111. ct2_reg_addr_init((_bna), (_pcidev)); \
  112. ct2_bit_defn_init((_bna), (_pcidev)); \
  113. break; \
  114. } \
  115. }
  116. #define bna_port_id_get(_bna) ((_bna)->ioceth.ioc.port_id)
  117. /* Interrupt related bits, flags and macros */
  118. #define IB_STATUS_BITS 0x0000ffff
  119. #define BNA_IS_MBOX_INTR(_bna, _intr_status) \
  120. ((_intr_status) & (_bna)->bits.mbox_status_bits)
  121. #define BNA_IS_HALT_INTR(_bna, _intr_status) \
  122. ((_intr_status) & (_bna)->bits.halt_status_bits)
  123. #define BNA_IS_ERR_INTR(_bna, _intr_status) \
  124. ((_intr_status) & (_bna)->bits.error_status_bits)
  125. #define BNA_IS_MBOX_ERR_INTR(_bna, _intr_status) \
  126. (BNA_IS_MBOX_INTR(_bna, _intr_status) | \
  127. BNA_IS_ERR_INTR(_bna, _intr_status))
  128. #define BNA_IS_INTX_DATA_INTR(_intr_status) \
  129. ((_intr_status) & IB_STATUS_BITS)
  130. #define bna_halt_clear(_bna) \
  131. do { \
  132. u32 init_halt; \
  133. init_halt = readl((_bna)->ioceth.ioc.ioc_regs.ll_halt); \
  134. init_halt &= ~__FW_INIT_HALT_P; \
  135. writel(init_halt, (_bna)->ioceth.ioc.ioc_regs.ll_halt); \
  136. init_halt = readl((_bna)->ioceth.ioc.ioc_regs.ll_halt); \
  137. } while (0)
  138. #define bna_intx_disable(_bna, _cur_mask) \
  139. { \
  140. (_cur_mask) = readl((_bna)->regs.fn_int_mask); \
  141. writel(0xffffffff, (_bna)->regs.fn_int_mask); \
  142. }
  143. #define bna_intx_enable(bna, new_mask) \
  144. writel((new_mask), (bna)->regs.fn_int_mask)
  145. #define bna_mbox_intr_disable(bna) \
  146. do { \
  147. u32 mask; \
  148. mask = readl((bna)->regs.fn_int_mask); \
  149. writel((mask | (bna)->bits.mbox_mask_bits | \
  150. (bna)->bits.error_mask_bits), (bna)->regs.fn_int_mask); \
  151. mask = readl((bna)->regs.fn_int_mask); \
  152. } while (0)
  153. #define bna_mbox_intr_enable(bna) \
  154. do { \
  155. u32 mask; \
  156. mask = readl((bna)->regs.fn_int_mask); \
  157. writel((mask & ~((bna)->bits.mbox_mask_bits | \
  158. (bna)->bits.error_mask_bits)), (bna)->regs.fn_int_mask);\
  159. mask = readl((bna)->regs.fn_int_mask); \
  160. } while (0)
  161. #define bna_intr_status_get(_bna, _status) \
  162. { \
  163. (_status) = readl((_bna)->regs.fn_int_status); \
  164. if (_status) { \
  165. writel(((_status) & ~(_bna)->bits.mbox_status_bits), \
  166. (_bna)->regs.fn_int_status); \
  167. } \
  168. }
  169. /*
  170. * MAX ACK EVENTS : No. of acks that can be accumulated in driver,
  171. * before acking to h/w. The no. of bits is 16 in the doorbell register,
  172. * however we keep this limited to 15 bits.
  173. * This is because around the edge of 64K boundary (16 bits), one
  174. * single poll can make the accumulated ACK counter cross the 64K boundary,
  175. * causing problems, when we try to ack with a value greater than 64K.
  176. * 15 bits (32K) should be large enough to accumulate, anyways, and the max.
  177. * acked events to h/w can be (32K + max poll weight) (currently 64).
  178. */
  179. #define BNA_IB_MAX_ACK_EVENTS (1 << 15)
  180. /* These macros build the data portion of the TxQ/RxQ doorbell */
  181. #define BNA_DOORBELL_Q_PRD_IDX(_pi) (0x80000000 | (_pi))
  182. #define BNA_DOORBELL_Q_STOP (0x40000000)
  183. /* These macros build the data portion of the IB doorbell */
  184. #define BNA_DOORBELL_IB_INT_ACK(_timeout, _events) \
  185. (0x80000000 | ((_timeout) << 16) | (_events))
  186. #define BNA_DOORBELL_IB_INT_DISABLE (0x40000000)
  187. /* Set the coalescing timer for the given ib */
  188. #define bna_ib_coalescing_timer_set(_i_dbell, _cls_timer) \
  189. ((_i_dbell)->doorbell_ack = BNA_DOORBELL_IB_INT_ACK((_cls_timer), 0));
  190. /* Acks 'events' # of events for a given ib while disabling interrupts */
  191. #define bna_ib_ack_disable_irq(_i_dbell, _events) \
  192. (writel(BNA_DOORBELL_IB_INT_ACK(0, (_events)), \
  193. (_i_dbell)->doorbell_addr));
  194. /* Acks 'events' # of events for a given ib */
  195. #define bna_ib_ack(_i_dbell, _events) \
  196. (writel(((_i_dbell)->doorbell_ack | (_events)), \
  197. (_i_dbell)->doorbell_addr));
  198. #define bna_ib_start(_bna, _ib, _is_regular) \
  199. { \
  200. u32 intx_mask; \
  201. struct bna_ib *ib = _ib; \
  202. if ((ib->intr_type == BNA_INTR_T_INTX)) { \
  203. bna_intx_disable((_bna), intx_mask); \
  204. intx_mask &= ~(ib->intr_vector); \
  205. bna_intx_enable((_bna), intx_mask); \
  206. } \
  207. bna_ib_coalescing_timer_set(&ib->door_bell, \
  208. ib->coalescing_timeo); \
  209. if (_is_regular) \
  210. bna_ib_ack(&ib->door_bell, 0); \
  211. }
  212. #define bna_ib_stop(_bna, _ib) \
  213. { \
  214. u32 intx_mask; \
  215. struct bna_ib *ib = _ib; \
  216. writel(BNA_DOORBELL_IB_INT_DISABLE, \
  217. ib->door_bell.doorbell_addr); \
  218. if (ib->intr_type == BNA_INTR_T_INTX) { \
  219. bna_intx_disable((_bna), intx_mask); \
  220. intx_mask |= ib->intr_vector; \
  221. bna_intx_enable((_bna), intx_mask); \
  222. } \
  223. }
  224. #define bna_txq_prod_indx_doorbell(_tcb) \
  225. (writel(BNA_DOORBELL_Q_PRD_IDX((_tcb)->producer_index), \
  226. (_tcb)->q_dbell));
  227. #define bna_rxq_prod_indx_doorbell(_rcb) \
  228. (writel(BNA_DOORBELL_Q_PRD_IDX((_rcb)->producer_index), \
  229. (_rcb)->q_dbell));
  230. /* TxQ, RxQ, CQ related bits, offsets, macros */
  231. /* TxQ Entry Opcodes */
  232. #define BNA_TXQ_WI_SEND (0x402) /* Single Frame Transmission */
  233. #define BNA_TXQ_WI_SEND_LSO (0x403) /* Multi-Frame Transmission */
  234. #define BNA_TXQ_WI_EXTENSION (0x104) /* Extension WI */
  235. /* TxQ Entry Control Flags */
  236. #define BNA_TXQ_WI_CF_FCOE_CRC (1 << 8)
  237. #define BNA_TXQ_WI_CF_IPID_MODE (1 << 5)
  238. #define BNA_TXQ_WI_CF_INS_PRIO (1 << 4)
  239. #define BNA_TXQ_WI_CF_INS_VLAN (1 << 3)
  240. #define BNA_TXQ_WI_CF_UDP_CKSUM (1 << 2)
  241. #define BNA_TXQ_WI_CF_TCP_CKSUM (1 << 1)
  242. #define BNA_TXQ_WI_CF_IP_CKSUM (1 << 0)
  243. #define BNA_TXQ_WI_L4_HDR_N_OFFSET(_hdr_size, _offset) \
  244. (((_hdr_size) << 10) | ((_offset) & 0x3FF))
  245. /*
  246. * Completion Q defines
  247. */
  248. /* CQ Entry Flags */
  249. #define BNA_CQ_EF_MAC_ERROR (1 << 0)
  250. #define BNA_CQ_EF_FCS_ERROR (1 << 1)
  251. #define BNA_CQ_EF_TOO_LONG (1 << 2)
  252. #define BNA_CQ_EF_FC_CRC_OK (1 << 3)
  253. #define BNA_CQ_EF_RSVD1 (1 << 4)
  254. #define BNA_CQ_EF_L4_CKSUM_OK (1 << 5)
  255. #define BNA_CQ_EF_L3_CKSUM_OK (1 << 6)
  256. #define BNA_CQ_EF_HDS_HEADER (1 << 7)
  257. #define BNA_CQ_EF_UDP (1 << 8)
  258. #define BNA_CQ_EF_TCP (1 << 9)
  259. #define BNA_CQ_EF_IP_OPTIONS (1 << 10)
  260. #define BNA_CQ_EF_IPV6 (1 << 11)
  261. #define BNA_CQ_EF_IPV4 (1 << 12)
  262. #define BNA_CQ_EF_VLAN (1 << 13)
  263. #define BNA_CQ_EF_RSS (1 << 14)
  264. #define BNA_CQ_EF_RSVD2 (1 << 15)
  265. #define BNA_CQ_EF_MCAST_MATCH (1 << 16)
  266. #define BNA_CQ_EF_MCAST (1 << 17)
  267. #define BNA_CQ_EF_BCAST (1 << 18)
  268. #define BNA_CQ_EF_REMOTE (1 << 19)
  269. #define BNA_CQ_EF_LOCAL (1 << 20)
  270. /* Data structures */
  271. struct bna_reg_offset {
  272. u32 fn_int_status;
  273. u32 fn_int_mask;
  274. };
  275. struct bna_bit_defn {
  276. u32 mbox_status_bits;
  277. u32 mbox_mask_bits;
  278. u32 error_status_bits;
  279. u32 error_mask_bits;
  280. u32 halt_status_bits;
  281. u32 halt_mask_bits;
  282. };
  283. struct bna_reg {
  284. void __iomem *fn_int_status;
  285. void __iomem *fn_int_mask;
  286. };
  287. /* TxQ Vector (a.k.a. Tx-Buffer Descriptor) */
  288. struct bna_dma_addr {
  289. u32 msb;
  290. u32 lsb;
  291. };
  292. struct bna_txq_wi_vector {
  293. u16 reserved;
  294. u16 length; /* Only 14 LSB are valid */
  295. struct bna_dma_addr host_addr; /* Tx-Buf DMA addr */
  296. };
  297. /* TxQ Entry Structure
  298. *
  299. * BEWARE: Load values into this structure with correct endianess.
  300. */
  301. struct bna_txq_entry {
  302. union {
  303. struct {
  304. u8 reserved;
  305. u8 num_vectors; /* number of vectors present */
  306. u16 opcode; /* Either */
  307. /* BNA_TXQ_WI_SEND or */
  308. /* BNA_TXQ_WI_SEND_LSO */
  309. u16 flags; /* OR of all the flags */
  310. u16 l4_hdr_size_n_offset;
  311. u16 vlan_tag;
  312. u16 lso_mss; /* Only 14 LSB are valid */
  313. u32 frame_length; /* Only 24 LSB are valid */
  314. } wi;
  315. struct {
  316. u16 reserved;
  317. u16 opcode; /* Must be */
  318. /* BNA_TXQ_WI_EXTENSION */
  319. u32 reserved2[3]; /* Place holder for */
  320. /* removed vector (12 bytes) */
  321. } wi_ext;
  322. } hdr;
  323. struct bna_txq_wi_vector vector[4];
  324. };
  325. /* RxQ Entry Structure */
  326. struct bna_rxq_entry { /* Rx-Buffer */
  327. struct bna_dma_addr host_addr; /* Rx-Buffer DMA address */
  328. };
  329. /* CQ Entry Structure */
  330. struct bna_cq_entry {
  331. u32 flags;
  332. u16 vlan_tag;
  333. u16 length;
  334. u32 rss_hash;
  335. u8 valid;
  336. u8 reserved1;
  337. u8 reserved2;
  338. u8 rxq_id;
  339. };
  340. #endif /* __BNA_HW_DEFS_H__ */