rv770.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include "radeon_drm.h"
  35. #include "rv770d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define R700_PFP_UCODE_SIZE 848
  39. #define R700_PM4_UCODE_SIZE 1360
  40. static void rv770_gpu_init(struct radeon_device *rdev);
  41. void rv770_fini(struct radeon_device *rdev);
  42. static void rv770_pcie_gen2_enable(struct radeon_device *rdev);
  43. u32 rv770_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  44. {
  45. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  46. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  47. /* Lock the graphics update lock */
  48. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  49. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  50. /* update the scanout addresses */
  51. if (radeon_crtc->crtc_id) {
  52. WREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  53. WREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  54. } else {
  55. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  56. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  57. }
  58. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  59. (u32)crtc_base);
  60. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  61. (u32)crtc_base);
  62. /* Wait for update_pending to go high. */
  63. while (!(RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING));
  64. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  65. /* Unlock the lock, so double-buffering can take place inside vblank */
  66. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  67. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  68. /* Return current update_pending status: */
  69. return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
  70. }
  71. /* get temperature in millidegrees */
  72. int rv770_get_temp(struct radeon_device *rdev)
  73. {
  74. u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  75. ASIC_T_SHIFT;
  76. int actual_temp;
  77. if (temp & 0x400)
  78. actual_temp = -256;
  79. else if (temp & 0x200)
  80. actual_temp = 255;
  81. else if (temp & 0x100) {
  82. actual_temp = temp & 0x1ff;
  83. actual_temp |= ~0x1ff;
  84. } else
  85. actual_temp = temp & 0xff;
  86. return (actual_temp * 1000) / 2;
  87. }
  88. void rv770_pm_misc(struct radeon_device *rdev)
  89. {
  90. int req_ps_idx = rdev->pm.requested_power_state_index;
  91. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  92. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  93. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  94. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  95. if (voltage->voltage != rdev->pm.current_vddc) {
  96. radeon_atom_set_voltage(rdev, voltage->voltage);
  97. rdev->pm.current_vddc = voltage->voltage;
  98. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  99. }
  100. }
  101. }
  102. /*
  103. * GART
  104. */
  105. int rv770_pcie_gart_enable(struct radeon_device *rdev)
  106. {
  107. u32 tmp;
  108. int r, i;
  109. if (rdev->gart.table.vram.robj == NULL) {
  110. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  111. return -EINVAL;
  112. }
  113. r = radeon_gart_table_vram_pin(rdev);
  114. if (r)
  115. return r;
  116. radeon_gart_restore(rdev);
  117. /* Setup L2 cache */
  118. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  119. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  120. EFFECTIVE_L2_QUEUE_SIZE(7));
  121. WREG32(VM_L2_CNTL2, 0);
  122. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  123. /* Setup TLB control */
  124. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  125. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  126. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  127. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  128. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  129. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  130. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  131. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  132. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  133. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  134. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  135. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  136. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  137. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  138. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  139. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  140. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  141. (u32)(rdev->dummy_page.addr >> 12));
  142. for (i = 1; i < 7; i++)
  143. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  144. r600_pcie_gart_tlb_flush(rdev);
  145. rdev->gart.ready = true;
  146. return 0;
  147. }
  148. void rv770_pcie_gart_disable(struct radeon_device *rdev)
  149. {
  150. u32 tmp;
  151. int i, r;
  152. /* Disable all tables */
  153. for (i = 0; i < 7; i++)
  154. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  155. /* Setup L2 cache */
  156. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  157. EFFECTIVE_L2_QUEUE_SIZE(7));
  158. WREG32(VM_L2_CNTL2, 0);
  159. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  160. /* Setup TLB control */
  161. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  162. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  163. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  164. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  165. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  166. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  167. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  168. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  169. if (rdev->gart.table.vram.robj) {
  170. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  171. if (likely(r == 0)) {
  172. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  173. radeon_bo_unpin(rdev->gart.table.vram.robj);
  174. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  175. }
  176. }
  177. }
  178. void rv770_pcie_gart_fini(struct radeon_device *rdev)
  179. {
  180. radeon_gart_fini(rdev);
  181. rv770_pcie_gart_disable(rdev);
  182. radeon_gart_table_vram_free(rdev);
  183. }
  184. void rv770_agp_enable(struct radeon_device *rdev)
  185. {
  186. u32 tmp;
  187. int i;
  188. /* Setup L2 cache */
  189. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  190. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  191. EFFECTIVE_L2_QUEUE_SIZE(7));
  192. WREG32(VM_L2_CNTL2, 0);
  193. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  194. /* Setup TLB control */
  195. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  196. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  197. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  198. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  199. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  200. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  201. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  202. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  203. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  204. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  205. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  206. for (i = 0; i < 7; i++)
  207. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  208. }
  209. static void rv770_mc_program(struct radeon_device *rdev)
  210. {
  211. struct rv515_mc_save save;
  212. u32 tmp;
  213. int i, j;
  214. /* Initialize HDP */
  215. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  216. WREG32((0x2c14 + j), 0x00000000);
  217. WREG32((0x2c18 + j), 0x00000000);
  218. WREG32((0x2c1c + j), 0x00000000);
  219. WREG32((0x2c20 + j), 0x00000000);
  220. WREG32((0x2c24 + j), 0x00000000);
  221. }
  222. /* r7xx hw bug. Read from HDP_DEBUG1 rather
  223. * than writing to HDP_REG_COHERENCY_FLUSH_CNTL
  224. */
  225. tmp = RREG32(HDP_DEBUG1);
  226. rv515_mc_stop(rdev, &save);
  227. if (r600_mc_wait_for_idle(rdev)) {
  228. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  229. }
  230. /* Lockout access through VGA aperture*/
  231. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  232. /* Update configuration */
  233. if (rdev->flags & RADEON_IS_AGP) {
  234. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  235. /* VRAM before AGP */
  236. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  237. rdev->mc.vram_start >> 12);
  238. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  239. rdev->mc.gtt_end >> 12);
  240. } else {
  241. /* VRAM after AGP */
  242. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  243. rdev->mc.gtt_start >> 12);
  244. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  245. rdev->mc.vram_end >> 12);
  246. }
  247. } else {
  248. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  249. rdev->mc.vram_start >> 12);
  250. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  251. rdev->mc.vram_end >> 12);
  252. }
  253. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  254. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  255. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  256. WREG32(MC_VM_FB_LOCATION, tmp);
  257. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  258. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  259. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  260. if (rdev->flags & RADEON_IS_AGP) {
  261. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  262. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  263. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  264. } else {
  265. WREG32(MC_VM_AGP_BASE, 0);
  266. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  267. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  268. }
  269. if (r600_mc_wait_for_idle(rdev)) {
  270. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  271. }
  272. rv515_mc_resume(rdev, &save);
  273. /* we need to own VRAM, so turn off the VGA renderer here
  274. * to stop it overwriting our objects */
  275. rv515_vga_render_disable(rdev);
  276. }
  277. /*
  278. * CP.
  279. */
  280. void r700_cp_stop(struct radeon_device *rdev)
  281. {
  282. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  283. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  284. WREG32(SCRATCH_UMSK, 0);
  285. }
  286. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  287. {
  288. const __be32 *fw_data;
  289. int i;
  290. if (!rdev->me_fw || !rdev->pfp_fw)
  291. return -EINVAL;
  292. r700_cp_stop(rdev);
  293. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  294. /* Reset cp */
  295. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  296. RREG32(GRBM_SOFT_RESET);
  297. mdelay(15);
  298. WREG32(GRBM_SOFT_RESET, 0);
  299. fw_data = (const __be32 *)rdev->pfp_fw->data;
  300. WREG32(CP_PFP_UCODE_ADDR, 0);
  301. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  302. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  303. WREG32(CP_PFP_UCODE_ADDR, 0);
  304. fw_data = (const __be32 *)rdev->me_fw->data;
  305. WREG32(CP_ME_RAM_WADDR, 0);
  306. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  307. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  308. WREG32(CP_PFP_UCODE_ADDR, 0);
  309. WREG32(CP_ME_RAM_WADDR, 0);
  310. WREG32(CP_ME_RAM_RADDR, 0);
  311. return 0;
  312. }
  313. void r700_cp_fini(struct radeon_device *rdev)
  314. {
  315. r700_cp_stop(rdev);
  316. radeon_ring_fini(rdev);
  317. }
  318. /*
  319. * Core functions
  320. */
  321. static u32 r700_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  322. u32 num_tile_pipes,
  323. u32 num_backends,
  324. u32 backend_disable_mask)
  325. {
  326. u32 backend_map = 0;
  327. u32 enabled_backends_mask;
  328. u32 enabled_backends_count;
  329. u32 cur_pipe;
  330. u32 swizzle_pipe[R7XX_MAX_PIPES];
  331. u32 cur_backend;
  332. u32 i;
  333. bool force_no_swizzle;
  334. if (num_tile_pipes > R7XX_MAX_PIPES)
  335. num_tile_pipes = R7XX_MAX_PIPES;
  336. if (num_tile_pipes < 1)
  337. num_tile_pipes = 1;
  338. if (num_backends > R7XX_MAX_BACKENDS)
  339. num_backends = R7XX_MAX_BACKENDS;
  340. if (num_backends < 1)
  341. num_backends = 1;
  342. enabled_backends_mask = 0;
  343. enabled_backends_count = 0;
  344. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  345. if (((backend_disable_mask >> i) & 1) == 0) {
  346. enabled_backends_mask |= (1 << i);
  347. ++enabled_backends_count;
  348. }
  349. if (enabled_backends_count == num_backends)
  350. break;
  351. }
  352. if (enabled_backends_count == 0) {
  353. enabled_backends_mask = 1;
  354. enabled_backends_count = 1;
  355. }
  356. if (enabled_backends_count != num_backends)
  357. num_backends = enabled_backends_count;
  358. switch (rdev->family) {
  359. case CHIP_RV770:
  360. case CHIP_RV730:
  361. force_no_swizzle = false;
  362. break;
  363. case CHIP_RV710:
  364. case CHIP_RV740:
  365. default:
  366. force_no_swizzle = true;
  367. break;
  368. }
  369. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  370. switch (num_tile_pipes) {
  371. case 1:
  372. swizzle_pipe[0] = 0;
  373. break;
  374. case 2:
  375. swizzle_pipe[0] = 0;
  376. swizzle_pipe[1] = 1;
  377. break;
  378. case 3:
  379. if (force_no_swizzle) {
  380. swizzle_pipe[0] = 0;
  381. swizzle_pipe[1] = 1;
  382. swizzle_pipe[2] = 2;
  383. } else {
  384. swizzle_pipe[0] = 0;
  385. swizzle_pipe[1] = 2;
  386. swizzle_pipe[2] = 1;
  387. }
  388. break;
  389. case 4:
  390. if (force_no_swizzle) {
  391. swizzle_pipe[0] = 0;
  392. swizzle_pipe[1] = 1;
  393. swizzle_pipe[2] = 2;
  394. swizzle_pipe[3] = 3;
  395. } else {
  396. swizzle_pipe[0] = 0;
  397. swizzle_pipe[1] = 2;
  398. swizzle_pipe[2] = 3;
  399. swizzle_pipe[3] = 1;
  400. }
  401. break;
  402. case 5:
  403. if (force_no_swizzle) {
  404. swizzle_pipe[0] = 0;
  405. swizzle_pipe[1] = 1;
  406. swizzle_pipe[2] = 2;
  407. swizzle_pipe[3] = 3;
  408. swizzle_pipe[4] = 4;
  409. } else {
  410. swizzle_pipe[0] = 0;
  411. swizzle_pipe[1] = 2;
  412. swizzle_pipe[2] = 4;
  413. swizzle_pipe[3] = 1;
  414. swizzle_pipe[4] = 3;
  415. }
  416. break;
  417. case 6:
  418. if (force_no_swizzle) {
  419. swizzle_pipe[0] = 0;
  420. swizzle_pipe[1] = 1;
  421. swizzle_pipe[2] = 2;
  422. swizzle_pipe[3] = 3;
  423. swizzle_pipe[4] = 4;
  424. swizzle_pipe[5] = 5;
  425. } else {
  426. swizzle_pipe[0] = 0;
  427. swizzle_pipe[1] = 2;
  428. swizzle_pipe[2] = 4;
  429. swizzle_pipe[3] = 5;
  430. swizzle_pipe[4] = 3;
  431. swizzle_pipe[5] = 1;
  432. }
  433. break;
  434. case 7:
  435. if (force_no_swizzle) {
  436. swizzle_pipe[0] = 0;
  437. swizzle_pipe[1] = 1;
  438. swizzle_pipe[2] = 2;
  439. swizzle_pipe[3] = 3;
  440. swizzle_pipe[4] = 4;
  441. swizzle_pipe[5] = 5;
  442. swizzle_pipe[6] = 6;
  443. } else {
  444. swizzle_pipe[0] = 0;
  445. swizzle_pipe[1] = 2;
  446. swizzle_pipe[2] = 4;
  447. swizzle_pipe[3] = 6;
  448. swizzle_pipe[4] = 3;
  449. swizzle_pipe[5] = 1;
  450. swizzle_pipe[6] = 5;
  451. }
  452. break;
  453. case 8:
  454. if (force_no_swizzle) {
  455. swizzle_pipe[0] = 0;
  456. swizzle_pipe[1] = 1;
  457. swizzle_pipe[2] = 2;
  458. swizzle_pipe[3] = 3;
  459. swizzle_pipe[4] = 4;
  460. swizzle_pipe[5] = 5;
  461. swizzle_pipe[6] = 6;
  462. swizzle_pipe[7] = 7;
  463. } else {
  464. swizzle_pipe[0] = 0;
  465. swizzle_pipe[1] = 2;
  466. swizzle_pipe[2] = 4;
  467. swizzle_pipe[3] = 6;
  468. swizzle_pipe[4] = 3;
  469. swizzle_pipe[5] = 1;
  470. swizzle_pipe[6] = 7;
  471. swizzle_pipe[7] = 5;
  472. }
  473. break;
  474. }
  475. cur_backend = 0;
  476. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  477. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  478. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  479. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  480. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  481. }
  482. return backend_map;
  483. }
  484. static void rv770_program_channel_remap(struct radeon_device *rdev)
  485. {
  486. u32 tcp_chan_steer, mc_shared_chremap, tmp;
  487. bool force_no_swizzle;
  488. switch (rdev->family) {
  489. case CHIP_RV770:
  490. case CHIP_RV730:
  491. force_no_swizzle = false;
  492. break;
  493. case CHIP_RV710:
  494. case CHIP_RV740:
  495. default:
  496. force_no_swizzle = true;
  497. break;
  498. }
  499. tmp = RREG32(MC_SHARED_CHMAP);
  500. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  501. case 0:
  502. case 1:
  503. default:
  504. /* default mapping */
  505. mc_shared_chremap = 0x00fac688;
  506. break;
  507. case 2:
  508. case 3:
  509. if (force_no_swizzle)
  510. mc_shared_chremap = 0x00fac688;
  511. else
  512. mc_shared_chremap = 0x00bbc298;
  513. break;
  514. }
  515. if (rdev->family == CHIP_RV740)
  516. tcp_chan_steer = 0x00ef2a60;
  517. else
  518. tcp_chan_steer = 0x00fac688;
  519. WREG32(TCP_CHAN_STEER, tcp_chan_steer);
  520. WREG32(MC_SHARED_CHREMAP, mc_shared_chremap);
  521. }
  522. static void rv770_gpu_init(struct radeon_device *rdev)
  523. {
  524. int i, j, num_qd_pipes;
  525. u32 ta_aux_cntl;
  526. u32 sx_debug_1;
  527. u32 smx_dc_ctl0;
  528. u32 db_debug3;
  529. u32 num_gs_verts_per_thread;
  530. u32 vgt_gs_per_es;
  531. u32 gs_prim_buffer_depth = 0;
  532. u32 sq_ms_fifo_sizes;
  533. u32 sq_config;
  534. u32 sq_thread_resource_mgmt;
  535. u32 hdp_host_path_cntl;
  536. u32 sq_dyn_gpr_size_simd_ab_0;
  537. u32 backend_map;
  538. u32 gb_tiling_config = 0;
  539. u32 cc_rb_backend_disable = 0;
  540. u32 cc_gc_shader_pipe_config = 0;
  541. u32 mc_arb_ramcfg;
  542. u32 db_debug4;
  543. /* setup chip specs */
  544. switch (rdev->family) {
  545. case CHIP_RV770:
  546. rdev->config.rv770.max_pipes = 4;
  547. rdev->config.rv770.max_tile_pipes = 8;
  548. rdev->config.rv770.max_simds = 10;
  549. rdev->config.rv770.max_backends = 4;
  550. rdev->config.rv770.max_gprs = 256;
  551. rdev->config.rv770.max_threads = 248;
  552. rdev->config.rv770.max_stack_entries = 512;
  553. rdev->config.rv770.max_hw_contexts = 8;
  554. rdev->config.rv770.max_gs_threads = 16 * 2;
  555. rdev->config.rv770.sx_max_export_size = 128;
  556. rdev->config.rv770.sx_max_export_pos_size = 16;
  557. rdev->config.rv770.sx_max_export_smx_size = 112;
  558. rdev->config.rv770.sq_num_cf_insts = 2;
  559. rdev->config.rv770.sx_num_of_sets = 7;
  560. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  561. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  562. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  563. break;
  564. case CHIP_RV730:
  565. rdev->config.rv770.max_pipes = 2;
  566. rdev->config.rv770.max_tile_pipes = 4;
  567. rdev->config.rv770.max_simds = 8;
  568. rdev->config.rv770.max_backends = 2;
  569. rdev->config.rv770.max_gprs = 128;
  570. rdev->config.rv770.max_threads = 248;
  571. rdev->config.rv770.max_stack_entries = 256;
  572. rdev->config.rv770.max_hw_contexts = 8;
  573. rdev->config.rv770.max_gs_threads = 16 * 2;
  574. rdev->config.rv770.sx_max_export_size = 256;
  575. rdev->config.rv770.sx_max_export_pos_size = 32;
  576. rdev->config.rv770.sx_max_export_smx_size = 224;
  577. rdev->config.rv770.sq_num_cf_insts = 2;
  578. rdev->config.rv770.sx_num_of_sets = 7;
  579. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  580. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  581. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  582. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  583. rdev->config.rv770.sx_max_export_pos_size -= 16;
  584. rdev->config.rv770.sx_max_export_smx_size += 16;
  585. }
  586. break;
  587. case CHIP_RV710:
  588. rdev->config.rv770.max_pipes = 2;
  589. rdev->config.rv770.max_tile_pipes = 2;
  590. rdev->config.rv770.max_simds = 2;
  591. rdev->config.rv770.max_backends = 1;
  592. rdev->config.rv770.max_gprs = 256;
  593. rdev->config.rv770.max_threads = 192;
  594. rdev->config.rv770.max_stack_entries = 256;
  595. rdev->config.rv770.max_hw_contexts = 4;
  596. rdev->config.rv770.max_gs_threads = 8 * 2;
  597. rdev->config.rv770.sx_max_export_size = 128;
  598. rdev->config.rv770.sx_max_export_pos_size = 16;
  599. rdev->config.rv770.sx_max_export_smx_size = 112;
  600. rdev->config.rv770.sq_num_cf_insts = 1;
  601. rdev->config.rv770.sx_num_of_sets = 7;
  602. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  603. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  604. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  605. break;
  606. case CHIP_RV740:
  607. rdev->config.rv770.max_pipes = 4;
  608. rdev->config.rv770.max_tile_pipes = 4;
  609. rdev->config.rv770.max_simds = 8;
  610. rdev->config.rv770.max_backends = 4;
  611. rdev->config.rv770.max_gprs = 256;
  612. rdev->config.rv770.max_threads = 248;
  613. rdev->config.rv770.max_stack_entries = 512;
  614. rdev->config.rv770.max_hw_contexts = 8;
  615. rdev->config.rv770.max_gs_threads = 16 * 2;
  616. rdev->config.rv770.sx_max_export_size = 256;
  617. rdev->config.rv770.sx_max_export_pos_size = 32;
  618. rdev->config.rv770.sx_max_export_smx_size = 224;
  619. rdev->config.rv770.sq_num_cf_insts = 2;
  620. rdev->config.rv770.sx_num_of_sets = 7;
  621. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  622. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  623. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  624. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  625. rdev->config.rv770.sx_max_export_pos_size -= 16;
  626. rdev->config.rv770.sx_max_export_smx_size += 16;
  627. }
  628. break;
  629. default:
  630. break;
  631. }
  632. /* Initialize HDP */
  633. j = 0;
  634. for (i = 0; i < 32; i++) {
  635. WREG32((0x2c14 + j), 0x00000000);
  636. WREG32((0x2c18 + j), 0x00000000);
  637. WREG32((0x2c1c + j), 0x00000000);
  638. WREG32((0x2c20 + j), 0x00000000);
  639. WREG32((0x2c24 + j), 0x00000000);
  640. j += 0x18;
  641. }
  642. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  643. /* setup tiling, simd, pipe config */
  644. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  645. switch (rdev->config.rv770.max_tile_pipes) {
  646. case 1:
  647. default:
  648. gb_tiling_config |= PIPE_TILING(0);
  649. break;
  650. case 2:
  651. gb_tiling_config |= PIPE_TILING(1);
  652. break;
  653. case 4:
  654. gb_tiling_config |= PIPE_TILING(2);
  655. break;
  656. case 8:
  657. gb_tiling_config |= PIPE_TILING(3);
  658. break;
  659. }
  660. rdev->config.rv770.tiling_npipes = rdev->config.rv770.max_tile_pipes;
  661. if (rdev->family == CHIP_RV770)
  662. gb_tiling_config |= BANK_TILING(1);
  663. else
  664. gb_tiling_config |= BANK_TILING((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  665. rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3);
  666. gb_tiling_config |= GROUP_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  667. if ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT)
  668. rdev->config.rv770.tiling_group_size = 512;
  669. else
  670. rdev->config.rv770.tiling_group_size = 256;
  671. if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
  672. gb_tiling_config |= ROW_TILING(3);
  673. gb_tiling_config |= SAMPLE_SPLIT(3);
  674. } else {
  675. gb_tiling_config |=
  676. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  677. gb_tiling_config |=
  678. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  679. }
  680. gb_tiling_config |= BANK_SWAPS(1);
  681. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  682. cc_rb_backend_disable |=
  683. BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << rdev->config.rv770.max_backends) & R7XX_MAX_BACKENDS_MASK);
  684. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  685. cc_gc_shader_pipe_config |=
  686. INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << rdev->config.rv770.max_pipes) & R7XX_MAX_PIPES_MASK);
  687. cc_gc_shader_pipe_config |=
  688. INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << rdev->config.rv770.max_simds) & R7XX_MAX_SIMDS_MASK);
  689. if (rdev->family == CHIP_RV740)
  690. backend_map = 0x28;
  691. else
  692. backend_map = r700_get_tile_pipe_to_backend_map(rdev,
  693. rdev->config.rv770.max_tile_pipes,
  694. (R7XX_MAX_BACKENDS -
  695. r600_count_pipe_bits((cc_rb_backend_disable &
  696. R7XX_MAX_BACKENDS_MASK) >> 16)),
  697. (cc_rb_backend_disable >> 16));
  698. rdev->config.rv770.tile_config = gb_tiling_config;
  699. gb_tiling_config |= BACKEND_MAP(backend_map);
  700. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  701. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  702. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  703. rv770_program_channel_remap(rdev);
  704. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  705. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  706. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  707. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  708. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  709. WREG32(CGTS_TCC_DISABLE, 0);
  710. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  711. WREG32(CGTS_USER_TCC_DISABLE, 0);
  712. num_qd_pipes =
  713. R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  714. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  715. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  716. /* set HW defaults for 3D engine */
  717. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  718. ROQ_IB2_START(0x2b)));
  719. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  720. ta_aux_cntl = RREG32(TA_CNTL_AUX);
  721. WREG32(TA_CNTL_AUX, ta_aux_cntl | DISABLE_CUBE_ANISO);
  722. sx_debug_1 = RREG32(SX_DEBUG_1);
  723. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  724. WREG32(SX_DEBUG_1, sx_debug_1);
  725. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  726. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  727. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  728. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  729. if (rdev->family != CHIP_RV740)
  730. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  731. GS_FLUSH_CTL(4) |
  732. ACK_FLUSH_CTL(3) |
  733. SYNC_FLUSH_CTL));
  734. db_debug3 = RREG32(DB_DEBUG3);
  735. db_debug3 &= ~DB_CLK_OFF_DELAY(0x1f);
  736. switch (rdev->family) {
  737. case CHIP_RV770:
  738. case CHIP_RV740:
  739. db_debug3 |= DB_CLK_OFF_DELAY(0x1f);
  740. break;
  741. case CHIP_RV710:
  742. case CHIP_RV730:
  743. default:
  744. db_debug3 |= DB_CLK_OFF_DELAY(2);
  745. break;
  746. }
  747. WREG32(DB_DEBUG3, db_debug3);
  748. if (rdev->family != CHIP_RV770) {
  749. db_debug4 = RREG32(DB_DEBUG4);
  750. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  751. WREG32(DB_DEBUG4, db_debug4);
  752. }
  753. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  754. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  755. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  756. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  757. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  758. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  759. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  760. WREG32(VGT_NUM_INSTANCES, 1);
  761. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  762. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  763. WREG32(CP_PERFMON_CNTL, 0);
  764. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  765. DONE_FIFO_HIWATER(0xe0) |
  766. ALU_UPDATE_FIFO_HIWATER(0x8));
  767. switch (rdev->family) {
  768. case CHIP_RV770:
  769. case CHIP_RV730:
  770. case CHIP_RV710:
  771. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  772. break;
  773. case CHIP_RV740:
  774. default:
  775. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  776. break;
  777. }
  778. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  779. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  780. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  781. */
  782. sq_config = RREG32(SQ_CONFIG);
  783. sq_config &= ~(PS_PRIO(3) |
  784. VS_PRIO(3) |
  785. GS_PRIO(3) |
  786. ES_PRIO(3));
  787. sq_config |= (DX9_CONSTS |
  788. VC_ENABLE |
  789. EXPORT_SRC_C |
  790. PS_PRIO(0) |
  791. VS_PRIO(1) |
  792. GS_PRIO(2) |
  793. ES_PRIO(3));
  794. if (rdev->family == CHIP_RV710)
  795. /* no vertex cache */
  796. sq_config &= ~VC_ENABLE;
  797. WREG32(SQ_CONFIG, sq_config);
  798. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  799. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  800. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  801. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  802. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  803. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  804. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  805. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  806. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  807. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  808. else
  809. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  810. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  811. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  812. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  813. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  814. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  815. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  816. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  817. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  818. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  819. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  820. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  821. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  822. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  823. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  824. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  825. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  826. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  827. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  828. FORCE_EOV_MAX_REZ_CNT(255)));
  829. if (rdev->family == CHIP_RV710)
  830. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  831. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  832. else
  833. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  834. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  835. switch (rdev->family) {
  836. case CHIP_RV770:
  837. case CHIP_RV730:
  838. case CHIP_RV740:
  839. gs_prim_buffer_depth = 384;
  840. break;
  841. case CHIP_RV710:
  842. gs_prim_buffer_depth = 128;
  843. break;
  844. default:
  845. break;
  846. }
  847. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  848. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  849. /* Max value for this is 256 */
  850. if (vgt_gs_per_es > 256)
  851. vgt_gs_per_es = 256;
  852. WREG32(VGT_ES_PER_GS, 128);
  853. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  854. WREG32(VGT_GS_PER_VS, 2);
  855. /* more default values. 2D/3D driver should adjust as needed */
  856. WREG32(VGT_GS_VERTEX_REUSE, 16);
  857. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  858. WREG32(VGT_STRMOUT_EN, 0);
  859. WREG32(SX_MISC, 0);
  860. WREG32(PA_SC_MODE_CNTL, 0);
  861. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  862. WREG32(PA_SC_AA_CONFIG, 0);
  863. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  864. WREG32(PA_SC_LINE_STIPPLE, 0);
  865. WREG32(SPI_INPUT_Z, 0);
  866. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  867. WREG32(CB_COLOR7_FRAG, 0);
  868. /* clear render buffer base addresses */
  869. WREG32(CB_COLOR0_BASE, 0);
  870. WREG32(CB_COLOR1_BASE, 0);
  871. WREG32(CB_COLOR2_BASE, 0);
  872. WREG32(CB_COLOR3_BASE, 0);
  873. WREG32(CB_COLOR4_BASE, 0);
  874. WREG32(CB_COLOR5_BASE, 0);
  875. WREG32(CB_COLOR6_BASE, 0);
  876. WREG32(CB_COLOR7_BASE, 0);
  877. WREG32(TCP_CNTL, 0);
  878. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  879. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  880. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  881. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  882. NUM_CLIP_SEQ(3)));
  883. }
  884. static int rv770_vram_scratch_init(struct radeon_device *rdev)
  885. {
  886. int r;
  887. u64 gpu_addr;
  888. if (rdev->vram_scratch.robj == NULL) {
  889. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE,
  890. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  891. &rdev->vram_scratch.robj);
  892. if (r) {
  893. return r;
  894. }
  895. }
  896. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  897. if (unlikely(r != 0))
  898. return r;
  899. r = radeon_bo_pin(rdev->vram_scratch.robj,
  900. RADEON_GEM_DOMAIN_VRAM, &gpu_addr);
  901. if (r) {
  902. radeon_bo_unreserve(rdev->vram_scratch.robj);
  903. return r;
  904. }
  905. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  906. (void **)&rdev->vram_scratch.ptr);
  907. if (r)
  908. radeon_bo_unpin(rdev->vram_scratch.robj);
  909. radeon_bo_unreserve(rdev->vram_scratch.robj);
  910. return r;
  911. }
  912. static void rv770_vram_scratch_fini(struct radeon_device *rdev)
  913. {
  914. int r;
  915. if (rdev->vram_scratch.robj == NULL) {
  916. return;
  917. }
  918. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  919. if (likely(r == 0)) {
  920. radeon_bo_kunmap(rdev->vram_scratch.robj);
  921. radeon_bo_unpin(rdev->vram_scratch.robj);
  922. radeon_bo_unreserve(rdev->vram_scratch.robj);
  923. }
  924. radeon_bo_unref(&rdev->vram_scratch.robj);
  925. }
  926. void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  927. {
  928. u64 size_bf, size_af;
  929. if (mc->mc_vram_size > 0xE0000000) {
  930. /* leave room for at least 512M GTT */
  931. dev_warn(rdev->dev, "limiting VRAM\n");
  932. mc->real_vram_size = 0xE0000000;
  933. mc->mc_vram_size = 0xE0000000;
  934. }
  935. if (rdev->flags & RADEON_IS_AGP) {
  936. size_bf = mc->gtt_start;
  937. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  938. if (size_bf > size_af) {
  939. if (mc->mc_vram_size > size_bf) {
  940. dev_warn(rdev->dev, "limiting VRAM\n");
  941. mc->real_vram_size = size_bf;
  942. mc->mc_vram_size = size_bf;
  943. }
  944. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  945. } else {
  946. if (mc->mc_vram_size > size_af) {
  947. dev_warn(rdev->dev, "limiting VRAM\n");
  948. mc->real_vram_size = size_af;
  949. mc->mc_vram_size = size_af;
  950. }
  951. mc->vram_start = mc->gtt_end;
  952. }
  953. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  954. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  955. mc->mc_vram_size >> 20, mc->vram_start,
  956. mc->vram_end, mc->real_vram_size >> 20);
  957. } else {
  958. radeon_vram_location(rdev, &rdev->mc, 0);
  959. rdev->mc.gtt_base_align = 0;
  960. radeon_gtt_location(rdev, mc);
  961. }
  962. }
  963. int rv770_mc_init(struct radeon_device *rdev)
  964. {
  965. u32 tmp;
  966. int chansize, numchan;
  967. /* Get VRAM informations */
  968. rdev->mc.vram_is_ddr = true;
  969. tmp = RREG32(MC_ARB_RAMCFG);
  970. if (tmp & CHANSIZE_OVERRIDE) {
  971. chansize = 16;
  972. } else if (tmp & CHANSIZE_MASK) {
  973. chansize = 64;
  974. } else {
  975. chansize = 32;
  976. }
  977. tmp = RREG32(MC_SHARED_CHMAP);
  978. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  979. case 0:
  980. default:
  981. numchan = 1;
  982. break;
  983. case 1:
  984. numchan = 2;
  985. break;
  986. case 2:
  987. numchan = 4;
  988. break;
  989. case 3:
  990. numchan = 8;
  991. break;
  992. }
  993. rdev->mc.vram_width = numchan * chansize;
  994. /* Could aper size report 0 ? */
  995. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  996. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  997. /* Setup GPU memory space */
  998. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  999. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1000. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1001. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  1002. r700_vram_gtt_location(rdev, &rdev->mc);
  1003. radeon_update_bandwidth_info(rdev);
  1004. return 0;
  1005. }
  1006. static int rv770_startup(struct radeon_device *rdev)
  1007. {
  1008. int r;
  1009. /* enable pcie gen2 link */
  1010. rv770_pcie_gen2_enable(rdev);
  1011. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1012. r = r600_init_microcode(rdev);
  1013. if (r) {
  1014. DRM_ERROR("Failed to load firmware!\n");
  1015. return r;
  1016. }
  1017. }
  1018. rv770_mc_program(rdev);
  1019. if (rdev->flags & RADEON_IS_AGP) {
  1020. rv770_agp_enable(rdev);
  1021. } else {
  1022. r = rv770_pcie_gart_enable(rdev);
  1023. if (r)
  1024. return r;
  1025. }
  1026. r = rv770_vram_scratch_init(rdev);
  1027. if (r)
  1028. return r;
  1029. rv770_gpu_init(rdev);
  1030. r = r600_blit_init(rdev);
  1031. if (r) {
  1032. r600_blit_fini(rdev);
  1033. rdev->asic->copy = NULL;
  1034. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1035. }
  1036. /* allocate wb buffer */
  1037. r = radeon_wb_init(rdev);
  1038. if (r)
  1039. return r;
  1040. /* Enable IRQ */
  1041. r = r600_irq_init(rdev);
  1042. if (r) {
  1043. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1044. radeon_irq_kms_fini(rdev);
  1045. return r;
  1046. }
  1047. r600_irq_set(rdev);
  1048. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1049. if (r)
  1050. return r;
  1051. r = rv770_cp_load_microcode(rdev);
  1052. if (r)
  1053. return r;
  1054. r = r600_cp_resume(rdev);
  1055. if (r)
  1056. return r;
  1057. return 0;
  1058. }
  1059. int rv770_resume(struct radeon_device *rdev)
  1060. {
  1061. int r;
  1062. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1063. * posting will perform necessary task to bring back GPU into good
  1064. * shape.
  1065. */
  1066. /* post card */
  1067. atom_asic_init(rdev->mode_info.atom_context);
  1068. r = rv770_startup(rdev);
  1069. if (r) {
  1070. DRM_ERROR("r600 startup failed on resume\n");
  1071. return r;
  1072. }
  1073. r = r600_ib_test(rdev);
  1074. if (r) {
  1075. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1076. return r;
  1077. }
  1078. r = r600_audio_init(rdev);
  1079. if (r) {
  1080. dev_err(rdev->dev, "radeon: audio init failed\n");
  1081. return r;
  1082. }
  1083. return r;
  1084. }
  1085. int rv770_suspend(struct radeon_device *rdev)
  1086. {
  1087. int r;
  1088. r600_audio_fini(rdev);
  1089. /* FIXME: we should wait for ring to be empty */
  1090. r700_cp_stop(rdev);
  1091. rdev->cp.ready = false;
  1092. r600_irq_suspend(rdev);
  1093. radeon_wb_disable(rdev);
  1094. rv770_pcie_gart_disable(rdev);
  1095. /* unpin shaders bo */
  1096. if (rdev->r600_blit.shader_obj) {
  1097. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1098. if (likely(r == 0)) {
  1099. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  1100. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1101. }
  1102. }
  1103. return 0;
  1104. }
  1105. /* Plan is to move initialization in that function and use
  1106. * helper function so that radeon_device_init pretty much
  1107. * do nothing more than calling asic specific function. This
  1108. * should also allow to remove a bunch of callback function
  1109. * like vram_info.
  1110. */
  1111. int rv770_init(struct radeon_device *rdev)
  1112. {
  1113. int r;
  1114. r = radeon_dummy_page_init(rdev);
  1115. if (r)
  1116. return r;
  1117. /* This don't do much */
  1118. r = radeon_gem_init(rdev);
  1119. if (r)
  1120. return r;
  1121. /* Read BIOS */
  1122. if (!radeon_get_bios(rdev)) {
  1123. if (ASIC_IS_AVIVO(rdev))
  1124. return -EINVAL;
  1125. }
  1126. /* Must be an ATOMBIOS */
  1127. if (!rdev->is_atom_bios) {
  1128. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1129. return -EINVAL;
  1130. }
  1131. r = radeon_atombios_init(rdev);
  1132. if (r)
  1133. return r;
  1134. /* Post card if necessary */
  1135. if (!radeon_card_posted(rdev)) {
  1136. if (!rdev->bios) {
  1137. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1138. return -EINVAL;
  1139. }
  1140. DRM_INFO("GPU not posted. posting now...\n");
  1141. atom_asic_init(rdev->mode_info.atom_context);
  1142. }
  1143. /* Initialize scratch registers */
  1144. r600_scratch_init(rdev);
  1145. /* Initialize surface registers */
  1146. radeon_surface_init(rdev);
  1147. /* Initialize clocks */
  1148. radeon_get_clock_info(rdev->ddev);
  1149. /* Fence driver */
  1150. r = radeon_fence_driver_init(rdev);
  1151. if (r)
  1152. return r;
  1153. /* initialize AGP */
  1154. if (rdev->flags & RADEON_IS_AGP) {
  1155. r = radeon_agp_init(rdev);
  1156. if (r)
  1157. radeon_agp_disable(rdev);
  1158. }
  1159. r = rv770_mc_init(rdev);
  1160. if (r)
  1161. return r;
  1162. /* Memory manager */
  1163. r = radeon_bo_init(rdev);
  1164. if (r)
  1165. return r;
  1166. r = radeon_irq_kms_init(rdev);
  1167. if (r)
  1168. return r;
  1169. rdev->cp.ring_obj = NULL;
  1170. r600_ring_init(rdev, 1024 * 1024);
  1171. rdev->ih.ring_obj = NULL;
  1172. r600_ih_ring_init(rdev, 64 * 1024);
  1173. r = r600_pcie_gart_init(rdev);
  1174. if (r)
  1175. return r;
  1176. rdev->accel_working = true;
  1177. r = rv770_startup(rdev);
  1178. if (r) {
  1179. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1180. r700_cp_fini(rdev);
  1181. r600_irq_fini(rdev);
  1182. radeon_wb_fini(rdev);
  1183. radeon_irq_kms_fini(rdev);
  1184. rv770_pcie_gart_fini(rdev);
  1185. rdev->accel_working = false;
  1186. }
  1187. if (rdev->accel_working) {
  1188. r = radeon_ib_pool_init(rdev);
  1189. if (r) {
  1190. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1191. rdev->accel_working = false;
  1192. } else {
  1193. r = r600_ib_test(rdev);
  1194. if (r) {
  1195. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  1196. rdev->accel_working = false;
  1197. }
  1198. }
  1199. }
  1200. r = r600_audio_init(rdev);
  1201. if (r) {
  1202. dev_err(rdev->dev, "radeon: audio init failed\n");
  1203. return r;
  1204. }
  1205. return 0;
  1206. }
  1207. void rv770_fini(struct radeon_device *rdev)
  1208. {
  1209. r600_blit_fini(rdev);
  1210. r700_cp_fini(rdev);
  1211. r600_irq_fini(rdev);
  1212. radeon_wb_fini(rdev);
  1213. radeon_irq_kms_fini(rdev);
  1214. rv770_pcie_gart_fini(rdev);
  1215. rv770_vram_scratch_fini(rdev);
  1216. radeon_gem_fini(rdev);
  1217. radeon_fence_driver_fini(rdev);
  1218. radeon_agp_fini(rdev);
  1219. radeon_bo_fini(rdev);
  1220. radeon_atombios_fini(rdev);
  1221. kfree(rdev->bios);
  1222. rdev->bios = NULL;
  1223. radeon_dummy_page_fini(rdev);
  1224. }
  1225. static void rv770_pcie_gen2_enable(struct radeon_device *rdev)
  1226. {
  1227. u32 link_width_cntl, lanes, speed_cntl, tmp;
  1228. u16 link_cntl2;
  1229. if (radeon_pcie_gen2 == 0)
  1230. return;
  1231. if (rdev->flags & RADEON_IS_IGP)
  1232. return;
  1233. if (!(rdev->flags & RADEON_IS_PCIE))
  1234. return;
  1235. /* x2 cards have a special sequence */
  1236. if (ASIC_IS_X2(rdev))
  1237. return;
  1238. /* advertise upconfig capability */
  1239. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1240. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  1241. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1242. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1243. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  1244. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  1245. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  1246. LC_RECONFIG_ARC_MISSING_ESCAPE);
  1247. link_width_cntl |= lanes | LC_RECONFIG_NOW |
  1248. LC_RENEGOTIATE_EN | LC_UPCONFIGURE_SUPPORT;
  1249. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1250. } else {
  1251. link_width_cntl |= LC_UPCONFIGURE_DIS;
  1252. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1253. }
  1254. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1255. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  1256. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  1257. tmp = RREG32(0x541c);
  1258. WREG32(0x541c, tmp | 0x8);
  1259. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  1260. link_cntl2 = RREG16(0x4088);
  1261. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  1262. link_cntl2 |= 0x2;
  1263. WREG16(0x4088, link_cntl2);
  1264. WREG32(MM_CFGREGS_CNTL, 0);
  1265. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1266. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  1267. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1268. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1269. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  1270. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1271. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1272. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  1273. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1274. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1275. speed_cntl |= LC_GEN2_EN_STRAP;
  1276. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1277. } else {
  1278. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1279. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  1280. if (1)
  1281. link_width_cntl |= LC_UPCONFIGURE_DIS;
  1282. else
  1283. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  1284. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1285. }
  1286. }