r300.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm.h>
  32. #include <drm/drm_crtc_helper.h>
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_drm.h"
  37. #include "r100_track.h"
  38. #include "r300d.h"
  39. #include "rv350d.h"
  40. #include "r300_reg_safe.h"
  41. /* This files gather functions specifics to: r300,r350,rv350,rv370,rv380
  42. *
  43. * GPU Errata:
  44. * - HOST_PATH_CNTL: r300 family seems to dislike write to HOST_PATH_CNTL
  45. * using MMIO to flush host path read cache, this lead to HARDLOCKUP.
  46. * However, scheduling such write to the ring seems harmless, i suspect
  47. * the CP read collide with the flush somehow, or maybe the MC, hard to
  48. * tell. (Jerome Glisse)
  49. */
  50. /*
  51. * rv370,rv380 PCIE GART
  52. */
  53. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  54. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
  55. {
  56. uint32_t tmp;
  57. int i;
  58. /* Workaround HW bug do flush 2 times */
  59. for (i = 0; i < 2; i++) {
  60. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  61. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
  62. (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  63. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  64. }
  65. mb();
  66. }
  67. #define R300_PTE_WRITEABLE (1 << 2)
  68. #define R300_PTE_READABLE (1 << 3)
  69. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  70. {
  71. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  72. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  73. return -EINVAL;
  74. }
  75. addr = (lower_32_bits(addr) >> 8) |
  76. ((upper_32_bits(addr) & 0xff) << 24) |
  77. R300_PTE_WRITEABLE | R300_PTE_READABLE;
  78. /* on x86 we want this to be CPU endian, on powerpc
  79. * on powerpc without HW swappers, it'll get swapped on way
  80. * into VRAM - so no need for cpu_to_le32 on VRAM tables */
  81. writel(addr, ((void __iomem *)ptr) + (i * 4));
  82. return 0;
  83. }
  84. int rv370_pcie_gart_init(struct radeon_device *rdev)
  85. {
  86. int r;
  87. if (rdev->gart.table.vram.robj) {
  88. WARN(1, "RV370 PCIE GART already initialized\n");
  89. return 0;
  90. }
  91. /* Initialize common gart structure */
  92. r = radeon_gart_init(rdev);
  93. if (r)
  94. return r;
  95. r = rv370_debugfs_pcie_gart_info_init(rdev);
  96. if (r)
  97. DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
  98. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  99. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  100. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  101. return radeon_gart_table_vram_alloc(rdev);
  102. }
  103. int rv370_pcie_gart_enable(struct radeon_device *rdev)
  104. {
  105. uint32_t table_addr;
  106. uint32_t tmp;
  107. int r;
  108. if (rdev->gart.table.vram.robj == NULL) {
  109. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  110. return -EINVAL;
  111. }
  112. r = radeon_gart_table_vram_pin(rdev);
  113. if (r)
  114. return r;
  115. radeon_gart_restore(rdev);
  116. /* discard memory request outside of configured range */
  117. tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  118. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  119. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_start);
  120. tmp = rdev->mc.gtt_end & ~RADEON_GPU_PAGE_MASK;
  121. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
  122. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  123. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  124. table_addr = rdev->gart.table_addr;
  125. WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
  126. /* FIXME: setup default page */
  127. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_start);
  128. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
  129. /* Clear error */
  130. WREG32_PCIE(RADEON_PCIE_TX_GART_ERROR, 0);
  131. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  132. tmp |= RADEON_PCIE_TX_GART_EN;
  133. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  134. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  135. rv370_pcie_gart_tlb_flush(rdev);
  136. DRM_INFO("PCIE GART of %uM enabled (table at 0x%08X).\n",
  137. (unsigned)(rdev->mc.gtt_size >> 20), table_addr);
  138. rdev->gart.ready = true;
  139. return 0;
  140. }
  141. void rv370_pcie_gart_disable(struct radeon_device *rdev)
  142. {
  143. u32 tmp;
  144. int r;
  145. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, 0);
  146. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, 0);
  147. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  148. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  149. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  150. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  151. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
  152. if (rdev->gart.table.vram.robj) {
  153. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  154. if (likely(r == 0)) {
  155. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  156. radeon_bo_unpin(rdev->gart.table.vram.robj);
  157. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  158. }
  159. }
  160. }
  161. void rv370_pcie_gart_fini(struct radeon_device *rdev)
  162. {
  163. radeon_gart_fini(rdev);
  164. rv370_pcie_gart_disable(rdev);
  165. radeon_gart_table_vram_free(rdev);
  166. }
  167. void r300_fence_ring_emit(struct radeon_device *rdev,
  168. struct radeon_fence *fence)
  169. {
  170. /* Who ever call radeon_fence_emit should call ring_lock and ask
  171. * for enough space (today caller are ib schedule and buffer move) */
  172. /* Write SC register so SC & US assert idle */
  173. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_TL, 0));
  174. radeon_ring_write(rdev, 0);
  175. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_BR, 0));
  176. radeon_ring_write(rdev, 0);
  177. /* Flush 3D cache */
  178. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  179. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH);
  180. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  181. radeon_ring_write(rdev, R300_ZC_FLUSH);
  182. /* Wait until IDLE & CLEAN */
  183. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  184. radeon_ring_write(rdev, (RADEON_WAIT_3D_IDLECLEAN |
  185. RADEON_WAIT_2D_IDLECLEAN |
  186. RADEON_WAIT_DMA_GUI_IDLE));
  187. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  188. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl |
  189. RADEON_HDP_READ_BUFFER_INVALIDATE);
  190. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  191. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl);
  192. /* Emit fence sequence & fire IRQ */
  193. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  194. radeon_ring_write(rdev, fence->seq);
  195. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  196. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  197. }
  198. void r300_ring_start(struct radeon_device *rdev)
  199. {
  200. unsigned gb_tile_config;
  201. int r;
  202. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  203. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  204. switch(rdev->num_gb_pipes) {
  205. case 2:
  206. gb_tile_config |= R300_PIPE_COUNT_R300;
  207. break;
  208. case 3:
  209. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  210. break;
  211. case 4:
  212. gb_tile_config |= R300_PIPE_COUNT_R420;
  213. break;
  214. case 1:
  215. default:
  216. gb_tile_config |= R300_PIPE_COUNT_RV350;
  217. break;
  218. }
  219. r = radeon_ring_lock(rdev, 64);
  220. if (r) {
  221. return;
  222. }
  223. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  224. radeon_ring_write(rdev,
  225. RADEON_ISYNC_ANY2D_IDLE3D |
  226. RADEON_ISYNC_ANY3D_IDLE2D |
  227. RADEON_ISYNC_WAIT_IDLEGUI |
  228. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  229. radeon_ring_write(rdev, PACKET0(R300_GB_TILE_CONFIG, 0));
  230. radeon_ring_write(rdev, gb_tile_config);
  231. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  232. radeon_ring_write(rdev,
  233. RADEON_WAIT_2D_IDLECLEAN |
  234. RADEON_WAIT_3D_IDLECLEAN);
  235. radeon_ring_write(rdev, PACKET0(R300_DST_PIPE_CONFIG, 0));
  236. radeon_ring_write(rdev, R300_PIPE_AUTO_CONFIG);
  237. radeon_ring_write(rdev, PACKET0(R300_GB_SELECT, 0));
  238. radeon_ring_write(rdev, 0);
  239. radeon_ring_write(rdev, PACKET0(R300_GB_ENABLE, 0));
  240. radeon_ring_write(rdev, 0);
  241. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  242. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  243. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  244. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  245. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  246. radeon_ring_write(rdev,
  247. RADEON_WAIT_2D_IDLECLEAN |
  248. RADEON_WAIT_3D_IDLECLEAN);
  249. radeon_ring_write(rdev, PACKET0(R300_GB_AA_CONFIG, 0));
  250. radeon_ring_write(rdev, 0);
  251. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  252. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  253. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  254. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  255. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS0, 0));
  256. radeon_ring_write(rdev,
  257. ((6 << R300_MS_X0_SHIFT) |
  258. (6 << R300_MS_Y0_SHIFT) |
  259. (6 << R300_MS_X1_SHIFT) |
  260. (6 << R300_MS_Y1_SHIFT) |
  261. (6 << R300_MS_X2_SHIFT) |
  262. (6 << R300_MS_Y2_SHIFT) |
  263. (6 << R300_MSBD0_Y_SHIFT) |
  264. (6 << R300_MSBD0_X_SHIFT)));
  265. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS1, 0));
  266. radeon_ring_write(rdev,
  267. ((6 << R300_MS_X3_SHIFT) |
  268. (6 << R300_MS_Y3_SHIFT) |
  269. (6 << R300_MS_X4_SHIFT) |
  270. (6 << R300_MS_Y4_SHIFT) |
  271. (6 << R300_MS_X5_SHIFT) |
  272. (6 << R300_MS_Y5_SHIFT) |
  273. (6 << R300_MSBD1_SHIFT)));
  274. radeon_ring_write(rdev, PACKET0(R300_GA_ENHANCE, 0));
  275. radeon_ring_write(rdev, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
  276. radeon_ring_write(rdev, PACKET0(R300_GA_POLY_MODE, 0));
  277. radeon_ring_write(rdev,
  278. R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
  279. radeon_ring_write(rdev, PACKET0(R300_GA_ROUND_MODE, 0));
  280. radeon_ring_write(rdev,
  281. R300_GEOMETRY_ROUND_NEAREST |
  282. R300_COLOR_ROUND_NEAREST);
  283. radeon_ring_unlock_commit(rdev);
  284. }
  285. void r300_errata(struct radeon_device *rdev)
  286. {
  287. rdev->pll_errata = 0;
  288. if (rdev->family == CHIP_R300 &&
  289. (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
  290. rdev->pll_errata |= CHIP_ERRATA_R300_CG;
  291. }
  292. }
  293. int r300_mc_wait_for_idle(struct radeon_device *rdev)
  294. {
  295. unsigned i;
  296. uint32_t tmp;
  297. for (i = 0; i < rdev->usec_timeout; i++) {
  298. /* read MC_STATUS */
  299. tmp = RREG32(RADEON_MC_STATUS);
  300. if (tmp & R300_MC_IDLE) {
  301. return 0;
  302. }
  303. DRM_UDELAY(1);
  304. }
  305. return -1;
  306. }
  307. void r300_gpu_init(struct radeon_device *rdev)
  308. {
  309. uint32_t gb_tile_config, tmp;
  310. if ((rdev->family == CHIP_R300 && rdev->pdev->device != 0x4144) ||
  311. (rdev->family == CHIP_R350 && rdev->pdev->device != 0x4148)) {
  312. /* r300,r350 */
  313. rdev->num_gb_pipes = 2;
  314. } else {
  315. /* rv350,rv370,rv380,r300 AD, r350 AH */
  316. rdev->num_gb_pipes = 1;
  317. }
  318. rdev->num_z_pipes = 1;
  319. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  320. switch (rdev->num_gb_pipes) {
  321. case 2:
  322. gb_tile_config |= R300_PIPE_COUNT_R300;
  323. break;
  324. case 3:
  325. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  326. break;
  327. case 4:
  328. gb_tile_config |= R300_PIPE_COUNT_R420;
  329. break;
  330. default:
  331. case 1:
  332. gb_tile_config |= R300_PIPE_COUNT_RV350;
  333. break;
  334. }
  335. WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
  336. if (r100_gui_wait_for_idle(rdev)) {
  337. printk(KERN_WARNING "Failed to wait GUI idle while "
  338. "programming pipes. Bad things might happen.\n");
  339. }
  340. tmp = RREG32(R300_DST_PIPE_CONFIG);
  341. WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
  342. WREG32(R300_RB2D_DSTCACHE_MODE,
  343. R300_DC_AUTOFLUSH_ENABLE |
  344. R300_DC_DC_DISABLE_IGNORE_PE);
  345. if (r100_gui_wait_for_idle(rdev)) {
  346. printk(KERN_WARNING "Failed to wait GUI idle while "
  347. "programming pipes. Bad things might happen.\n");
  348. }
  349. if (r300_mc_wait_for_idle(rdev)) {
  350. printk(KERN_WARNING "Failed to wait MC idle while "
  351. "programming pipes. Bad things might happen.\n");
  352. }
  353. DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized.\n",
  354. rdev->num_gb_pipes, rdev->num_z_pipes);
  355. }
  356. bool r300_gpu_is_lockup(struct radeon_device *rdev)
  357. {
  358. u32 rbbm_status;
  359. int r;
  360. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  361. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  362. r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
  363. return false;
  364. }
  365. /* force CP activities */
  366. r = radeon_ring_lock(rdev, 2);
  367. if (!r) {
  368. /* PACKET2 NOP */
  369. radeon_ring_write(rdev, 0x80000000);
  370. radeon_ring_write(rdev, 0x80000000);
  371. radeon_ring_unlock_commit(rdev);
  372. }
  373. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  374. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
  375. }
  376. int r300_asic_reset(struct radeon_device *rdev)
  377. {
  378. struct r100_mc_save save;
  379. u32 status, tmp;
  380. int ret = 0;
  381. status = RREG32(R_000E40_RBBM_STATUS);
  382. if (!G_000E40_GUI_ACTIVE(status)) {
  383. return 0;
  384. }
  385. r100_mc_stop(rdev, &save);
  386. status = RREG32(R_000E40_RBBM_STATUS);
  387. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  388. /* stop CP */
  389. WREG32(RADEON_CP_CSQ_CNTL, 0);
  390. tmp = RREG32(RADEON_CP_RB_CNTL);
  391. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  392. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  393. WREG32(RADEON_CP_RB_WPTR, 0);
  394. WREG32(RADEON_CP_RB_CNTL, tmp);
  395. /* save PCI state */
  396. pci_save_state(rdev->pdev);
  397. /* disable bus mastering */
  398. r100_bm_disable(rdev);
  399. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  400. S_0000F0_SOFT_RESET_GA(1));
  401. RREG32(R_0000F0_RBBM_SOFT_RESET);
  402. mdelay(500);
  403. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  404. mdelay(1);
  405. status = RREG32(R_000E40_RBBM_STATUS);
  406. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  407. /* resetting the CP seems to be problematic sometimes it end up
  408. * hard locking the computer, but it's necessary for successfull
  409. * reset more test & playing is needed on R3XX/R4XX to find a
  410. * reliable (if any solution)
  411. */
  412. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  413. RREG32(R_0000F0_RBBM_SOFT_RESET);
  414. mdelay(500);
  415. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  416. mdelay(1);
  417. status = RREG32(R_000E40_RBBM_STATUS);
  418. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  419. /* restore PCI & busmastering */
  420. pci_restore_state(rdev->pdev);
  421. r100_enable_bm(rdev);
  422. /* Check if GPU is idle */
  423. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  424. dev_err(rdev->dev, "failed to reset GPU\n");
  425. rdev->gpu_lockup = true;
  426. ret = -1;
  427. } else
  428. dev_info(rdev->dev, "GPU reset succeed\n");
  429. r100_mc_resume(rdev, &save);
  430. return ret;
  431. }
  432. /*
  433. * r300,r350,rv350,rv380 VRAM info
  434. */
  435. void r300_mc_init(struct radeon_device *rdev)
  436. {
  437. u64 base;
  438. u32 tmp;
  439. /* DDR for all card after R300 & IGP */
  440. rdev->mc.vram_is_ddr = true;
  441. tmp = RREG32(RADEON_MEM_CNTL);
  442. tmp &= R300_MEM_NUM_CHANNELS_MASK;
  443. switch (tmp) {
  444. case 0: rdev->mc.vram_width = 64; break;
  445. case 1: rdev->mc.vram_width = 128; break;
  446. case 2: rdev->mc.vram_width = 256; break;
  447. default: rdev->mc.vram_width = 128; break;
  448. }
  449. r100_vram_init_sizes(rdev);
  450. base = rdev->mc.aper_base;
  451. if (rdev->flags & RADEON_IS_IGP)
  452. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  453. radeon_vram_location(rdev, &rdev->mc, base);
  454. rdev->mc.gtt_base_align = 0;
  455. if (!(rdev->flags & RADEON_IS_AGP))
  456. radeon_gtt_location(rdev, &rdev->mc);
  457. radeon_update_bandwidth_info(rdev);
  458. }
  459. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  460. {
  461. uint32_t link_width_cntl, mask;
  462. if (rdev->flags & RADEON_IS_IGP)
  463. return;
  464. if (!(rdev->flags & RADEON_IS_PCIE))
  465. return;
  466. /* FIXME wait for idle */
  467. switch (lanes) {
  468. case 0:
  469. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  470. break;
  471. case 1:
  472. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  473. break;
  474. case 2:
  475. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  476. break;
  477. case 4:
  478. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  479. break;
  480. case 8:
  481. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  482. break;
  483. case 12:
  484. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  485. break;
  486. case 16:
  487. default:
  488. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  489. break;
  490. }
  491. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  492. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  493. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  494. return;
  495. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  496. RADEON_PCIE_LC_RECONFIG_NOW |
  497. RADEON_PCIE_LC_RECONFIG_LATER |
  498. RADEON_PCIE_LC_SHORT_RECONFIG_EN);
  499. link_width_cntl |= mask;
  500. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  501. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  502. RADEON_PCIE_LC_RECONFIG_NOW));
  503. /* wait for lane set to complete */
  504. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  505. while (link_width_cntl == 0xffffffff)
  506. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  507. }
  508. int rv370_get_pcie_lanes(struct radeon_device *rdev)
  509. {
  510. u32 link_width_cntl;
  511. if (rdev->flags & RADEON_IS_IGP)
  512. return 0;
  513. if (!(rdev->flags & RADEON_IS_PCIE))
  514. return 0;
  515. /* FIXME wait for idle */
  516. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  517. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  518. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  519. return 0;
  520. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  521. return 1;
  522. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  523. return 2;
  524. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  525. return 4;
  526. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  527. return 8;
  528. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  529. default:
  530. return 16;
  531. }
  532. }
  533. #if defined(CONFIG_DEBUG_FS)
  534. static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
  535. {
  536. struct drm_info_node *node = (struct drm_info_node *) m->private;
  537. struct drm_device *dev = node->minor->dev;
  538. struct radeon_device *rdev = dev->dev_private;
  539. uint32_t tmp;
  540. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  541. seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
  542. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
  543. seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
  544. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
  545. seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
  546. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
  547. seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
  548. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
  549. seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
  550. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
  551. seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
  552. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
  553. seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
  554. return 0;
  555. }
  556. static struct drm_info_list rv370_pcie_gart_info_list[] = {
  557. {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
  558. };
  559. #endif
  560. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  561. {
  562. #if defined(CONFIG_DEBUG_FS)
  563. return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
  564. #else
  565. return 0;
  566. #endif
  567. }
  568. static int r300_packet0_check(struct radeon_cs_parser *p,
  569. struct radeon_cs_packet *pkt,
  570. unsigned idx, unsigned reg)
  571. {
  572. struct radeon_cs_reloc *reloc;
  573. struct r100_cs_track *track;
  574. volatile uint32_t *ib;
  575. uint32_t tmp, tile_flags = 0;
  576. unsigned i;
  577. int r;
  578. u32 idx_value;
  579. ib = p->ib->ptr;
  580. track = (struct r100_cs_track *)p->track;
  581. idx_value = radeon_get_ib_value(p, idx);
  582. switch(reg) {
  583. case AVIVO_D1MODE_VLINE_START_END:
  584. case RADEON_CRTC_GUI_TRIG_VLINE:
  585. r = r100_cs_packet_parse_vline(p);
  586. if (r) {
  587. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  588. idx, reg);
  589. r100_cs_dump_packet(p, pkt);
  590. return r;
  591. }
  592. break;
  593. case RADEON_DST_PITCH_OFFSET:
  594. case RADEON_SRC_PITCH_OFFSET:
  595. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  596. if (r)
  597. return r;
  598. break;
  599. case R300_RB3D_COLOROFFSET0:
  600. case R300_RB3D_COLOROFFSET1:
  601. case R300_RB3D_COLOROFFSET2:
  602. case R300_RB3D_COLOROFFSET3:
  603. i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
  604. r = r100_cs_packet_next_reloc(p, &reloc);
  605. if (r) {
  606. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  607. idx, reg);
  608. r100_cs_dump_packet(p, pkt);
  609. return r;
  610. }
  611. track->cb[i].robj = reloc->robj;
  612. track->cb[i].offset = idx_value;
  613. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  614. break;
  615. case R300_ZB_DEPTHOFFSET:
  616. r = r100_cs_packet_next_reloc(p, &reloc);
  617. if (r) {
  618. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  619. idx, reg);
  620. r100_cs_dump_packet(p, pkt);
  621. return r;
  622. }
  623. track->zb.robj = reloc->robj;
  624. track->zb.offset = idx_value;
  625. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  626. break;
  627. case R300_TX_OFFSET_0:
  628. case R300_TX_OFFSET_0+4:
  629. case R300_TX_OFFSET_0+8:
  630. case R300_TX_OFFSET_0+12:
  631. case R300_TX_OFFSET_0+16:
  632. case R300_TX_OFFSET_0+20:
  633. case R300_TX_OFFSET_0+24:
  634. case R300_TX_OFFSET_0+28:
  635. case R300_TX_OFFSET_0+32:
  636. case R300_TX_OFFSET_0+36:
  637. case R300_TX_OFFSET_0+40:
  638. case R300_TX_OFFSET_0+44:
  639. case R300_TX_OFFSET_0+48:
  640. case R300_TX_OFFSET_0+52:
  641. case R300_TX_OFFSET_0+56:
  642. case R300_TX_OFFSET_0+60:
  643. i = (reg - R300_TX_OFFSET_0) >> 2;
  644. r = r100_cs_packet_next_reloc(p, &reloc);
  645. if (r) {
  646. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  647. idx, reg);
  648. r100_cs_dump_packet(p, pkt);
  649. return r;
  650. }
  651. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  652. tile_flags |= R300_TXO_MACRO_TILE;
  653. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  654. tile_flags |= R300_TXO_MICRO_TILE;
  655. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  656. tile_flags |= R300_TXO_MICRO_TILE_SQUARE;
  657. tmp = idx_value + ((u32)reloc->lobj.gpu_offset);
  658. tmp |= tile_flags;
  659. ib[idx] = tmp;
  660. track->textures[i].robj = reloc->robj;
  661. break;
  662. /* Tracked registers */
  663. case 0x2084:
  664. /* VAP_VF_CNTL */
  665. track->vap_vf_cntl = idx_value;
  666. break;
  667. case 0x20B4:
  668. /* VAP_VTX_SIZE */
  669. track->vtx_size = idx_value & 0x7F;
  670. break;
  671. case 0x2134:
  672. /* VAP_VF_MAX_VTX_INDX */
  673. track->max_indx = idx_value & 0x00FFFFFFUL;
  674. break;
  675. case 0x2088:
  676. /* VAP_ALT_NUM_VERTICES - only valid on r500 */
  677. if (p->rdev->family < CHIP_RV515)
  678. goto fail;
  679. track->vap_alt_nverts = idx_value & 0xFFFFFF;
  680. break;
  681. case 0x43E4:
  682. /* SC_SCISSOR1 */
  683. track->maxy = ((idx_value >> 13) & 0x1FFF) + 1;
  684. if (p->rdev->family < CHIP_RV515) {
  685. track->maxy -= 1440;
  686. }
  687. break;
  688. case 0x4E00:
  689. /* RB3D_CCTL */
  690. if ((idx_value & (1 << 10)) && /* CMASK_ENABLE */
  691. p->rdev->cmask_filp != p->filp) {
  692. DRM_ERROR("Invalid RB3D_CCTL: Cannot enable CMASK.\n");
  693. return -EINVAL;
  694. }
  695. track->num_cb = ((idx_value >> 5) & 0x3) + 1;
  696. break;
  697. case 0x4E38:
  698. case 0x4E3C:
  699. case 0x4E40:
  700. case 0x4E44:
  701. /* RB3D_COLORPITCH0 */
  702. /* RB3D_COLORPITCH1 */
  703. /* RB3D_COLORPITCH2 */
  704. /* RB3D_COLORPITCH3 */
  705. r = r100_cs_packet_next_reloc(p, &reloc);
  706. if (r) {
  707. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  708. idx, reg);
  709. r100_cs_dump_packet(p, pkt);
  710. return r;
  711. }
  712. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  713. tile_flags |= R300_COLOR_TILE_ENABLE;
  714. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  715. tile_flags |= R300_COLOR_MICROTILE_ENABLE;
  716. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  717. tile_flags |= R300_COLOR_MICROTILE_SQUARE_ENABLE;
  718. tmp = idx_value & ~(0x7 << 16);
  719. tmp |= tile_flags;
  720. ib[idx] = tmp;
  721. i = (reg - 0x4E38) >> 2;
  722. track->cb[i].pitch = idx_value & 0x3FFE;
  723. switch (((idx_value >> 21) & 0xF)) {
  724. case 9:
  725. case 11:
  726. case 12:
  727. track->cb[i].cpp = 1;
  728. break;
  729. case 3:
  730. case 4:
  731. case 13:
  732. case 15:
  733. track->cb[i].cpp = 2;
  734. break;
  735. case 5:
  736. if (p->rdev->family < CHIP_RV515) {
  737. DRM_ERROR("Invalid color buffer format (%d)!\n",
  738. ((idx_value >> 21) & 0xF));
  739. return -EINVAL;
  740. }
  741. /* Pass through. */
  742. case 6:
  743. track->cb[i].cpp = 4;
  744. break;
  745. case 10:
  746. track->cb[i].cpp = 8;
  747. break;
  748. case 7:
  749. track->cb[i].cpp = 16;
  750. break;
  751. default:
  752. DRM_ERROR("Invalid color buffer format (%d) !\n",
  753. ((idx_value >> 21) & 0xF));
  754. return -EINVAL;
  755. }
  756. break;
  757. case 0x4F00:
  758. /* ZB_CNTL */
  759. if (idx_value & 2) {
  760. track->z_enabled = true;
  761. } else {
  762. track->z_enabled = false;
  763. }
  764. break;
  765. case 0x4F10:
  766. /* ZB_FORMAT */
  767. switch ((idx_value & 0xF)) {
  768. case 0:
  769. case 1:
  770. track->zb.cpp = 2;
  771. break;
  772. case 2:
  773. track->zb.cpp = 4;
  774. break;
  775. default:
  776. DRM_ERROR("Invalid z buffer format (%d) !\n",
  777. (idx_value & 0xF));
  778. return -EINVAL;
  779. }
  780. break;
  781. case 0x4F24:
  782. /* ZB_DEPTHPITCH */
  783. r = r100_cs_packet_next_reloc(p, &reloc);
  784. if (r) {
  785. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  786. idx, reg);
  787. r100_cs_dump_packet(p, pkt);
  788. return r;
  789. }
  790. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  791. tile_flags |= R300_DEPTHMACROTILE_ENABLE;
  792. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  793. tile_flags |= R300_DEPTHMICROTILE_TILED;
  794. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  795. tile_flags |= R300_DEPTHMICROTILE_TILED_SQUARE;
  796. tmp = idx_value & ~(0x7 << 16);
  797. tmp |= tile_flags;
  798. ib[idx] = tmp;
  799. track->zb.pitch = idx_value & 0x3FFC;
  800. break;
  801. case 0x4104:
  802. for (i = 0; i < 16; i++) {
  803. bool enabled;
  804. enabled = !!(idx_value & (1 << i));
  805. track->textures[i].enabled = enabled;
  806. }
  807. break;
  808. case 0x44C0:
  809. case 0x44C4:
  810. case 0x44C8:
  811. case 0x44CC:
  812. case 0x44D0:
  813. case 0x44D4:
  814. case 0x44D8:
  815. case 0x44DC:
  816. case 0x44E0:
  817. case 0x44E4:
  818. case 0x44E8:
  819. case 0x44EC:
  820. case 0x44F0:
  821. case 0x44F4:
  822. case 0x44F8:
  823. case 0x44FC:
  824. /* TX_FORMAT1_[0-15] */
  825. i = (reg - 0x44C0) >> 2;
  826. tmp = (idx_value >> 25) & 0x3;
  827. track->textures[i].tex_coord_type = tmp;
  828. switch ((idx_value & 0x1F)) {
  829. case R300_TX_FORMAT_X8:
  830. case R300_TX_FORMAT_Y4X4:
  831. case R300_TX_FORMAT_Z3Y3X2:
  832. track->textures[i].cpp = 1;
  833. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  834. break;
  835. case R300_TX_FORMAT_X16:
  836. case R300_TX_FORMAT_Y8X8:
  837. case R300_TX_FORMAT_Z5Y6X5:
  838. case R300_TX_FORMAT_Z6Y5X5:
  839. case R300_TX_FORMAT_W4Z4Y4X4:
  840. case R300_TX_FORMAT_W1Z5Y5X5:
  841. case R300_TX_FORMAT_D3DMFT_CxV8U8:
  842. case R300_TX_FORMAT_B8G8_B8G8:
  843. case R300_TX_FORMAT_G8R8_G8B8:
  844. track->textures[i].cpp = 2;
  845. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  846. break;
  847. case R300_TX_FORMAT_Y16X16:
  848. case R300_TX_FORMAT_Z11Y11X10:
  849. case R300_TX_FORMAT_Z10Y11X11:
  850. case R300_TX_FORMAT_W8Z8Y8X8:
  851. case R300_TX_FORMAT_W2Z10Y10X10:
  852. case 0x17:
  853. case R300_TX_FORMAT_FL_I32:
  854. case 0x1e:
  855. track->textures[i].cpp = 4;
  856. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  857. break;
  858. case R300_TX_FORMAT_W16Z16Y16X16:
  859. case R300_TX_FORMAT_FL_R16G16B16A16:
  860. case R300_TX_FORMAT_FL_I32A32:
  861. track->textures[i].cpp = 8;
  862. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  863. break;
  864. case R300_TX_FORMAT_FL_R32G32B32A32:
  865. track->textures[i].cpp = 16;
  866. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  867. break;
  868. case R300_TX_FORMAT_DXT1:
  869. track->textures[i].cpp = 1;
  870. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  871. break;
  872. case R300_TX_FORMAT_ATI2N:
  873. if (p->rdev->family < CHIP_R420) {
  874. DRM_ERROR("Invalid texture format %u\n",
  875. (idx_value & 0x1F));
  876. return -EINVAL;
  877. }
  878. /* The same rules apply as for DXT3/5. */
  879. /* Pass through. */
  880. case R300_TX_FORMAT_DXT3:
  881. case R300_TX_FORMAT_DXT5:
  882. track->textures[i].cpp = 1;
  883. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  884. break;
  885. default:
  886. DRM_ERROR("Invalid texture format %u\n",
  887. (idx_value & 0x1F));
  888. return -EINVAL;
  889. break;
  890. }
  891. break;
  892. case 0x4400:
  893. case 0x4404:
  894. case 0x4408:
  895. case 0x440C:
  896. case 0x4410:
  897. case 0x4414:
  898. case 0x4418:
  899. case 0x441C:
  900. case 0x4420:
  901. case 0x4424:
  902. case 0x4428:
  903. case 0x442C:
  904. case 0x4430:
  905. case 0x4434:
  906. case 0x4438:
  907. case 0x443C:
  908. /* TX_FILTER0_[0-15] */
  909. i = (reg - 0x4400) >> 2;
  910. tmp = idx_value & 0x7;
  911. if (tmp == 2 || tmp == 4 || tmp == 6) {
  912. track->textures[i].roundup_w = false;
  913. }
  914. tmp = (idx_value >> 3) & 0x7;
  915. if (tmp == 2 || tmp == 4 || tmp == 6) {
  916. track->textures[i].roundup_h = false;
  917. }
  918. break;
  919. case 0x4500:
  920. case 0x4504:
  921. case 0x4508:
  922. case 0x450C:
  923. case 0x4510:
  924. case 0x4514:
  925. case 0x4518:
  926. case 0x451C:
  927. case 0x4520:
  928. case 0x4524:
  929. case 0x4528:
  930. case 0x452C:
  931. case 0x4530:
  932. case 0x4534:
  933. case 0x4538:
  934. case 0x453C:
  935. /* TX_FORMAT2_[0-15] */
  936. i = (reg - 0x4500) >> 2;
  937. tmp = idx_value & 0x3FFF;
  938. track->textures[i].pitch = tmp + 1;
  939. if (p->rdev->family >= CHIP_RV515) {
  940. tmp = ((idx_value >> 15) & 1) << 11;
  941. track->textures[i].width_11 = tmp;
  942. tmp = ((idx_value >> 16) & 1) << 11;
  943. track->textures[i].height_11 = tmp;
  944. /* ATI1N */
  945. if (idx_value & (1 << 14)) {
  946. /* The same rules apply as for DXT1. */
  947. track->textures[i].compress_format =
  948. R100_TRACK_COMP_DXT1;
  949. }
  950. } else if (idx_value & (1 << 14)) {
  951. DRM_ERROR("Forbidden bit TXFORMAT_MSB\n");
  952. return -EINVAL;
  953. }
  954. break;
  955. case 0x4480:
  956. case 0x4484:
  957. case 0x4488:
  958. case 0x448C:
  959. case 0x4490:
  960. case 0x4494:
  961. case 0x4498:
  962. case 0x449C:
  963. case 0x44A0:
  964. case 0x44A4:
  965. case 0x44A8:
  966. case 0x44AC:
  967. case 0x44B0:
  968. case 0x44B4:
  969. case 0x44B8:
  970. case 0x44BC:
  971. /* TX_FORMAT0_[0-15] */
  972. i = (reg - 0x4480) >> 2;
  973. tmp = idx_value & 0x7FF;
  974. track->textures[i].width = tmp + 1;
  975. tmp = (idx_value >> 11) & 0x7FF;
  976. track->textures[i].height = tmp + 1;
  977. tmp = (idx_value >> 26) & 0xF;
  978. track->textures[i].num_levels = tmp;
  979. tmp = idx_value & (1 << 31);
  980. track->textures[i].use_pitch = !!tmp;
  981. tmp = (idx_value >> 22) & 0xF;
  982. track->textures[i].txdepth = tmp;
  983. break;
  984. case R300_ZB_ZPASS_ADDR:
  985. r = r100_cs_packet_next_reloc(p, &reloc);
  986. if (r) {
  987. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  988. idx, reg);
  989. r100_cs_dump_packet(p, pkt);
  990. return r;
  991. }
  992. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  993. break;
  994. case 0x4e0c:
  995. /* RB3D_COLOR_CHANNEL_MASK */
  996. track->color_channel_mask = idx_value;
  997. break;
  998. case 0x43a4:
  999. /* SC_HYPERZ_EN */
  1000. /* r300c emits this register - we need to disable hyperz for it
  1001. * without complaining */
  1002. if (p->rdev->hyperz_filp != p->filp) {
  1003. if (idx_value & 0x1)
  1004. ib[idx] = idx_value & ~1;
  1005. }
  1006. break;
  1007. case 0x4f1c:
  1008. /* ZB_BW_CNTL */
  1009. track->zb_cb_clear = !!(idx_value & (1 << 5));
  1010. if (p->rdev->hyperz_filp != p->filp) {
  1011. if (idx_value & (R300_HIZ_ENABLE |
  1012. R300_RD_COMP_ENABLE |
  1013. R300_WR_COMP_ENABLE |
  1014. R300_FAST_FILL_ENABLE))
  1015. goto fail;
  1016. }
  1017. break;
  1018. case 0x4e04:
  1019. /* RB3D_BLENDCNTL */
  1020. track->blend_read_enable = !!(idx_value & (1 << 2));
  1021. break;
  1022. case 0x4f28: /* ZB_DEPTHCLEARVALUE */
  1023. break;
  1024. case 0x4f30: /* ZB_MASK_OFFSET */
  1025. case 0x4f34: /* ZB_ZMASK_PITCH */
  1026. case 0x4f44: /* ZB_HIZ_OFFSET */
  1027. case 0x4f54: /* ZB_HIZ_PITCH */
  1028. if (idx_value && (p->rdev->hyperz_filp != p->filp))
  1029. goto fail;
  1030. break;
  1031. case 0x4028:
  1032. if (idx_value && (p->rdev->hyperz_filp != p->filp))
  1033. goto fail;
  1034. /* GB_Z_PEQ_CONFIG */
  1035. if (p->rdev->family >= CHIP_RV350)
  1036. break;
  1037. goto fail;
  1038. break;
  1039. case 0x4be8:
  1040. /* valid register only on RV530 */
  1041. if (p->rdev->family == CHIP_RV530)
  1042. break;
  1043. /* fallthrough do not move */
  1044. default:
  1045. goto fail;
  1046. }
  1047. return 0;
  1048. fail:
  1049. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d (val=%08x)\n",
  1050. reg, idx, idx_value);
  1051. return -EINVAL;
  1052. }
  1053. static int r300_packet3_check(struct radeon_cs_parser *p,
  1054. struct radeon_cs_packet *pkt)
  1055. {
  1056. struct radeon_cs_reloc *reloc;
  1057. struct r100_cs_track *track;
  1058. volatile uint32_t *ib;
  1059. unsigned idx;
  1060. int r;
  1061. ib = p->ib->ptr;
  1062. idx = pkt->idx + 1;
  1063. track = (struct r100_cs_track *)p->track;
  1064. switch(pkt->opcode) {
  1065. case PACKET3_3D_LOAD_VBPNTR:
  1066. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1067. if (r)
  1068. return r;
  1069. break;
  1070. case PACKET3_INDX_BUFFER:
  1071. r = r100_cs_packet_next_reloc(p, &reloc);
  1072. if (r) {
  1073. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1074. r100_cs_dump_packet(p, pkt);
  1075. return r;
  1076. }
  1077. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1078. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1079. if (r) {
  1080. return r;
  1081. }
  1082. break;
  1083. /* Draw packet */
  1084. case PACKET3_3D_DRAW_IMMD:
  1085. /* Number of dwords is vtx_size * (num_vertices - 1)
  1086. * PRIM_WALK must be equal to 3 vertex data in embedded
  1087. * in cmd stream */
  1088. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1089. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1090. return -EINVAL;
  1091. }
  1092. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1093. track->immd_dwords = pkt->count - 1;
  1094. r = r100_cs_track_check(p->rdev, track);
  1095. if (r) {
  1096. return r;
  1097. }
  1098. break;
  1099. case PACKET3_3D_DRAW_IMMD_2:
  1100. /* Number of dwords is vtx_size * (num_vertices - 1)
  1101. * PRIM_WALK must be equal to 3 vertex data in embedded
  1102. * in cmd stream */
  1103. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1104. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1105. return -EINVAL;
  1106. }
  1107. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1108. track->immd_dwords = pkt->count;
  1109. r = r100_cs_track_check(p->rdev, track);
  1110. if (r) {
  1111. return r;
  1112. }
  1113. break;
  1114. case PACKET3_3D_DRAW_VBUF:
  1115. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1116. r = r100_cs_track_check(p->rdev, track);
  1117. if (r) {
  1118. return r;
  1119. }
  1120. break;
  1121. case PACKET3_3D_DRAW_VBUF_2:
  1122. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1123. r = r100_cs_track_check(p->rdev, track);
  1124. if (r) {
  1125. return r;
  1126. }
  1127. break;
  1128. case PACKET3_3D_DRAW_INDX:
  1129. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1130. r = r100_cs_track_check(p->rdev, track);
  1131. if (r) {
  1132. return r;
  1133. }
  1134. break;
  1135. case PACKET3_3D_DRAW_INDX_2:
  1136. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1137. r = r100_cs_track_check(p->rdev, track);
  1138. if (r) {
  1139. return r;
  1140. }
  1141. break;
  1142. case PACKET3_3D_CLEAR_HIZ:
  1143. case PACKET3_3D_CLEAR_ZMASK:
  1144. if (p->rdev->hyperz_filp != p->filp)
  1145. return -EINVAL;
  1146. break;
  1147. case PACKET3_3D_CLEAR_CMASK:
  1148. if (p->rdev->cmask_filp != p->filp)
  1149. return -EINVAL;
  1150. break;
  1151. case PACKET3_NOP:
  1152. break;
  1153. default:
  1154. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1155. return -EINVAL;
  1156. }
  1157. return 0;
  1158. }
  1159. int r300_cs_parse(struct radeon_cs_parser *p)
  1160. {
  1161. struct radeon_cs_packet pkt;
  1162. struct r100_cs_track *track;
  1163. int r;
  1164. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1165. if (track == NULL)
  1166. return -ENOMEM;
  1167. r100_cs_track_clear(p->rdev, track);
  1168. p->track = track;
  1169. do {
  1170. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1171. if (r) {
  1172. return r;
  1173. }
  1174. p->idx += pkt.count + 2;
  1175. switch (pkt.type) {
  1176. case PACKET_TYPE0:
  1177. r = r100_cs_parse_packet0(p, &pkt,
  1178. p->rdev->config.r300.reg_safe_bm,
  1179. p->rdev->config.r300.reg_safe_bm_size,
  1180. &r300_packet0_check);
  1181. break;
  1182. case PACKET_TYPE2:
  1183. break;
  1184. case PACKET_TYPE3:
  1185. r = r300_packet3_check(p, &pkt);
  1186. break;
  1187. default:
  1188. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1189. return -EINVAL;
  1190. }
  1191. if (r) {
  1192. return r;
  1193. }
  1194. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1195. return 0;
  1196. }
  1197. void r300_set_reg_safe(struct radeon_device *rdev)
  1198. {
  1199. rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
  1200. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
  1201. }
  1202. void r300_mc_program(struct radeon_device *rdev)
  1203. {
  1204. struct r100_mc_save save;
  1205. int r;
  1206. r = r100_debugfs_mc_info_init(rdev);
  1207. if (r) {
  1208. dev_err(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  1209. }
  1210. /* Stops all mc clients */
  1211. r100_mc_stop(rdev, &save);
  1212. if (rdev->flags & RADEON_IS_AGP) {
  1213. WREG32(R_00014C_MC_AGP_LOCATION,
  1214. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  1215. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  1216. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  1217. WREG32(R_00015C_AGP_BASE_2,
  1218. upper_32_bits(rdev->mc.agp_base) & 0xff);
  1219. } else {
  1220. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  1221. WREG32(R_000170_AGP_BASE, 0);
  1222. WREG32(R_00015C_AGP_BASE_2, 0);
  1223. }
  1224. /* Wait for mc idle */
  1225. if (r300_mc_wait_for_idle(rdev))
  1226. DRM_INFO("Failed to wait MC idle before programming MC.\n");
  1227. /* Program MC, should be a 32bits limited address space */
  1228. WREG32(R_000148_MC_FB_LOCATION,
  1229. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  1230. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  1231. r100_mc_resume(rdev, &save);
  1232. }
  1233. void r300_clock_startup(struct radeon_device *rdev)
  1234. {
  1235. u32 tmp;
  1236. if (radeon_dynclks != -1 && radeon_dynclks)
  1237. radeon_legacy_set_clock_gating(rdev, 1);
  1238. /* We need to force on some of the block */
  1239. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  1240. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  1241. if ((rdev->family == CHIP_RV350) || (rdev->family == CHIP_RV380))
  1242. tmp |= S_00000D_FORCE_VAP(1);
  1243. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  1244. }
  1245. static int r300_startup(struct radeon_device *rdev)
  1246. {
  1247. int r;
  1248. /* set common regs */
  1249. r100_set_common_regs(rdev);
  1250. /* program mc */
  1251. r300_mc_program(rdev);
  1252. /* Resume clock */
  1253. r300_clock_startup(rdev);
  1254. /* Initialize GPU configuration (# pipes, ...) */
  1255. r300_gpu_init(rdev);
  1256. /* Initialize GART (initialize after TTM so we can allocate
  1257. * memory through TTM but finalize after TTM) */
  1258. if (rdev->flags & RADEON_IS_PCIE) {
  1259. r = rv370_pcie_gart_enable(rdev);
  1260. if (r)
  1261. return r;
  1262. }
  1263. if (rdev->family == CHIP_R300 ||
  1264. rdev->family == CHIP_R350 ||
  1265. rdev->family == CHIP_RV350)
  1266. r100_enable_bm(rdev);
  1267. if (rdev->flags & RADEON_IS_PCI) {
  1268. r = r100_pci_gart_enable(rdev);
  1269. if (r)
  1270. return r;
  1271. }
  1272. /* allocate wb buffer */
  1273. r = radeon_wb_init(rdev);
  1274. if (r)
  1275. return r;
  1276. /* Enable IRQ */
  1277. r100_irq_set(rdev);
  1278. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  1279. /* 1M ring buffer */
  1280. r = r100_cp_init(rdev, 1024 * 1024);
  1281. if (r) {
  1282. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  1283. return r;
  1284. }
  1285. r = r100_ib_init(rdev);
  1286. if (r) {
  1287. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  1288. return r;
  1289. }
  1290. return 0;
  1291. }
  1292. int r300_resume(struct radeon_device *rdev)
  1293. {
  1294. /* Make sur GART are not working */
  1295. if (rdev->flags & RADEON_IS_PCIE)
  1296. rv370_pcie_gart_disable(rdev);
  1297. if (rdev->flags & RADEON_IS_PCI)
  1298. r100_pci_gart_disable(rdev);
  1299. /* Resume clock before doing reset */
  1300. r300_clock_startup(rdev);
  1301. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1302. if (radeon_asic_reset(rdev)) {
  1303. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1304. RREG32(R_000E40_RBBM_STATUS),
  1305. RREG32(R_0007C0_CP_STAT));
  1306. }
  1307. /* post */
  1308. radeon_combios_asic_init(rdev->ddev);
  1309. /* Resume clock after posting */
  1310. r300_clock_startup(rdev);
  1311. /* Initialize surface registers */
  1312. radeon_surface_init(rdev);
  1313. return r300_startup(rdev);
  1314. }
  1315. int r300_suspend(struct radeon_device *rdev)
  1316. {
  1317. r100_cp_disable(rdev);
  1318. radeon_wb_disable(rdev);
  1319. r100_irq_disable(rdev);
  1320. if (rdev->flags & RADEON_IS_PCIE)
  1321. rv370_pcie_gart_disable(rdev);
  1322. if (rdev->flags & RADEON_IS_PCI)
  1323. r100_pci_gart_disable(rdev);
  1324. return 0;
  1325. }
  1326. void r300_fini(struct radeon_device *rdev)
  1327. {
  1328. r100_cp_fini(rdev);
  1329. radeon_wb_fini(rdev);
  1330. r100_ib_fini(rdev);
  1331. radeon_gem_fini(rdev);
  1332. if (rdev->flags & RADEON_IS_PCIE)
  1333. rv370_pcie_gart_fini(rdev);
  1334. if (rdev->flags & RADEON_IS_PCI)
  1335. r100_pci_gart_fini(rdev);
  1336. radeon_agp_fini(rdev);
  1337. radeon_irq_kms_fini(rdev);
  1338. radeon_fence_driver_fini(rdev);
  1339. radeon_bo_fini(rdev);
  1340. radeon_atombios_fini(rdev);
  1341. kfree(rdev->bios);
  1342. rdev->bios = NULL;
  1343. }
  1344. int r300_init(struct radeon_device *rdev)
  1345. {
  1346. int r;
  1347. /* Disable VGA */
  1348. r100_vga_render_disable(rdev);
  1349. /* Initialize scratch registers */
  1350. radeon_scratch_init(rdev);
  1351. /* Initialize surface registers */
  1352. radeon_surface_init(rdev);
  1353. /* TODO: disable VGA need to use VGA request */
  1354. /* restore some register to sane defaults */
  1355. r100_restore_sanity(rdev);
  1356. /* BIOS*/
  1357. if (!radeon_get_bios(rdev)) {
  1358. if (ASIC_IS_AVIVO(rdev))
  1359. return -EINVAL;
  1360. }
  1361. if (rdev->is_atom_bios) {
  1362. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  1363. return -EINVAL;
  1364. } else {
  1365. r = radeon_combios_init(rdev);
  1366. if (r)
  1367. return r;
  1368. }
  1369. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1370. if (radeon_asic_reset(rdev)) {
  1371. dev_warn(rdev->dev,
  1372. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1373. RREG32(R_000E40_RBBM_STATUS),
  1374. RREG32(R_0007C0_CP_STAT));
  1375. }
  1376. /* check if cards are posted or not */
  1377. if (radeon_boot_test_post_card(rdev) == false)
  1378. return -EINVAL;
  1379. /* Set asic errata */
  1380. r300_errata(rdev);
  1381. /* Initialize clocks */
  1382. radeon_get_clock_info(rdev->ddev);
  1383. /* initialize AGP */
  1384. if (rdev->flags & RADEON_IS_AGP) {
  1385. r = radeon_agp_init(rdev);
  1386. if (r) {
  1387. radeon_agp_disable(rdev);
  1388. }
  1389. }
  1390. /* initialize memory controller */
  1391. r300_mc_init(rdev);
  1392. /* Fence driver */
  1393. r = radeon_fence_driver_init(rdev);
  1394. if (r)
  1395. return r;
  1396. r = radeon_irq_kms_init(rdev);
  1397. if (r)
  1398. return r;
  1399. /* Memory manager */
  1400. r = radeon_bo_init(rdev);
  1401. if (r)
  1402. return r;
  1403. if (rdev->flags & RADEON_IS_PCIE) {
  1404. r = rv370_pcie_gart_init(rdev);
  1405. if (r)
  1406. return r;
  1407. }
  1408. if (rdev->flags & RADEON_IS_PCI) {
  1409. r = r100_pci_gart_init(rdev);
  1410. if (r)
  1411. return r;
  1412. }
  1413. r300_set_reg_safe(rdev);
  1414. rdev->accel_working = true;
  1415. r = r300_startup(rdev);
  1416. if (r) {
  1417. /* Somethings want wront with the accel init stop accel */
  1418. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1419. r100_cp_fini(rdev);
  1420. radeon_wb_fini(rdev);
  1421. r100_ib_fini(rdev);
  1422. radeon_irq_kms_fini(rdev);
  1423. if (rdev->flags & RADEON_IS_PCIE)
  1424. rv370_pcie_gart_fini(rdev);
  1425. if (rdev->flags & RADEON_IS_PCI)
  1426. r100_pci_gart_fini(rdev);
  1427. radeon_agp_fini(rdev);
  1428. rdev->accel_working = false;
  1429. }
  1430. return 0;
  1431. }