evergreen_blit_kms.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Alex Deucher <alexander.deucher@amd.com>
  25. */
  26. #include "drmP.h"
  27. #include "drm.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "evergreend.h"
  31. #include "evergreen_blit_shaders.h"
  32. #define DI_PT_RECTLIST 0x11
  33. #define DI_INDEX_SIZE_16_BIT 0x0
  34. #define DI_SRC_SEL_AUTO_INDEX 0x2
  35. #define FMT_8 0x1
  36. #define FMT_5_6_5 0x8
  37. #define FMT_8_8_8_8 0x1a
  38. #define COLOR_8 0x1
  39. #define COLOR_5_6_5 0x8
  40. #define COLOR_8_8_8_8 0x1a
  41. /* emits 17 */
  42. static void
  43. set_render_target(struct radeon_device *rdev, int format,
  44. int w, int h, u64 gpu_addr)
  45. {
  46. u32 cb_color_info;
  47. int pitch, slice;
  48. h = ALIGN(h, 8);
  49. if (h < 8)
  50. h = 8;
  51. cb_color_info = ((format << 2) | (1 << 24));
  52. pitch = (w / 8) - 1;
  53. slice = ((w * h) / 64) - 1;
  54. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 15));
  55. radeon_ring_write(rdev, (CB_COLOR0_BASE - PACKET3_SET_CONTEXT_REG_START) >> 2);
  56. radeon_ring_write(rdev, gpu_addr >> 8);
  57. radeon_ring_write(rdev, pitch);
  58. radeon_ring_write(rdev, slice);
  59. radeon_ring_write(rdev, 0);
  60. radeon_ring_write(rdev, cb_color_info);
  61. radeon_ring_write(rdev, (1 << 4));
  62. radeon_ring_write(rdev, (w - 1) | ((h - 1) << 16));
  63. radeon_ring_write(rdev, 0);
  64. radeon_ring_write(rdev, 0);
  65. radeon_ring_write(rdev, 0);
  66. radeon_ring_write(rdev, 0);
  67. radeon_ring_write(rdev, 0);
  68. radeon_ring_write(rdev, 0);
  69. radeon_ring_write(rdev, 0);
  70. radeon_ring_write(rdev, 0);
  71. }
  72. /* emits 5dw */
  73. static void
  74. cp_set_surface_sync(struct radeon_device *rdev,
  75. u32 sync_type, u32 size,
  76. u64 mc_addr)
  77. {
  78. u32 cp_coher_size;
  79. if (size == 0xffffffff)
  80. cp_coher_size = 0xffffffff;
  81. else
  82. cp_coher_size = ((size + 255) >> 8);
  83. radeon_ring_write(rdev, PACKET3(PACKET3_SURFACE_SYNC, 3));
  84. radeon_ring_write(rdev, sync_type);
  85. radeon_ring_write(rdev, cp_coher_size);
  86. radeon_ring_write(rdev, mc_addr >> 8);
  87. radeon_ring_write(rdev, 10); /* poll interval */
  88. }
  89. /* emits 11dw + 1 surface sync = 16dw */
  90. static void
  91. set_shaders(struct radeon_device *rdev)
  92. {
  93. u64 gpu_addr;
  94. /* VS */
  95. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
  96. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 3));
  97. radeon_ring_write(rdev, (SQ_PGM_START_VS - PACKET3_SET_CONTEXT_REG_START) >> 2);
  98. radeon_ring_write(rdev, gpu_addr >> 8);
  99. radeon_ring_write(rdev, 2);
  100. radeon_ring_write(rdev, 0);
  101. /* PS */
  102. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.ps_offset;
  103. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 4));
  104. radeon_ring_write(rdev, (SQ_PGM_START_PS - PACKET3_SET_CONTEXT_REG_START) >> 2);
  105. radeon_ring_write(rdev, gpu_addr >> 8);
  106. radeon_ring_write(rdev, 1);
  107. radeon_ring_write(rdev, 0);
  108. radeon_ring_write(rdev, 2);
  109. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
  110. cp_set_surface_sync(rdev, PACKET3_SH_ACTION_ENA, 512, gpu_addr);
  111. }
  112. /* emits 10 + 1 sync (5) = 15 */
  113. static void
  114. set_vtx_resource(struct radeon_device *rdev, u64 gpu_addr)
  115. {
  116. u32 sq_vtx_constant_word2, sq_vtx_constant_word3;
  117. /* high addr, stride */
  118. sq_vtx_constant_word2 = ((upper_32_bits(gpu_addr) & 0xff) | (16 << 8));
  119. /* xyzw swizzles */
  120. sq_vtx_constant_word3 = (0 << 3) | (1 << 6) | (2 << 9) | (3 << 12);
  121. radeon_ring_write(rdev, PACKET3(PACKET3_SET_RESOURCE, 8));
  122. radeon_ring_write(rdev, 0x580);
  123. radeon_ring_write(rdev, gpu_addr & 0xffffffff);
  124. radeon_ring_write(rdev, 48 - 1); /* size */
  125. radeon_ring_write(rdev, sq_vtx_constant_word2);
  126. radeon_ring_write(rdev, sq_vtx_constant_word3);
  127. radeon_ring_write(rdev, 0);
  128. radeon_ring_write(rdev, 0);
  129. radeon_ring_write(rdev, 0);
  130. radeon_ring_write(rdev, SQ_TEX_VTX_VALID_BUFFER << 30);
  131. if ((rdev->family == CHIP_CEDAR) ||
  132. (rdev->family == CHIP_PALM) ||
  133. (rdev->family == CHIP_CAICOS))
  134. cp_set_surface_sync(rdev,
  135. PACKET3_TC_ACTION_ENA, 48, gpu_addr);
  136. else
  137. cp_set_surface_sync(rdev,
  138. PACKET3_VC_ACTION_ENA, 48, gpu_addr);
  139. }
  140. /* emits 10 */
  141. static void
  142. set_tex_resource(struct radeon_device *rdev,
  143. int format, int w, int h, int pitch,
  144. u64 gpu_addr)
  145. {
  146. u32 sq_tex_resource_word0, sq_tex_resource_word1;
  147. u32 sq_tex_resource_word4, sq_tex_resource_word7;
  148. if (h < 1)
  149. h = 1;
  150. sq_tex_resource_word0 = (1 << 0); /* 2D */
  151. sq_tex_resource_word0 |= ((((pitch >> 3) - 1) << 6) |
  152. ((w - 1) << 18));
  153. sq_tex_resource_word1 = ((h - 1) << 0);
  154. /* xyzw swizzles */
  155. sq_tex_resource_word4 = (0 << 16) | (1 << 19) | (2 << 22) | (3 << 25);
  156. sq_tex_resource_word7 = format | (SQ_TEX_VTX_VALID_TEXTURE << 30);
  157. radeon_ring_write(rdev, PACKET3(PACKET3_SET_RESOURCE, 8));
  158. radeon_ring_write(rdev, 0);
  159. radeon_ring_write(rdev, sq_tex_resource_word0);
  160. radeon_ring_write(rdev, sq_tex_resource_word1);
  161. radeon_ring_write(rdev, gpu_addr >> 8);
  162. radeon_ring_write(rdev, gpu_addr >> 8);
  163. radeon_ring_write(rdev, sq_tex_resource_word4);
  164. radeon_ring_write(rdev, 0);
  165. radeon_ring_write(rdev, 0);
  166. radeon_ring_write(rdev, sq_tex_resource_word7);
  167. }
  168. /* emits 12 */
  169. static void
  170. set_scissors(struct radeon_device *rdev, int x1, int y1,
  171. int x2, int y2)
  172. {
  173. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  174. radeon_ring_write(rdev, (PA_SC_SCREEN_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_START) >> 2);
  175. radeon_ring_write(rdev, (x1 << 0) | (y1 << 16));
  176. radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
  177. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  178. radeon_ring_write(rdev, (PA_SC_GENERIC_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_START) >> 2);
  179. radeon_ring_write(rdev, (x1 << 0) | (y1 << 16) | (1 << 31));
  180. radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
  181. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  182. radeon_ring_write(rdev, (PA_SC_WINDOW_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_START) >> 2);
  183. radeon_ring_write(rdev, (x1 << 0) | (y1 << 16) | (1 << 31));
  184. radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
  185. }
  186. /* emits 10 */
  187. static void
  188. draw_auto(struct radeon_device *rdev)
  189. {
  190. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  191. radeon_ring_write(rdev, (VGT_PRIMITIVE_TYPE - PACKET3_SET_CONFIG_REG_START) >> 2);
  192. radeon_ring_write(rdev, DI_PT_RECTLIST);
  193. radeon_ring_write(rdev, PACKET3(PACKET3_INDEX_TYPE, 0));
  194. radeon_ring_write(rdev, DI_INDEX_SIZE_16_BIT);
  195. radeon_ring_write(rdev, PACKET3(PACKET3_NUM_INSTANCES, 0));
  196. radeon_ring_write(rdev, 1);
  197. radeon_ring_write(rdev, PACKET3(PACKET3_DRAW_INDEX_AUTO, 1));
  198. radeon_ring_write(rdev, 3);
  199. radeon_ring_write(rdev, DI_SRC_SEL_AUTO_INDEX);
  200. }
  201. /* emits 36 */
  202. static void
  203. set_default_state(struct radeon_device *rdev)
  204. {
  205. u32 sq_config, sq_gpr_resource_mgmt_1, sq_gpr_resource_mgmt_2, sq_gpr_resource_mgmt_3;
  206. u32 sq_thread_resource_mgmt, sq_thread_resource_mgmt_2;
  207. u32 sq_stack_resource_mgmt_1, sq_stack_resource_mgmt_2, sq_stack_resource_mgmt_3;
  208. int num_ps_gprs, num_vs_gprs, num_temp_gprs;
  209. int num_gs_gprs, num_es_gprs, num_hs_gprs, num_ls_gprs;
  210. int num_ps_threads, num_vs_threads, num_gs_threads, num_es_threads;
  211. int num_hs_threads, num_ls_threads;
  212. int num_ps_stack_entries, num_vs_stack_entries, num_gs_stack_entries, num_es_stack_entries;
  213. int num_hs_stack_entries, num_ls_stack_entries;
  214. u64 gpu_addr;
  215. int dwords;
  216. switch (rdev->family) {
  217. case CHIP_CEDAR:
  218. default:
  219. num_ps_gprs = 93;
  220. num_vs_gprs = 46;
  221. num_temp_gprs = 4;
  222. num_gs_gprs = 31;
  223. num_es_gprs = 31;
  224. num_hs_gprs = 23;
  225. num_ls_gprs = 23;
  226. num_ps_threads = 96;
  227. num_vs_threads = 16;
  228. num_gs_threads = 16;
  229. num_es_threads = 16;
  230. num_hs_threads = 16;
  231. num_ls_threads = 16;
  232. num_ps_stack_entries = 42;
  233. num_vs_stack_entries = 42;
  234. num_gs_stack_entries = 42;
  235. num_es_stack_entries = 42;
  236. num_hs_stack_entries = 42;
  237. num_ls_stack_entries = 42;
  238. break;
  239. case CHIP_REDWOOD:
  240. num_ps_gprs = 93;
  241. num_vs_gprs = 46;
  242. num_temp_gprs = 4;
  243. num_gs_gprs = 31;
  244. num_es_gprs = 31;
  245. num_hs_gprs = 23;
  246. num_ls_gprs = 23;
  247. num_ps_threads = 128;
  248. num_vs_threads = 20;
  249. num_gs_threads = 20;
  250. num_es_threads = 20;
  251. num_hs_threads = 20;
  252. num_ls_threads = 20;
  253. num_ps_stack_entries = 42;
  254. num_vs_stack_entries = 42;
  255. num_gs_stack_entries = 42;
  256. num_es_stack_entries = 42;
  257. num_hs_stack_entries = 42;
  258. num_ls_stack_entries = 42;
  259. break;
  260. case CHIP_JUNIPER:
  261. num_ps_gprs = 93;
  262. num_vs_gprs = 46;
  263. num_temp_gprs = 4;
  264. num_gs_gprs = 31;
  265. num_es_gprs = 31;
  266. num_hs_gprs = 23;
  267. num_ls_gprs = 23;
  268. num_ps_threads = 128;
  269. num_vs_threads = 20;
  270. num_gs_threads = 20;
  271. num_es_threads = 20;
  272. num_hs_threads = 20;
  273. num_ls_threads = 20;
  274. num_ps_stack_entries = 85;
  275. num_vs_stack_entries = 85;
  276. num_gs_stack_entries = 85;
  277. num_es_stack_entries = 85;
  278. num_hs_stack_entries = 85;
  279. num_ls_stack_entries = 85;
  280. break;
  281. case CHIP_CYPRESS:
  282. case CHIP_HEMLOCK:
  283. num_ps_gprs = 93;
  284. num_vs_gprs = 46;
  285. num_temp_gprs = 4;
  286. num_gs_gprs = 31;
  287. num_es_gprs = 31;
  288. num_hs_gprs = 23;
  289. num_ls_gprs = 23;
  290. num_ps_threads = 128;
  291. num_vs_threads = 20;
  292. num_gs_threads = 20;
  293. num_es_threads = 20;
  294. num_hs_threads = 20;
  295. num_ls_threads = 20;
  296. num_ps_stack_entries = 85;
  297. num_vs_stack_entries = 85;
  298. num_gs_stack_entries = 85;
  299. num_es_stack_entries = 85;
  300. num_hs_stack_entries = 85;
  301. num_ls_stack_entries = 85;
  302. break;
  303. case CHIP_PALM:
  304. num_ps_gprs = 93;
  305. num_vs_gprs = 46;
  306. num_temp_gprs = 4;
  307. num_gs_gprs = 31;
  308. num_es_gprs = 31;
  309. num_hs_gprs = 23;
  310. num_ls_gprs = 23;
  311. num_ps_threads = 96;
  312. num_vs_threads = 16;
  313. num_gs_threads = 16;
  314. num_es_threads = 16;
  315. num_hs_threads = 16;
  316. num_ls_threads = 16;
  317. num_ps_stack_entries = 42;
  318. num_vs_stack_entries = 42;
  319. num_gs_stack_entries = 42;
  320. num_es_stack_entries = 42;
  321. num_hs_stack_entries = 42;
  322. num_ls_stack_entries = 42;
  323. break;
  324. case CHIP_BARTS:
  325. num_ps_gprs = 93;
  326. num_vs_gprs = 46;
  327. num_temp_gprs = 4;
  328. num_gs_gprs = 31;
  329. num_es_gprs = 31;
  330. num_hs_gprs = 23;
  331. num_ls_gprs = 23;
  332. num_ps_threads = 128;
  333. num_vs_threads = 20;
  334. num_gs_threads = 20;
  335. num_es_threads = 20;
  336. num_hs_threads = 20;
  337. num_ls_threads = 20;
  338. num_ps_stack_entries = 85;
  339. num_vs_stack_entries = 85;
  340. num_gs_stack_entries = 85;
  341. num_es_stack_entries = 85;
  342. num_hs_stack_entries = 85;
  343. num_ls_stack_entries = 85;
  344. break;
  345. case CHIP_TURKS:
  346. num_ps_gprs = 93;
  347. num_vs_gprs = 46;
  348. num_temp_gprs = 4;
  349. num_gs_gprs = 31;
  350. num_es_gprs = 31;
  351. num_hs_gprs = 23;
  352. num_ls_gprs = 23;
  353. num_ps_threads = 128;
  354. num_vs_threads = 20;
  355. num_gs_threads = 20;
  356. num_es_threads = 20;
  357. num_hs_threads = 20;
  358. num_ls_threads = 20;
  359. num_ps_stack_entries = 42;
  360. num_vs_stack_entries = 42;
  361. num_gs_stack_entries = 42;
  362. num_es_stack_entries = 42;
  363. num_hs_stack_entries = 42;
  364. num_ls_stack_entries = 42;
  365. break;
  366. case CHIP_CAICOS:
  367. num_ps_gprs = 93;
  368. num_vs_gprs = 46;
  369. num_temp_gprs = 4;
  370. num_gs_gprs = 31;
  371. num_es_gprs = 31;
  372. num_hs_gprs = 23;
  373. num_ls_gprs = 23;
  374. num_ps_threads = 128;
  375. num_vs_threads = 10;
  376. num_gs_threads = 10;
  377. num_es_threads = 10;
  378. num_hs_threads = 10;
  379. num_ls_threads = 10;
  380. num_ps_stack_entries = 42;
  381. num_vs_stack_entries = 42;
  382. num_gs_stack_entries = 42;
  383. num_es_stack_entries = 42;
  384. num_hs_stack_entries = 42;
  385. num_ls_stack_entries = 42;
  386. break;
  387. }
  388. if ((rdev->family == CHIP_CEDAR) ||
  389. (rdev->family == CHIP_PALM) ||
  390. (rdev->family == CHIP_CAICOS))
  391. sq_config = 0;
  392. else
  393. sq_config = VC_ENABLE;
  394. sq_config |= (EXPORT_SRC_C |
  395. CS_PRIO(0) |
  396. LS_PRIO(0) |
  397. HS_PRIO(0) |
  398. PS_PRIO(0) |
  399. VS_PRIO(1) |
  400. GS_PRIO(2) |
  401. ES_PRIO(3));
  402. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(num_ps_gprs) |
  403. NUM_VS_GPRS(num_vs_gprs) |
  404. NUM_CLAUSE_TEMP_GPRS(num_temp_gprs));
  405. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(num_gs_gprs) |
  406. NUM_ES_GPRS(num_es_gprs));
  407. sq_gpr_resource_mgmt_3 = (NUM_HS_GPRS(num_hs_gprs) |
  408. NUM_LS_GPRS(num_ls_gprs));
  409. sq_thread_resource_mgmt = (NUM_PS_THREADS(num_ps_threads) |
  410. NUM_VS_THREADS(num_vs_threads) |
  411. NUM_GS_THREADS(num_gs_threads) |
  412. NUM_ES_THREADS(num_es_threads));
  413. sq_thread_resource_mgmt_2 = (NUM_HS_THREADS(num_hs_threads) |
  414. NUM_LS_THREADS(num_ls_threads));
  415. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(num_ps_stack_entries) |
  416. NUM_VS_STACK_ENTRIES(num_vs_stack_entries));
  417. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(num_gs_stack_entries) |
  418. NUM_ES_STACK_ENTRIES(num_es_stack_entries));
  419. sq_stack_resource_mgmt_3 = (NUM_HS_STACK_ENTRIES(num_hs_stack_entries) |
  420. NUM_LS_STACK_ENTRIES(num_ls_stack_entries));
  421. /* set clear context state */
  422. radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
  423. radeon_ring_write(rdev, 0);
  424. /* disable dyn gprs */
  425. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  426. radeon_ring_write(rdev, (SQ_DYN_GPR_CNTL_PS_FLUSH_REQ - PACKET3_SET_CONFIG_REG_START) >> 2);
  427. radeon_ring_write(rdev, 0);
  428. /* SQ config */
  429. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 11));
  430. radeon_ring_write(rdev, (SQ_CONFIG - PACKET3_SET_CONFIG_REG_START) >> 2);
  431. radeon_ring_write(rdev, sq_config);
  432. radeon_ring_write(rdev, sq_gpr_resource_mgmt_1);
  433. radeon_ring_write(rdev, sq_gpr_resource_mgmt_2);
  434. radeon_ring_write(rdev, sq_gpr_resource_mgmt_3);
  435. radeon_ring_write(rdev, 0);
  436. radeon_ring_write(rdev, 0);
  437. radeon_ring_write(rdev, sq_thread_resource_mgmt);
  438. radeon_ring_write(rdev, sq_thread_resource_mgmt_2);
  439. radeon_ring_write(rdev, sq_stack_resource_mgmt_1);
  440. radeon_ring_write(rdev, sq_stack_resource_mgmt_2);
  441. radeon_ring_write(rdev, sq_stack_resource_mgmt_3);
  442. /* CONTEXT_CONTROL */
  443. radeon_ring_write(rdev, 0xc0012800);
  444. radeon_ring_write(rdev, 0x80000000);
  445. radeon_ring_write(rdev, 0x80000000);
  446. /* SQ_VTX_BASE_VTX_LOC */
  447. radeon_ring_write(rdev, 0xc0026f00);
  448. radeon_ring_write(rdev, 0x00000000);
  449. radeon_ring_write(rdev, 0x00000000);
  450. radeon_ring_write(rdev, 0x00000000);
  451. /* SET_SAMPLER */
  452. radeon_ring_write(rdev, 0xc0036e00);
  453. radeon_ring_write(rdev, 0x00000000);
  454. radeon_ring_write(rdev, 0x00000012);
  455. radeon_ring_write(rdev, 0x00000000);
  456. radeon_ring_write(rdev, 0x00000000);
  457. /* set to DX10/11 mode */
  458. radeon_ring_write(rdev, PACKET3(PACKET3_MODE_CONTROL, 0));
  459. radeon_ring_write(rdev, 1);
  460. /* emit an IB pointing at default state */
  461. dwords = ALIGN(rdev->r600_blit.state_len, 0x10);
  462. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.state_offset;
  463. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  464. radeon_ring_write(rdev, gpu_addr & 0xFFFFFFFC);
  465. radeon_ring_write(rdev, upper_32_bits(gpu_addr) & 0xFF);
  466. radeon_ring_write(rdev, dwords);
  467. }
  468. static inline uint32_t i2f(uint32_t input)
  469. {
  470. u32 result, i, exponent, fraction;
  471. if ((input & 0x3fff) == 0)
  472. result = 0; /* 0 is a special case */
  473. else {
  474. exponent = 140; /* exponent biased by 127; */
  475. fraction = (input & 0x3fff) << 10; /* cheat and only
  476. handle numbers below 2^^15 */
  477. for (i = 0; i < 14; i++) {
  478. if (fraction & 0x800000)
  479. break;
  480. else {
  481. fraction = fraction << 1; /* keep
  482. shifting left until top bit = 1 */
  483. exponent = exponent - 1;
  484. }
  485. }
  486. result = exponent << 23 | (fraction & 0x7fffff); /* mask
  487. off top bit; assumed 1 */
  488. }
  489. return result;
  490. }
  491. int evergreen_blit_init(struct radeon_device *rdev)
  492. {
  493. u32 obj_size;
  494. int r, dwords;
  495. void *ptr;
  496. u32 packet2s[16];
  497. int num_packet2s = 0;
  498. /* pin copy shader into vram if already initialized */
  499. if (rdev->r600_blit.shader_obj)
  500. goto done;
  501. mutex_init(&rdev->r600_blit.mutex);
  502. rdev->r600_blit.state_offset = 0;
  503. rdev->r600_blit.state_len = evergreen_default_size;
  504. dwords = rdev->r600_blit.state_len;
  505. while (dwords & 0xf) {
  506. packet2s[num_packet2s++] = PACKET2(0);
  507. dwords++;
  508. }
  509. obj_size = dwords * 4;
  510. obj_size = ALIGN(obj_size, 256);
  511. rdev->r600_blit.vs_offset = obj_size;
  512. obj_size += evergreen_vs_size * 4;
  513. obj_size = ALIGN(obj_size, 256);
  514. rdev->r600_blit.ps_offset = obj_size;
  515. obj_size += evergreen_ps_size * 4;
  516. obj_size = ALIGN(obj_size, 256);
  517. r = radeon_bo_create(rdev, NULL, obj_size, PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  518. &rdev->r600_blit.shader_obj);
  519. if (r) {
  520. DRM_ERROR("evergreen failed to allocate shader\n");
  521. return r;
  522. }
  523. DRM_DEBUG("evergreen blit allocated bo %08x vs %08x ps %08x\n",
  524. obj_size,
  525. rdev->r600_blit.vs_offset, rdev->r600_blit.ps_offset);
  526. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  527. if (unlikely(r != 0))
  528. return r;
  529. r = radeon_bo_kmap(rdev->r600_blit.shader_obj, &ptr);
  530. if (r) {
  531. DRM_ERROR("failed to map blit object %d\n", r);
  532. return r;
  533. }
  534. memcpy_toio(ptr + rdev->r600_blit.state_offset,
  535. evergreen_default_state, rdev->r600_blit.state_len * 4);
  536. if (num_packet2s)
  537. memcpy_toio(ptr + rdev->r600_blit.state_offset + (rdev->r600_blit.state_len * 4),
  538. packet2s, num_packet2s * 4);
  539. memcpy(ptr + rdev->r600_blit.vs_offset, evergreen_vs, evergreen_vs_size * 4);
  540. memcpy(ptr + rdev->r600_blit.ps_offset, evergreen_ps, evergreen_ps_size * 4);
  541. radeon_bo_kunmap(rdev->r600_blit.shader_obj);
  542. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  543. done:
  544. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  545. if (unlikely(r != 0))
  546. return r;
  547. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  548. &rdev->r600_blit.shader_gpu_addr);
  549. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  550. if (r) {
  551. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  552. return r;
  553. }
  554. rdev->mc.active_vram_size = rdev->mc.real_vram_size;
  555. return 0;
  556. }
  557. void evergreen_blit_fini(struct radeon_device *rdev)
  558. {
  559. int r;
  560. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  561. if (rdev->r600_blit.shader_obj == NULL)
  562. return;
  563. /* If we can't reserve the bo, unref should be enough to destroy
  564. * it when it becomes idle.
  565. */
  566. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  567. if (!r) {
  568. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  569. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  570. }
  571. radeon_bo_unref(&rdev->r600_blit.shader_obj);
  572. }
  573. static int evergreen_vb_ib_get(struct radeon_device *rdev)
  574. {
  575. int r;
  576. r = radeon_ib_get(rdev, &rdev->r600_blit.vb_ib);
  577. if (r) {
  578. DRM_ERROR("failed to get IB for vertex buffer\n");
  579. return r;
  580. }
  581. rdev->r600_blit.vb_total = 64*1024;
  582. rdev->r600_blit.vb_used = 0;
  583. return 0;
  584. }
  585. static void evergreen_vb_ib_put(struct radeon_device *rdev)
  586. {
  587. radeon_fence_emit(rdev, rdev->r600_blit.vb_ib->fence);
  588. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  589. }
  590. int evergreen_blit_prepare_copy(struct radeon_device *rdev, int size_bytes)
  591. {
  592. int r;
  593. int ring_size, line_size;
  594. int max_size;
  595. /* loops of emits + fence emit possible */
  596. int dwords_per_loop = 74, num_loops;
  597. r = evergreen_vb_ib_get(rdev);
  598. if (r)
  599. return r;
  600. /* 8 bpp vs 32 bpp for xfer unit */
  601. if (size_bytes & 3)
  602. line_size = 8192;
  603. else
  604. line_size = 8192 * 4;
  605. max_size = 8192 * line_size;
  606. /* major loops cover the max size transfer */
  607. num_loops = ((size_bytes + max_size) / max_size);
  608. /* minor loops cover the extra non aligned bits */
  609. num_loops += ((size_bytes % line_size) ? 1 : 0);
  610. /* calculate number of loops correctly */
  611. ring_size = num_loops * dwords_per_loop;
  612. /* set default + shaders */
  613. ring_size += 52; /* shaders + def state */
  614. ring_size += 10; /* fence emit for VB IB */
  615. ring_size += 5; /* done copy */
  616. ring_size += 10; /* fence emit for done copy */
  617. r = radeon_ring_lock(rdev, ring_size);
  618. if (r)
  619. return r;
  620. set_default_state(rdev); /* 36 */
  621. set_shaders(rdev); /* 16 */
  622. return 0;
  623. }
  624. void evergreen_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence)
  625. {
  626. int r;
  627. if (rdev->r600_blit.vb_ib)
  628. evergreen_vb_ib_put(rdev);
  629. if (fence)
  630. r = radeon_fence_emit(rdev, fence);
  631. radeon_ring_unlock_commit(rdev);
  632. }
  633. void evergreen_kms_blit_copy(struct radeon_device *rdev,
  634. u64 src_gpu_addr, u64 dst_gpu_addr,
  635. int size_bytes)
  636. {
  637. int max_bytes;
  638. u64 vb_gpu_addr;
  639. u32 *vb;
  640. DRM_DEBUG("emitting copy %16llx %16llx %d %d\n", src_gpu_addr, dst_gpu_addr,
  641. size_bytes, rdev->r600_blit.vb_used);
  642. vb = (u32 *)(rdev->r600_blit.vb_ib->ptr + rdev->r600_blit.vb_used);
  643. if ((size_bytes & 3) || (src_gpu_addr & 3) || (dst_gpu_addr & 3)) {
  644. max_bytes = 8192;
  645. while (size_bytes) {
  646. int cur_size = size_bytes;
  647. int src_x = src_gpu_addr & 255;
  648. int dst_x = dst_gpu_addr & 255;
  649. int h = 1;
  650. src_gpu_addr = src_gpu_addr & ~255ULL;
  651. dst_gpu_addr = dst_gpu_addr & ~255ULL;
  652. if (!src_x && !dst_x) {
  653. h = (cur_size / max_bytes);
  654. if (h > 8192)
  655. h = 8192;
  656. if (h == 0)
  657. h = 1;
  658. else
  659. cur_size = max_bytes;
  660. } else {
  661. if (cur_size > max_bytes)
  662. cur_size = max_bytes;
  663. if (cur_size > (max_bytes - dst_x))
  664. cur_size = (max_bytes - dst_x);
  665. if (cur_size > (max_bytes - src_x))
  666. cur_size = (max_bytes - src_x);
  667. }
  668. if ((rdev->r600_blit.vb_used + 48) > rdev->r600_blit.vb_total) {
  669. WARN_ON(1);
  670. }
  671. vb[0] = i2f(dst_x);
  672. vb[1] = 0;
  673. vb[2] = i2f(src_x);
  674. vb[3] = 0;
  675. vb[4] = i2f(dst_x);
  676. vb[5] = i2f(h);
  677. vb[6] = i2f(src_x);
  678. vb[7] = i2f(h);
  679. vb[8] = i2f(dst_x + cur_size);
  680. vb[9] = i2f(h);
  681. vb[10] = i2f(src_x + cur_size);
  682. vb[11] = i2f(h);
  683. /* src 10 */
  684. set_tex_resource(rdev, FMT_8,
  685. src_x + cur_size, h, src_x + cur_size,
  686. src_gpu_addr);
  687. /* 5 */
  688. cp_set_surface_sync(rdev,
  689. PACKET3_TC_ACTION_ENA, (src_x + cur_size * h), src_gpu_addr);
  690. /* dst 17 */
  691. set_render_target(rdev, COLOR_8,
  692. dst_x + cur_size, h,
  693. dst_gpu_addr);
  694. /* scissors 12 */
  695. set_scissors(rdev, dst_x, 0, dst_x + cur_size, h);
  696. /* 15 */
  697. vb_gpu_addr = rdev->r600_blit.vb_ib->gpu_addr + rdev->r600_blit.vb_used;
  698. set_vtx_resource(rdev, vb_gpu_addr);
  699. /* draw 10 */
  700. draw_auto(rdev);
  701. /* 5 */
  702. cp_set_surface_sync(rdev,
  703. PACKET3_CB_ACTION_ENA | PACKET3_CB0_DEST_BASE_ENA,
  704. cur_size * h, dst_gpu_addr);
  705. vb += 12;
  706. rdev->r600_blit.vb_used += 12 * 4;
  707. src_gpu_addr += cur_size * h;
  708. dst_gpu_addr += cur_size * h;
  709. size_bytes -= cur_size * h;
  710. }
  711. } else {
  712. max_bytes = 8192 * 4;
  713. while (size_bytes) {
  714. int cur_size = size_bytes;
  715. int src_x = (src_gpu_addr & 255);
  716. int dst_x = (dst_gpu_addr & 255);
  717. int h = 1;
  718. src_gpu_addr = src_gpu_addr & ~255ULL;
  719. dst_gpu_addr = dst_gpu_addr & ~255ULL;
  720. if (!src_x && !dst_x) {
  721. h = (cur_size / max_bytes);
  722. if (h > 8192)
  723. h = 8192;
  724. if (h == 0)
  725. h = 1;
  726. else
  727. cur_size = max_bytes;
  728. } else {
  729. if (cur_size > max_bytes)
  730. cur_size = max_bytes;
  731. if (cur_size > (max_bytes - dst_x))
  732. cur_size = (max_bytes - dst_x);
  733. if (cur_size > (max_bytes - src_x))
  734. cur_size = (max_bytes - src_x);
  735. }
  736. if ((rdev->r600_blit.vb_used + 48) > rdev->r600_blit.vb_total) {
  737. WARN_ON(1);
  738. }
  739. vb[0] = i2f(dst_x / 4);
  740. vb[1] = 0;
  741. vb[2] = i2f(src_x / 4);
  742. vb[3] = 0;
  743. vb[4] = i2f(dst_x / 4);
  744. vb[5] = i2f(h);
  745. vb[6] = i2f(src_x / 4);
  746. vb[7] = i2f(h);
  747. vb[8] = i2f((dst_x + cur_size) / 4);
  748. vb[9] = i2f(h);
  749. vb[10] = i2f((src_x + cur_size) / 4);
  750. vb[11] = i2f(h);
  751. /* src 10 */
  752. set_tex_resource(rdev, FMT_8_8_8_8,
  753. (src_x + cur_size) / 4,
  754. h, (src_x + cur_size) / 4,
  755. src_gpu_addr);
  756. /* 5 */
  757. cp_set_surface_sync(rdev,
  758. PACKET3_TC_ACTION_ENA, (src_x + cur_size * h), src_gpu_addr);
  759. /* dst 17 */
  760. set_render_target(rdev, COLOR_8_8_8_8,
  761. (dst_x + cur_size) / 4, h,
  762. dst_gpu_addr);
  763. /* scissors 12 */
  764. set_scissors(rdev, (dst_x / 4), 0, (dst_x + cur_size / 4), h);
  765. /* Vertex buffer setup 15 */
  766. vb_gpu_addr = rdev->r600_blit.vb_ib->gpu_addr + rdev->r600_blit.vb_used;
  767. set_vtx_resource(rdev, vb_gpu_addr);
  768. /* draw 10 */
  769. draw_auto(rdev);
  770. /* 5 */
  771. cp_set_surface_sync(rdev,
  772. PACKET3_CB_ACTION_ENA | PACKET3_CB0_DEST_BASE_ENA,
  773. cur_size * h, dst_gpu_addr);
  774. /* 74 ring dwords per loop */
  775. vb += 12;
  776. rdev->r600_blit.vb_used += 12 * 4;
  777. src_gpu_addr += cur_size * h;
  778. dst_gpu_addr += cur_size * h;
  779. size_bytes -= cur_size * h;
  780. }
  781. }
  782. }