intel-gtt.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/pagemap.h>
  22. #include <linux/agp_backend.h>
  23. #include <asm/smp.h>
  24. #include "agp.h"
  25. #include "intel-agp.h"
  26. #include <drm/intel-gtt.h>
  27. /*
  28. * If we have Intel graphics, we're not going to have anything other than
  29. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  30. * on the Intel IOMMU support (CONFIG_DMAR).
  31. * Only newer chipsets need to bother with this, of course.
  32. */
  33. #ifdef CONFIG_DMAR
  34. #define USE_PCI_DMA_API 1
  35. #else
  36. #define USE_PCI_DMA_API 0
  37. #endif
  38. struct intel_gtt_driver {
  39. unsigned int gen : 8;
  40. unsigned int is_g33 : 1;
  41. unsigned int is_pineview : 1;
  42. unsigned int is_ironlake : 1;
  43. unsigned int has_pgtbl_enable : 1;
  44. unsigned int dma_mask_size : 8;
  45. /* Chipset specific GTT setup */
  46. int (*setup)(void);
  47. /* This should undo anything done in ->setup() save the unmapping
  48. * of the mmio register file, that's done in the generic code. */
  49. void (*cleanup)(void);
  50. void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
  51. /* Flags is a more or less chipset specific opaque value.
  52. * For chipsets that need to support old ums (non-gem) code, this
  53. * needs to be identical to the various supported agp memory types! */
  54. bool (*check_flags)(unsigned int flags);
  55. void (*chipset_flush)(void);
  56. };
  57. static struct _intel_private {
  58. struct intel_gtt base;
  59. const struct intel_gtt_driver *driver;
  60. struct pci_dev *pcidev; /* device one */
  61. struct pci_dev *bridge_dev;
  62. u8 __iomem *registers;
  63. phys_addr_t gtt_bus_addr;
  64. phys_addr_t gma_bus_addr;
  65. u32 PGETBL_save;
  66. u32 __iomem *gtt; /* I915G */
  67. bool clear_fake_agp; /* on first access via agp, fill with scratch */
  68. int num_dcache_entries;
  69. union {
  70. void __iomem *i9xx_flush_page;
  71. void *i8xx_flush_page;
  72. };
  73. char *i81x_gtt_table;
  74. struct page *i8xx_page;
  75. struct resource ifp_resource;
  76. int resource_valid;
  77. struct page *scratch_page;
  78. dma_addr_t scratch_page_dma;
  79. } intel_private;
  80. #define INTEL_GTT_GEN intel_private.driver->gen
  81. #define IS_G33 intel_private.driver->is_g33
  82. #define IS_PINEVIEW intel_private.driver->is_pineview
  83. #define IS_IRONLAKE intel_private.driver->is_ironlake
  84. #define HAS_PGTBL_EN intel_private.driver->has_pgtbl_enable
  85. int intel_gtt_map_memory(struct page **pages, unsigned int num_entries,
  86. struct scatterlist **sg_list, int *num_sg)
  87. {
  88. struct sg_table st;
  89. struct scatterlist *sg;
  90. int i;
  91. if (*sg_list)
  92. return 0; /* already mapped (for e.g. resume */
  93. DBG("try mapping %lu pages\n", (unsigned long)num_entries);
  94. if (sg_alloc_table(&st, num_entries, GFP_KERNEL))
  95. goto err;
  96. *sg_list = sg = st.sgl;
  97. for (i = 0 ; i < num_entries; i++, sg = sg_next(sg))
  98. sg_set_page(sg, pages[i], PAGE_SIZE, 0);
  99. *num_sg = pci_map_sg(intel_private.pcidev, *sg_list,
  100. num_entries, PCI_DMA_BIDIRECTIONAL);
  101. if (unlikely(!*num_sg))
  102. goto err;
  103. return 0;
  104. err:
  105. sg_free_table(&st);
  106. return -ENOMEM;
  107. }
  108. EXPORT_SYMBOL(intel_gtt_map_memory);
  109. void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
  110. {
  111. struct sg_table st;
  112. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  113. pci_unmap_sg(intel_private.pcidev, sg_list,
  114. num_sg, PCI_DMA_BIDIRECTIONAL);
  115. st.sgl = sg_list;
  116. st.orig_nents = st.nents = num_sg;
  117. sg_free_table(&st);
  118. }
  119. EXPORT_SYMBOL(intel_gtt_unmap_memory);
  120. static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  121. {
  122. return;
  123. }
  124. /* Exists to support ARGB cursors */
  125. static struct page *i8xx_alloc_pages(void)
  126. {
  127. struct page *page;
  128. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  129. if (page == NULL)
  130. return NULL;
  131. if (set_pages_uc(page, 4) < 0) {
  132. set_pages_wb(page, 4);
  133. __free_pages(page, 2);
  134. return NULL;
  135. }
  136. get_page(page);
  137. atomic_inc(&agp_bridge->current_memory_agp);
  138. return page;
  139. }
  140. static void i8xx_destroy_pages(struct page *page)
  141. {
  142. if (page == NULL)
  143. return;
  144. set_pages_wb(page, 4);
  145. put_page(page);
  146. __free_pages(page, 2);
  147. atomic_dec(&agp_bridge->current_memory_agp);
  148. }
  149. #define I810_GTT_ORDER 4
  150. static int i810_setup(void)
  151. {
  152. u32 reg_addr;
  153. char *gtt_table;
  154. /* i81x does not preallocate the gtt. It's always 64kb in size. */
  155. gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
  156. if (gtt_table == NULL)
  157. return -ENOMEM;
  158. intel_private.i81x_gtt_table = gtt_table;
  159. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  160. reg_addr &= 0xfff80000;
  161. intel_private.registers = ioremap(reg_addr, KB(64));
  162. if (!intel_private.registers)
  163. return -ENOMEM;
  164. writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
  165. intel_private.registers+I810_PGETBL_CTL);
  166. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  167. if ((readl(intel_private.registers+I810_DRAM_CTL)
  168. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  169. dev_info(&intel_private.pcidev->dev,
  170. "detected 4MB dedicated video ram\n");
  171. intel_private.num_dcache_entries = 1024;
  172. }
  173. return 0;
  174. }
  175. static void i810_cleanup(void)
  176. {
  177. writel(0, intel_private.registers+I810_PGETBL_CTL);
  178. free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
  179. }
  180. static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
  181. int type)
  182. {
  183. int i;
  184. if ((pg_start + mem->page_count)
  185. > intel_private.num_dcache_entries)
  186. return -EINVAL;
  187. if (!mem->is_flushed)
  188. global_cache_flush();
  189. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  190. dma_addr_t addr = i << PAGE_SHIFT;
  191. intel_private.driver->write_entry(addr,
  192. i, type);
  193. }
  194. readl(intel_private.gtt+i-1);
  195. return 0;
  196. }
  197. /*
  198. * The i810/i830 requires a physical address to program its mouse
  199. * pointer into hardware.
  200. * However the Xserver still writes to it through the agp aperture.
  201. */
  202. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  203. {
  204. struct agp_memory *new;
  205. struct page *page;
  206. switch (pg_count) {
  207. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  208. break;
  209. case 4:
  210. /* kludge to get 4 physical pages for ARGB cursor */
  211. page = i8xx_alloc_pages();
  212. break;
  213. default:
  214. return NULL;
  215. }
  216. if (page == NULL)
  217. return NULL;
  218. new = agp_create_memory(pg_count);
  219. if (new == NULL)
  220. return NULL;
  221. new->pages[0] = page;
  222. if (pg_count == 4) {
  223. /* kludge to get 4 physical pages for ARGB cursor */
  224. new->pages[1] = new->pages[0] + 1;
  225. new->pages[2] = new->pages[1] + 1;
  226. new->pages[3] = new->pages[2] + 1;
  227. }
  228. new->page_count = pg_count;
  229. new->num_scratch_pages = pg_count;
  230. new->type = AGP_PHYS_MEMORY;
  231. new->physical = page_to_phys(new->pages[0]);
  232. return new;
  233. }
  234. static void intel_i810_free_by_type(struct agp_memory *curr)
  235. {
  236. agp_free_key(curr->key);
  237. if (curr->type == AGP_PHYS_MEMORY) {
  238. if (curr->page_count == 4)
  239. i8xx_destroy_pages(curr->pages[0]);
  240. else {
  241. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  242. AGP_PAGE_DESTROY_UNMAP);
  243. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  244. AGP_PAGE_DESTROY_FREE);
  245. }
  246. agp_free_page_array(curr);
  247. }
  248. kfree(curr);
  249. }
  250. static int intel_gtt_setup_scratch_page(void)
  251. {
  252. struct page *page;
  253. dma_addr_t dma_addr;
  254. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  255. if (page == NULL)
  256. return -ENOMEM;
  257. get_page(page);
  258. set_pages_uc(page, 1);
  259. if (intel_private.base.needs_dmar) {
  260. dma_addr = pci_map_page(intel_private.pcidev, page, 0,
  261. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  262. if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
  263. return -EINVAL;
  264. intel_private.scratch_page_dma = dma_addr;
  265. } else
  266. intel_private.scratch_page_dma = page_to_phys(page);
  267. intel_private.scratch_page = page;
  268. return 0;
  269. }
  270. static void i810_write_entry(dma_addr_t addr, unsigned int entry,
  271. unsigned int flags)
  272. {
  273. u32 pte_flags = I810_PTE_VALID;
  274. switch (flags) {
  275. case AGP_DCACHE_MEMORY:
  276. pte_flags |= I810_PTE_LOCAL;
  277. break;
  278. case AGP_USER_CACHED_MEMORY:
  279. pte_flags |= I830_PTE_SYSTEM_CACHED;
  280. break;
  281. }
  282. writel(addr | pte_flags, intel_private.gtt + entry);
  283. }
  284. static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
  285. {32, 8192, 3},
  286. {64, 16384, 4},
  287. {128, 32768, 5},
  288. {256, 65536, 6},
  289. {512, 131072, 7},
  290. };
  291. static unsigned int intel_gtt_stolen_size(void)
  292. {
  293. u16 gmch_ctrl;
  294. u8 rdct;
  295. int local = 0;
  296. static const int ddt[4] = { 0, 16, 32, 64 };
  297. unsigned int stolen_size = 0;
  298. if (INTEL_GTT_GEN == 1)
  299. return 0; /* no stolen mem on i81x */
  300. pci_read_config_word(intel_private.bridge_dev,
  301. I830_GMCH_CTRL, &gmch_ctrl);
  302. if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  303. intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  304. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  305. case I830_GMCH_GMS_STOLEN_512:
  306. stolen_size = KB(512);
  307. break;
  308. case I830_GMCH_GMS_STOLEN_1024:
  309. stolen_size = MB(1);
  310. break;
  311. case I830_GMCH_GMS_STOLEN_8192:
  312. stolen_size = MB(8);
  313. break;
  314. case I830_GMCH_GMS_LOCAL:
  315. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  316. stolen_size = (I830_RDRAM_ND(rdct) + 1) *
  317. MB(ddt[I830_RDRAM_DDT(rdct)]);
  318. local = 1;
  319. break;
  320. default:
  321. stolen_size = 0;
  322. break;
  323. }
  324. } else if (INTEL_GTT_GEN == 6) {
  325. /*
  326. * SandyBridge has new memory control reg at 0x50.w
  327. */
  328. u16 snb_gmch_ctl;
  329. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  330. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  331. case SNB_GMCH_GMS_STOLEN_32M:
  332. stolen_size = MB(32);
  333. break;
  334. case SNB_GMCH_GMS_STOLEN_64M:
  335. stolen_size = MB(64);
  336. break;
  337. case SNB_GMCH_GMS_STOLEN_96M:
  338. stolen_size = MB(96);
  339. break;
  340. case SNB_GMCH_GMS_STOLEN_128M:
  341. stolen_size = MB(128);
  342. break;
  343. case SNB_GMCH_GMS_STOLEN_160M:
  344. stolen_size = MB(160);
  345. break;
  346. case SNB_GMCH_GMS_STOLEN_192M:
  347. stolen_size = MB(192);
  348. break;
  349. case SNB_GMCH_GMS_STOLEN_224M:
  350. stolen_size = MB(224);
  351. break;
  352. case SNB_GMCH_GMS_STOLEN_256M:
  353. stolen_size = MB(256);
  354. break;
  355. case SNB_GMCH_GMS_STOLEN_288M:
  356. stolen_size = MB(288);
  357. break;
  358. case SNB_GMCH_GMS_STOLEN_320M:
  359. stolen_size = MB(320);
  360. break;
  361. case SNB_GMCH_GMS_STOLEN_352M:
  362. stolen_size = MB(352);
  363. break;
  364. case SNB_GMCH_GMS_STOLEN_384M:
  365. stolen_size = MB(384);
  366. break;
  367. case SNB_GMCH_GMS_STOLEN_416M:
  368. stolen_size = MB(416);
  369. break;
  370. case SNB_GMCH_GMS_STOLEN_448M:
  371. stolen_size = MB(448);
  372. break;
  373. case SNB_GMCH_GMS_STOLEN_480M:
  374. stolen_size = MB(480);
  375. break;
  376. case SNB_GMCH_GMS_STOLEN_512M:
  377. stolen_size = MB(512);
  378. break;
  379. }
  380. } else {
  381. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  382. case I855_GMCH_GMS_STOLEN_1M:
  383. stolen_size = MB(1);
  384. break;
  385. case I855_GMCH_GMS_STOLEN_4M:
  386. stolen_size = MB(4);
  387. break;
  388. case I855_GMCH_GMS_STOLEN_8M:
  389. stolen_size = MB(8);
  390. break;
  391. case I855_GMCH_GMS_STOLEN_16M:
  392. stolen_size = MB(16);
  393. break;
  394. case I855_GMCH_GMS_STOLEN_32M:
  395. stolen_size = MB(32);
  396. break;
  397. case I915_GMCH_GMS_STOLEN_48M:
  398. stolen_size = MB(48);
  399. break;
  400. case I915_GMCH_GMS_STOLEN_64M:
  401. stolen_size = MB(64);
  402. break;
  403. case G33_GMCH_GMS_STOLEN_128M:
  404. stolen_size = MB(128);
  405. break;
  406. case G33_GMCH_GMS_STOLEN_256M:
  407. stolen_size = MB(256);
  408. break;
  409. case INTEL_GMCH_GMS_STOLEN_96M:
  410. stolen_size = MB(96);
  411. break;
  412. case INTEL_GMCH_GMS_STOLEN_160M:
  413. stolen_size = MB(160);
  414. break;
  415. case INTEL_GMCH_GMS_STOLEN_224M:
  416. stolen_size = MB(224);
  417. break;
  418. case INTEL_GMCH_GMS_STOLEN_352M:
  419. stolen_size = MB(352);
  420. break;
  421. default:
  422. stolen_size = 0;
  423. break;
  424. }
  425. }
  426. if (stolen_size > 0) {
  427. dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
  428. stolen_size / KB(1), local ? "local" : "stolen");
  429. } else {
  430. dev_info(&intel_private.bridge_dev->dev,
  431. "no pre-allocated video memory detected\n");
  432. stolen_size = 0;
  433. }
  434. return stolen_size;
  435. }
  436. static void i965_adjust_pgetbl_size(unsigned int size_flag)
  437. {
  438. u32 pgetbl_ctl, pgetbl_ctl2;
  439. /* ensure that ppgtt is disabled */
  440. pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
  441. pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
  442. writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
  443. /* write the new ggtt size */
  444. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  445. pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
  446. pgetbl_ctl |= size_flag;
  447. writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
  448. }
  449. static unsigned int i965_gtt_total_entries(void)
  450. {
  451. int size;
  452. u32 pgetbl_ctl;
  453. u16 gmch_ctl;
  454. pci_read_config_word(intel_private.bridge_dev,
  455. I830_GMCH_CTRL, &gmch_ctl);
  456. if (INTEL_GTT_GEN == 5) {
  457. switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
  458. case G4x_GMCH_SIZE_1M:
  459. case G4x_GMCH_SIZE_VT_1M:
  460. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
  461. break;
  462. case G4x_GMCH_SIZE_VT_1_5M:
  463. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
  464. break;
  465. case G4x_GMCH_SIZE_2M:
  466. case G4x_GMCH_SIZE_VT_2M:
  467. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
  468. break;
  469. }
  470. }
  471. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  472. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  473. case I965_PGETBL_SIZE_128KB:
  474. size = KB(128);
  475. break;
  476. case I965_PGETBL_SIZE_256KB:
  477. size = KB(256);
  478. break;
  479. case I965_PGETBL_SIZE_512KB:
  480. size = KB(512);
  481. break;
  482. /* GTT pagetable sizes bigger than 512KB are not possible on G33! */
  483. case I965_PGETBL_SIZE_1MB:
  484. size = KB(1024);
  485. break;
  486. case I965_PGETBL_SIZE_2MB:
  487. size = KB(2048);
  488. break;
  489. case I965_PGETBL_SIZE_1_5MB:
  490. size = KB(1024 + 512);
  491. break;
  492. default:
  493. dev_info(&intel_private.pcidev->dev,
  494. "unknown page table size, assuming 512KB\n");
  495. size = KB(512);
  496. }
  497. return size/4;
  498. }
  499. static unsigned int intel_gtt_total_entries(void)
  500. {
  501. int size;
  502. if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
  503. return i965_gtt_total_entries();
  504. else if (INTEL_GTT_GEN == 6) {
  505. u16 snb_gmch_ctl;
  506. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  507. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  508. default:
  509. case SNB_GTT_SIZE_0M:
  510. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  511. size = MB(0);
  512. break;
  513. case SNB_GTT_SIZE_1M:
  514. size = MB(1);
  515. break;
  516. case SNB_GTT_SIZE_2M:
  517. size = MB(2);
  518. break;
  519. }
  520. return size/4;
  521. } else {
  522. /* On previous hardware, the GTT size was just what was
  523. * required to map the aperture.
  524. */
  525. return intel_private.base.gtt_mappable_entries;
  526. }
  527. }
  528. static unsigned int intel_gtt_mappable_entries(void)
  529. {
  530. unsigned int aperture_size;
  531. if (INTEL_GTT_GEN == 1) {
  532. u32 smram_miscc;
  533. pci_read_config_dword(intel_private.bridge_dev,
  534. I810_SMRAM_MISCC, &smram_miscc);
  535. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
  536. == I810_GFX_MEM_WIN_32M)
  537. aperture_size = MB(32);
  538. else
  539. aperture_size = MB(64);
  540. } else if (INTEL_GTT_GEN == 2) {
  541. u16 gmch_ctrl;
  542. pci_read_config_word(intel_private.bridge_dev,
  543. I830_GMCH_CTRL, &gmch_ctrl);
  544. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
  545. aperture_size = MB(64);
  546. else
  547. aperture_size = MB(128);
  548. } else {
  549. /* 9xx supports large sizes, just look at the length */
  550. aperture_size = pci_resource_len(intel_private.pcidev, 2);
  551. }
  552. return aperture_size >> PAGE_SHIFT;
  553. }
  554. static void intel_gtt_teardown_scratch_page(void)
  555. {
  556. set_pages_wb(intel_private.scratch_page, 1);
  557. pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
  558. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  559. put_page(intel_private.scratch_page);
  560. __free_page(intel_private.scratch_page);
  561. }
  562. static void intel_gtt_cleanup(void)
  563. {
  564. intel_private.driver->cleanup();
  565. iounmap(intel_private.gtt);
  566. iounmap(intel_private.registers);
  567. intel_gtt_teardown_scratch_page();
  568. }
  569. static int intel_gtt_init(void)
  570. {
  571. u32 gtt_map_size;
  572. int ret;
  573. ret = intel_private.driver->setup();
  574. if (ret != 0)
  575. return ret;
  576. intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
  577. intel_private.base.gtt_total_entries = intel_gtt_total_entries();
  578. /* save the PGETBL reg for resume */
  579. intel_private.PGETBL_save =
  580. readl(intel_private.registers+I810_PGETBL_CTL)
  581. & ~I810_PGETBL_ENABLED;
  582. /* we only ever restore the register when enabling the PGTBL... */
  583. if (HAS_PGTBL_EN)
  584. intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
  585. dev_info(&intel_private.bridge_dev->dev,
  586. "detected gtt size: %dK total, %dK mappable\n",
  587. intel_private.base.gtt_total_entries * 4,
  588. intel_private.base.gtt_mappable_entries * 4);
  589. gtt_map_size = intel_private.base.gtt_total_entries * 4;
  590. intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
  591. gtt_map_size);
  592. if (!intel_private.gtt) {
  593. intel_private.driver->cleanup();
  594. iounmap(intel_private.registers);
  595. return -ENOMEM;
  596. }
  597. global_cache_flush(); /* FIXME: ? */
  598. intel_private.base.stolen_size = intel_gtt_stolen_size();
  599. intel_private.base.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;
  600. ret = intel_gtt_setup_scratch_page();
  601. if (ret != 0) {
  602. intel_gtt_cleanup();
  603. return ret;
  604. }
  605. return 0;
  606. }
  607. static int intel_fake_agp_fetch_size(void)
  608. {
  609. int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
  610. unsigned int aper_size;
  611. int i;
  612. aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
  613. / MB(1);
  614. for (i = 0; i < num_sizes; i++) {
  615. if (aper_size == intel_fake_agp_sizes[i].size) {
  616. agp_bridge->current_size =
  617. (void *) (intel_fake_agp_sizes + i);
  618. return aper_size;
  619. }
  620. }
  621. return 0;
  622. }
  623. static void i830_cleanup(void)
  624. {
  625. if (intel_private.i8xx_flush_page) {
  626. kunmap(intel_private.i8xx_flush_page);
  627. intel_private.i8xx_flush_page = NULL;
  628. }
  629. __free_page(intel_private.i8xx_page);
  630. intel_private.i8xx_page = NULL;
  631. }
  632. static void intel_i830_setup_flush(void)
  633. {
  634. /* return if we've already set the flush mechanism up */
  635. if (intel_private.i8xx_page)
  636. return;
  637. intel_private.i8xx_page = alloc_page(GFP_KERNEL);
  638. if (!intel_private.i8xx_page)
  639. return;
  640. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  641. if (!intel_private.i8xx_flush_page)
  642. i830_cleanup();
  643. }
  644. /* The chipset_flush interface needs to get data that has already been
  645. * flushed out of the CPU all the way out to main memory, because the GPU
  646. * doesn't snoop those buffers.
  647. *
  648. * The 8xx series doesn't have the same lovely interface for flushing the
  649. * chipset write buffers that the later chips do. According to the 865
  650. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  651. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  652. * that it'll push whatever was in there out. It appears to work.
  653. */
  654. static void i830_chipset_flush(void)
  655. {
  656. unsigned int *pg = intel_private.i8xx_flush_page;
  657. memset(pg, 0, 1024);
  658. if (cpu_has_clflush)
  659. clflush_cache_range(pg, 1024);
  660. else if (wbinvd_on_all_cpus() != 0)
  661. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  662. }
  663. static void i830_write_entry(dma_addr_t addr, unsigned int entry,
  664. unsigned int flags)
  665. {
  666. u32 pte_flags = I810_PTE_VALID;
  667. if (flags == AGP_USER_CACHED_MEMORY)
  668. pte_flags |= I830_PTE_SYSTEM_CACHED;
  669. writel(addr | pte_flags, intel_private.gtt + entry);
  670. }
  671. static bool intel_enable_gtt(void)
  672. {
  673. u32 gma_addr;
  674. u8 __iomem *reg;
  675. if (INTEL_GTT_GEN <= 2)
  676. pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
  677. &gma_addr);
  678. else
  679. pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
  680. &gma_addr);
  681. intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
  682. if (INTEL_GTT_GEN >= 6)
  683. return true;
  684. if (INTEL_GTT_GEN == 2) {
  685. u16 gmch_ctrl;
  686. pci_read_config_word(intel_private.bridge_dev,
  687. I830_GMCH_CTRL, &gmch_ctrl);
  688. gmch_ctrl |= I830_GMCH_ENABLED;
  689. pci_write_config_word(intel_private.bridge_dev,
  690. I830_GMCH_CTRL, gmch_ctrl);
  691. pci_read_config_word(intel_private.bridge_dev,
  692. I830_GMCH_CTRL, &gmch_ctrl);
  693. if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
  694. dev_err(&intel_private.pcidev->dev,
  695. "failed to enable the GTT: GMCH_CTRL=%x\n",
  696. gmch_ctrl);
  697. return false;
  698. }
  699. }
  700. /* On the resume path we may be adjusting the PGTBL value, so
  701. * be paranoid and flush all chipset write buffers...
  702. */
  703. if (INTEL_GTT_GEN >= 3)
  704. writel(0, intel_private.registers+GFX_FLSH_CNTL);
  705. reg = intel_private.registers+I810_PGETBL_CTL;
  706. writel(intel_private.PGETBL_save, reg);
  707. if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
  708. dev_err(&intel_private.pcidev->dev,
  709. "failed to enable the GTT: PGETBL=%x [expected %x]\n",
  710. readl(reg), intel_private.PGETBL_save);
  711. return false;
  712. }
  713. if (INTEL_GTT_GEN >= 3)
  714. writel(0, intel_private.registers+GFX_FLSH_CNTL);
  715. return true;
  716. }
  717. static int i830_setup(void)
  718. {
  719. u32 reg_addr;
  720. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  721. reg_addr &= 0xfff80000;
  722. intel_private.registers = ioremap(reg_addr, KB(64));
  723. if (!intel_private.registers)
  724. return -ENOMEM;
  725. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  726. intel_i830_setup_flush();
  727. return 0;
  728. }
  729. static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
  730. {
  731. agp_bridge->gatt_table_real = NULL;
  732. agp_bridge->gatt_table = NULL;
  733. agp_bridge->gatt_bus_addr = 0;
  734. return 0;
  735. }
  736. static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
  737. {
  738. return 0;
  739. }
  740. static int intel_fake_agp_configure(void)
  741. {
  742. if (!intel_enable_gtt())
  743. return -EIO;
  744. intel_private.clear_fake_agp = true;
  745. agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
  746. return 0;
  747. }
  748. static bool i830_check_flags(unsigned int flags)
  749. {
  750. switch (flags) {
  751. case 0:
  752. case AGP_PHYS_MEMORY:
  753. case AGP_USER_CACHED_MEMORY:
  754. case AGP_USER_MEMORY:
  755. return true;
  756. }
  757. return false;
  758. }
  759. void intel_gtt_insert_sg_entries(struct scatterlist *sg_list,
  760. unsigned int sg_len,
  761. unsigned int pg_start,
  762. unsigned int flags)
  763. {
  764. struct scatterlist *sg;
  765. unsigned int len, m;
  766. int i, j;
  767. j = pg_start;
  768. /* sg may merge pages, but we have to separate
  769. * per-page addr for GTT */
  770. for_each_sg(sg_list, sg, sg_len, i) {
  771. len = sg_dma_len(sg) >> PAGE_SHIFT;
  772. for (m = 0; m < len; m++) {
  773. dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  774. intel_private.driver->write_entry(addr,
  775. j, flags);
  776. j++;
  777. }
  778. }
  779. readl(intel_private.gtt+j-1);
  780. }
  781. EXPORT_SYMBOL(intel_gtt_insert_sg_entries);
  782. void intel_gtt_insert_pages(unsigned int first_entry, unsigned int num_entries,
  783. struct page **pages, unsigned int flags)
  784. {
  785. int i, j;
  786. for (i = 0, j = first_entry; i < num_entries; i++, j++) {
  787. dma_addr_t addr = page_to_phys(pages[i]);
  788. intel_private.driver->write_entry(addr,
  789. j, flags);
  790. }
  791. readl(intel_private.gtt+j-1);
  792. }
  793. EXPORT_SYMBOL(intel_gtt_insert_pages);
  794. static int intel_fake_agp_insert_entries(struct agp_memory *mem,
  795. off_t pg_start, int type)
  796. {
  797. int ret = -EINVAL;
  798. if (intel_private.clear_fake_agp) {
  799. int start = intel_private.base.stolen_size / PAGE_SIZE;
  800. int end = intel_private.base.gtt_mappable_entries;
  801. intel_gtt_clear_range(start, end - start);
  802. intel_private.clear_fake_agp = false;
  803. }
  804. if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
  805. return i810_insert_dcache_entries(mem, pg_start, type);
  806. if (mem->page_count == 0)
  807. goto out;
  808. if (pg_start + mem->page_count > intel_private.base.gtt_total_entries)
  809. goto out_err;
  810. if (type != mem->type)
  811. goto out_err;
  812. if (!intel_private.driver->check_flags(type))
  813. goto out_err;
  814. if (!mem->is_flushed)
  815. global_cache_flush();
  816. if (intel_private.base.needs_dmar) {
  817. ret = intel_gtt_map_memory(mem->pages, mem->page_count,
  818. &mem->sg_list, &mem->num_sg);
  819. if (ret != 0)
  820. return ret;
  821. intel_gtt_insert_sg_entries(mem->sg_list, mem->num_sg,
  822. pg_start, type);
  823. } else
  824. intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
  825. type);
  826. out:
  827. ret = 0;
  828. out_err:
  829. mem->is_flushed = true;
  830. return ret;
  831. }
  832. void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
  833. {
  834. unsigned int i;
  835. for (i = first_entry; i < (first_entry + num_entries); i++) {
  836. intel_private.driver->write_entry(intel_private.scratch_page_dma,
  837. i, 0);
  838. }
  839. readl(intel_private.gtt+i-1);
  840. }
  841. EXPORT_SYMBOL(intel_gtt_clear_range);
  842. static int intel_fake_agp_remove_entries(struct agp_memory *mem,
  843. off_t pg_start, int type)
  844. {
  845. if (mem->page_count == 0)
  846. return 0;
  847. intel_gtt_clear_range(pg_start, mem->page_count);
  848. if (intel_private.base.needs_dmar) {
  849. intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
  850. mem->sg_list = NULL;
  851. mem->num_sg = 0;
  852. }
  853. return 0;
  854. }
  855. static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
  856. int type)
  857. {
  858. struct agp_memory *new;
  859. if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
  860. if (pg_count != intel_private.num_dcache_entries)
  861. return NULL;
  862. new = agp_create_memory(1);
  863. if (new == NULL)
  864. return NULL;
  865. new->type = AGP_DCACHE_MEMORY;
  866. new->page_count = pg_count;
  867. new->num_scratch_pages = 0;
  868. agp_free_page_array(new);
  869. return new;
  870. }
  871. if (type == AGP_PHYS_MEMORY)
  872. return alloc_agpphysmem_i8xx(pg_count, type);
  873. /* always return NULL for other allocation types for now */
  874. return NULL;
  875. }
  876. static int intel_alloc_chipset_flush_resource(void)
  877. {
  878. int ret;
  879. ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  880. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  881. pcibios_align_resource, intel_private.bridge_dev);
  882. return ret;
  883. }
  884. static void intel_i915_setup_chipset_flush(void)
  885. {
  886. int ret;
  887. u32 temp;
  888. pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
  889. if (!(temp & 0x1)) {
  890. intel_alloc_chipset_flush_resource();
  891. intel_private.resource_valid = 1;
  892. pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  893. } else {
  894. temp &= ~1;
  895. intel_private.resource_valid = 1;
  896. intel_private.ifp_resource.start = temp;
  897. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  898. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  899. /* some BIOSes reserve this area in a pnp some don't */
  900. if (ret)
  901. intel_private.resource_valid = 0;
  902. }
  903. }
  904. static void intel_i965_g33_setup_chipset_flush(void)
  905. {
  906. u32 temp_hi, temp_lo;
  907. int ret;
  908. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
  909. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
  910. if (!(temp_lo & 0x1)) {
  911. intel_alloc_chipset_flush_resource();
  912. intel_private.resource_valid = 1;
  913. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
  914. upper_32_bits(intel_private.ifp_resource.start));
  915. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  916. } else {
  917. u64 l64;
  918. temp_lo &= ~0x1;
  919. l64 = ((u64)temp_hi << 32) | temp_lo;
  920. intel_private.resource_valid = 1;
  921. intel_private.ifp_resource.start = l64;
  922. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  923. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  924. /* some BIOSes reserve this area in a pnp some don't */
  925. if (ret)
  926. intel_private.resource_valid = 0;
  927. }
  928. }
  929. static void intel_i9xx_setup_flush(void)
  930. {
  931. /* return if already configured */
  932. if (intel_private.ifp_resource.start)
  933. return;
  934. if (INTEL_GTT_GEN == 6)
  935. return;
  936. /* setup a resource for this object */
  937. intel_private.ifp_resource.name = "Intel Flush Page";
  938. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  939. /* Setup chipset flush for 915 */
  940. if (IS_G33 || INTEL_GTT_GEN >= 4) {
  941. intel_i965_g33_setup_chipset_flush();
  942. } else {
  943. intel_i915_setup_chipset_flush();
  944. }
  945. if (intel_private.ifp_resource.start)
  946. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  947. if (!intel_private.i9xx_flush_page)
  948. dev_err(&intel_private.pcidev->dev,
  949. "can't ioremap flush page - no chipset flushing\n");
  950. }
  951. static void i9xx_cleanup(void)
  952. {
  953. if (intel_private.i9xx_flush_page)
  954. iounmap(intel_private.i9xx_flush_page);
  955. if (intel_private.resource_valid)
  956. release_resource(&intel_private.ifp_resource);
  957. intel_private.ifp_resource.start = 0;
  958. intel_private.resource_valid = 0;
  959. }
  960. static void i9xx_chipset_flush(void)
  961. {
  962. if (intel_private.i9xx_flush_page)
  963. writel(1, intel_private.i9xx_flush_page);
  964. }
  965. static void i965_write_entry(dma_addr_t addr,
  966. unsigned int entry,
  967. unsigned int flags)
  968. {
  969. u32 pte_flags;
  970. pte_flags = I810_PTE_VALID;
  971. if (flags == AGP_USER_CACHED_MEMORY)
  972. pte_flags |= I830_PTE_SYSTEM_CACHED;
  973. /* Shift high bits down */
  974. addr |= (addr >> 28) & 0xf0;
  975. writel(addr | pte_flags, intel_private.gtt + entry);
  976. }
  977. static bool gen6_check_flags(unsigned int flags)
  978. {
  979. return true;
  980. }
  981. static void gen6_write_entry(dma_addr_t addr, unsigned int entry,
  982. unsigned int flags)
  983. {
  984. unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
  985. unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
  986. u32 pte_flags;
  987. if (type_mask == AGP_USER_MEMORY)
  988. pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
  989. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
  990. pte_flags = GEN6_PTE_LLC_MLC | I810_PTE_VALID;
  991. if (gfdt)
  992. pte_flags |= GEN6_PTE_GFDT;
  993. } else { /* set 'normal'/'cached' to LLC by default */
  994. pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
  995. if (gfdt)
  996. pte_flags |= GEN6_PTE_GFDT;
  997. }
  998. /* gen6 has bit11-4 for physical addr bit39-32 */
  999. addr |= (addr >> 28) & 0xff0;
  1000. writel(addr | pte_flags, intel_private.gtt + entry);
  1001. }
  1002. static void gen6_cleanup(void)
  1003. {
  1004. }
  1005. static int i9xx_setup(void)
  1006. {
  1007. u32 reg_addr;
  1008. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
  1009. reg_addr &= 0xfff80000;
  1010. intel_private.registers = ioremap(reg_addr, 128 * 4096);
  1011. if (!intel_private.registers)
  1012. return -ENOMEM;
  1013. if (INTEL_GTT_GEN == 3) {
  1014. u32 gtt_addr;
  1015. pci_read_config_dword(intel_private.pcidev,
  1016. I915_PTEADDR, &gtt_addr);
  1017. intel_private.gtt_bus_addr = gtt_addr;
  1018. } else {
  1019. u32 gtt_offset;
  1020. switch (INTEL_GTT_GEN) {
  1021. case 5:
  1022. case 6:
  1023. gtt_offset = MB(2);
  1024. break;
  1025. case 4:
  1026. default:
  1027. gtt_offset = KB(512);
  1028. break;
  1029. }
  1030. intel_private.gtt_bus_addr = reg_addr + gtt_offset;
  1031. }
  1032. intel_i9xx_setup_flush();
  1033. return 0;
  1034. }
  1035. static const struct agp_bridge_driver intel_fake_agp_driver = {
  1036. .owner = THIS_MODULE,
  1037. .size_type = FIXED_APER_SIZE,
  1038. .aperture_sizes = intel_fake_agp_sizes,
  1039. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1040. .configure = intel_fake_agp_configure,
  1041. .fetch_size = intel_fake_agp_fetch_size,
  1042. .cleanup = intel_gtt_cleanup,
  1043. .agp_enable = intel_fake_agp_enable,
  1044. .cache_flush = global_cache_flush,
  1045. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1046. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1047. .insert_memory = intel_fake_agp_insert_entries,
  1048. .remove_memory = intel_fake_agp_remove_entries,
  1049. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1050. .free_by_type = intel_i810_free_by_type,
  1051. .agp_alloc_page = agp_generic_alloc_page,
  1052. .agp_alloc_pages = agp_generic_alloc_pages,
  1053. .agp_destroy_page = agp_generic_destroy_page,
  1054. .agp_destroy_pages = agp_generic_destroy_pages,
  1055. };
  1056. static const struct intel_gtt_driver i81x_gtt_driver = {
  1057. .gen = 1,
  1058. .has_pgtbl_enable = 1,
  1059. .dma_mask_size = 32,
  1060. .setup = i810_setup,
  1061. .cleanup = i810_cleanup,
  1062. .check_flags = i830_check_flags,
  1063. .write_entry = i810_write_entry,
  1064. };
  1065. static const struct intel_gtt_driver i8xx_gtt_driver = {
  1066. .gen = 2,
  1067. .has_pgtbl_enable = 1,
  1068. .setup = i830_setup,
  1069. .cleanup = i830_cleanup,
  1070. .write_entry = i830_write_entry,
  1071. .dma_mask_size = 32,
  1072. .check_flags = i830_check_flags,
  1073. .chipset_flush = i830_chipset_flush,
  1074. };
  1075. static const struct intel_gtt_driver i915_gtt_driver = {
  1076. .gen = 3,
  1077. .has_pgtbl_enable = 1,
  1078. .setup = i9xx_setup,
  1079. .cleanup = i9xx_cleanup,
  1080. /* i945 is the last gpu to need phys mem (for overlay and cursors). */
  1081. .write_entry = i830_write_entry,
  1082. .dma_mask_size = 32,
  1083. .check_flags = i830_check_flags,
  1084. .chipset_flush = i9xx_chipset_flush,
  1085. };
  1086. static const struct intel_gtt_driver g33_gtt_driver = {
  1087. .gen = 3,
  1088. .is_g33 = 1,
  1089. .setup = i9xx_setup,
  1090. .cleanup = i9xx_cleanup,
  1091. .write_entry = i965_write_entry,
  1092. .dma_mask_size = 36,
  1093. .check_flags = i830_check_flags,
  1094. .chipset_flush = i9xx_chipset_flush,
  1095. };
  1096. static const struct intel_gtt_driver pineview_gtt_driver = {
  1097. .gen = 3,
  1098. .is_pineview = 1, .is_g33 = 1,
  1099. .setup = i9xx_setup,
  1100. .cleanup = i9xx_cleanup,
  1101. .write_entry = i965_write_entry,
  1102. .dma_mask_size = 36,
  1103. .check_flags = i830_check_flags,
  1104. .chipset_flush = i9xx_chipset_flush,
  1105. };
  1106. static const struct intel_gtt_driver i965_gtt_driver = {
  1107. .gen = 4,
  1108. .has_pgtbl_enable = 1,
  1109. .setup = i9xx_setup,
  1110. .cleanup = i9xx_cleanup,
  1111. .write_entry = i965_write_entry,
  1112. .dma_mask_size = 36,
  1113. .check_flags = i830_check_flags,
  1114. .chipset_flush = i9xx_chipset_flush,
  1115. };
  1116. static const struct intel_gtt_driver g4x_gtt_driver = {
  1117. .gen = 5,
  1118. .setup = i9xx_setup,
  1119. .cleanup = i9xx_cleanup,
  1120. .write_entry = i965_write_entry,
  1121. .dma_mask_size = 36,
  1122. .check_flags = i830_check_flags,
  1123. .chipset_flush = i9xx_chipset_flush,
  1124. };
  1125. static const struct intel_gtt_driver ironlake_gtt_driver = {
  1126. .gen = 5,
  1127. .is_ironlake = 1,
  1128. .setup = i9xx_setup,
  1129. .cleanup = i9xx_cleanup,
  1130. .write_entry = i965_write_entry,
  1131. .dma_mask_size = 36,
  1132. .check_flags = i830_check_flags,
  1133. .chipset_flush = i9xx_chipset_flush,
  1134. };
  1135. static const struct intel_gtt_driver sandybridge_gtt_driver = {
  1136. .gen = 6,
  1137. .setup = i9xx_setup,
  1138. .cleanup = gen6_cleanup,
  1139. .write_entry = gen6_write_entry,
  1140. .dma_mask_size = 40,
  1141. .check_flags = gen6_check_flags,
  1142. .chipset_flush = i9xx_chipset_flush,
  1143. };
  1144. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1145. * driver and gmch_driver must be non-null, and find_gmch will determine
  1146. * which one should be used if a gmch_chip_id is present.
  1147. */
  1148. static const struct intel_gtt_driver_description {
  1149. unsigned int gmch_chip_id;
  1150. char *name;
  1151. const struct intel_gtt_driver *gtt_driver;
  1152. } intel_gtt_chipsets[] = {
  1153. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
  1154. &i81x_gtt_driver},
  1155. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
  1156. &i81x_gtt_driver},
  1157. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
  1158. &i81x_gtt_driver},
  1159. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
  1160. &i81x_gtt_driver},
  1161. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
  1162. &i8xx_gtt_driver},
  1163. { PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
  1164. &i8xx_gtt_driver},
  1165. { PCI_DEVICE_ID_INTEL_82854_IG, "854",
  1166. &i8xx_gtt_driver},
  1167. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
  1168. &i8xx_gtt_driver},
  1169. { PCI_DEVICE_ID_INTEL_82865_IG, "865",
  1170. &i8xx_gtt_driver},
  1171. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
  1172. &i915_gtt_driver },
  1173. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
  1174. &i915_gtt_driver },
  1175. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
  1176. &i915_gtt_driver },
  1177. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
  1178. &i915_gtt_driver },
  1179. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
  1180. &i915_gtt_driver },
  1181. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
  1182. &i915_gtt_driver },
  1183. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
  1184. &i965_gtt_driver },
  1185. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
  1186. &i965_gtt_driver },
  1187. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
  1188. &i965_gtt_driver },
  1189. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
  1190. &i965_gtt_driver },
  1191. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
  1192. &i965_gtt_driver },
  1193. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
  1194. &i965_gtt_driver },
  1195. { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
  1196. &g33_gtt_driver },
  1197. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
  1198. &g33_gtt_driver },
  1199. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
  1200. &g33_gtt_driver },
  1201. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
  1202. &pineview_gtt_driver },
  1203. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
  1204. &pineview_gtt_driver },
  1205. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
  1206. &g4x_gtt_driver },
  1207. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
  1208. &g4x_gtt_driver },
  1209. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
  1210. &g4x_gtt_driver },
  1211. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
  1212. &g4x_gtt_driver },
  1213. { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
  1214. &g4x_gtt_driver },
  1215. { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
  1216. &g4x_gtt_driver },
  1217. { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
  1218. &g4x_gtt_driver },
  1219. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1220. "HD Graphics", &ironlake_gtt_driver },
  1221. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1222. "HD Graphics", &ironlake_gtt_driver },
  1223. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
  1224. "Sandybridge", &sandybridge_gtt_driver },
  1225. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
  1226. "Sandybridge", &sandybridge_gtt_driver },
  1227. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
  1228. "Sandybridge", &sandybridge_gtt_driver },
  1229. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
  1230. "Sandybridge", &sandybridge_gtt_driver },
  1231. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
  1232. "Sandybridge", &sandybridge_gtt_driver },
  1233. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
  1234. "Sandybridge", &sandybridge_gtt_driver },
  1235. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
  1236. "Sandybridge", &sandybridge_gtt_driver },
  1237. { 0, NULL, NULL }
  1238. };
  1239. static int find_gmch(u16 device)
  1240. {
  1241. struct pci_dev *gmch_device;
  1242. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1243. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1244. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1245. device, gmch_device);
  1246. }
  1247. if (!gmch_device)
  1248. return 0;
  1249. intel_private.pcidev = gmch_device;
  1250. return 1;
  1251. }
  1252. int intel_gmch_probe(struct pci_dev *pdev,
  1253. struct agp_bridge_data *bridge)
  1254. {
  1255. int i, mask;
  1256. intel_private.driver = NULL;
  1257. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1258. if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1259. intel_private.driver =
  1260. intel_gtt_chipsets[i].gtt_driver;
  1261. break;
  1262. }
  1263. }
  1264. if (!intel_private.driver)
  1265. return 0;
  1266. bridge->driver = &intel_fake_agp_driver;
  1267. bridge->dev_private_data = &intel_private;
  1268. bridge->dev = pdev;
  1269. intel_private.bridge_dev = pci_dev_get(pdev);
  1270. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1271. mask = intel_private.driver->dma_mask_size;
  1272. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  1273. dev_err(&intel_private.pcidev->dev,
  1274. "set gfx device dma mask %d-bit failed!\n", mask);
  1275. else
  1276. pci_set_consistent_dma_mask(intel_private.pcidev,
  1277. DMA_BIT_MASK(mask));
  1278. /*if (bridge->driver == &intel_810_driver)
  1279. return 1;*/
  1280. if (intel_gtt_init() != 0)
  1281. return 0;
  1282. return 1;
  1283. }
  1284. EXPORT_SYMBOL(intel_gmch_probe);
  1285. const struct intel_gtt *intel_gtt_get(void)
  1286. {
  1287. return &intel_private.base;
  1288. }
  1289. EXPORT_SYMBOL(intel_gtt_get);
  1290. void intel_gtt_chipset_flush(void)
  1291. {
  1292. if (intel_private.driver->chipset_flush)
  1293. intel_private.driver->chipset_flush();
  1294. }
  1295. EXPORT_SYMBOL(intel_gtt_chipset_flush);
  1296. void intel_gmch_remove(struct pci_dev *pdev)
  1297. {
  1298. if (intel_private.pcidev)
  1299. pci_dev_put(intel_private.pcidev);
  1300. if (intel_private.bridge_dev)
  1301. pci_dev_put(intel_private.bridge_dev);
  1302. }
  1303. EXPORT_SYMBOL(intel_gmch_remove);
  1304. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  1305. MODULE_LICENSE("GPL and additional rights");