x2apic_uv_x.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV APIC functions (note: not an Intel compatible APIC)
  7. *
  8. * Copyright (C) 2007-2010 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #include <linux/cpumask.h>
  11. #include <linux/hardirq.h>
  12. #include <linux/proc_fs.h>
  13. #include <linux/threads.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/string.h>
  17. #include <linux/ctype.h>
  18. #include <linux/sched.h>
  19. #include <linux/timer.h>
  20. #include <linux/slab.h>
  21. #include <linux/cpu.h>
  22. #include <linux/init.h>
  23. #include <linux/io.h>
  24. #include <linux/pci.h>
  25. #include <linux/kdebug.h>
  26. #include <asm/uv/uv_mmrs.h>
  27. #include <asm/uv/uv_hub.h>
  28. #include <asm/current.h>
  29. #include <asm/pgtable.h>
  30. #include <asm/uv/bios.h>
  31. #include <asm/uv/uv.h>
  32. #include <asm/apic.h>
  33. #include <asm/ipi.h>
  34. #include <asm/smp.h>
  35. #include <asm/x86_init.h>
  36. DEFINE_PER_CPU(int, x2apic_extra_bits);
  37. #define PR_DEVEL(fmt, args...) pr_devel("%s: " fmt, __func__, args)
  38. static enum uv_system_type uv_system_type;
  39. static u64 gru_start_paddr, gru_end_paddr;
  40. static union uvh_apicid uvh_apicid;
  41. int uv_min_hub_revision_id;
  42. EXPORT_SYMBOL_GPL(uv_min_hub_revision_id);
  43. unsigned int uv_apicid_hibits;
  44. EXPORT_SYMBOL_GPL(uv_apicid_hibits);
  45. static DEFINE_SPINLOCK(uv_nmi_lock);
  46. static unsigned long __init uv_early_read_mmr(unsigned long addr)
  47. {
  48. unsigned long val, *mmr;
  49. mmr = early_ioremap(UV_LOCAL_MMR_BASE | addr, sizeof(*mmr));
  50. val = *mmr;
  51. early_iounmap(mmr, sizeof(*mmr));
  52. return val;
  53. }
  54. static inline bool is_GRU_range(u64 start, u64 end)
  55. {
  56. return start >= gru_start_paddr && end <= gru_end_paddr;
  57. }
  58. static bool uv_is_untracked_pat_range(u64 start, u64 end)
  59. {
  60. return is_ISA_range(start, end) || is_GRU_range(start, end);
  61. }
  62. static int __init early_get_pnodeid(void)
  63. {
  64. union uvh_node_id_u node_id;
  65. union uvh_rh_gam_config_mmr_u m_n_config;
  66. int pnode;
  67. /* Currently, all blades have same revision number */
  68. node_id.v = uv_early_read_mmr(UVH_NODE_ID);
  69. m_n_config.v = uv_early_read_mmr(UVH_RH_GAM_CONFIG_MMR);
  70. uv_min_hub_revision_id = node_id.s.revision;
  71. pnode = (node_id.s.node_id >> 1) & ((1 << m_n_config.s.n_skt) - 1);
  72. return pnode;
  73. }
  74. static void __init early_get_apic_pnode_shift(void)
  75. {
  76. uvh_apicid.v = uv_early_read_mmr(UVH_APICID);
  77. if (!uvh_apicid.v)
  78. /*
  79. * Old bios, use default value
  80. */
  81. uvh_apicid.s.pnode_shift = UV_APIC_PNODE_SHIFT;
  82. }
  83. /*
  84. * Add an extra bit as dictated by bios to the destination apicid of
  85. * interrupts potentially passing through the UV HUB. This prevents
  86. * a deadlock between interrupts and IO port operations.
  87. */
  88. static void __init uv_set_apicid_hibit(void)
  89. {
  90. union uvh_lb_target_physical_apic_id_mask_u apicid_mask;
  91. apicid_mask.v = uv_early_read_mmr(UVH_LB_TARGET_PHYSICAL_APIC_ID_MASK);
  92. uv_apicid_hibits = apicid_mask.s.bit_enables & UV_APICID_HIBIT_MASK;
  93. }
  94. static int __init uv_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
  95. {
  96. int pnodeid;
  97. if (!strcmp(oem_id, "SGI")) {
  98. pnodeid = early_get_pnodeid();
  99. early_get_apic_pnode_shift();
  100. x86_platform.is_untracked_pat_range = uv_is_untracked_pat_range;
  101. x86_platform.nmi_init = uv_nmi_init;
  102. if (!strcmp(oem_table_id, "UVL"))
  103. uv_system_type = UV_LEGACY_APIC;
  104. else if (!strcmp(oem_table_id, "UVX"))
  105. uv_system_type = UV_X2APIC;
  106. else if (!strcmp(oem_table_id, "UVH")) {
  107. __this_cpu_write(x2apic_extra_bits,
  108. pnodeid << uvh_apicid.s.pnode_shift);
  109. uv_system_type = UV_NON_UNIQUE_APIC;
  110. uv_set_apicid_hibit();
  111. return 1;
  112. }
  113. }
  114. return 0;
  115. }
  116. enum uv_system_type get_uv_system_type(void)
  117. {
  118. return uv_system_type;
  119. }
  120. int is_uv_system(void)
  121. {
  122. return uv_system_type != UV_NONE;
  123. }
  124. EXPORT_SYMBOL_GPL(is_uv_system);
  125. DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
  126. EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);
  127. struct uv_blade_info *uv_blade_info;
  128. EXPORT_SYMBOL_GPL(uv_blade_info);
  129. short *uv_node_to_blade;
  130. EXPORT_SYMBOL_GPL(uv_node_to_blade);
  131. short *uv_cpu_to_blade;
  132. EXPORT_SYMBOL_GPL(uv_cpu_to_blade);
  133. short uv_possible_blades;
  134. EXPORT_SYMBOL_GPL(uv_possible_blades);
  135. unsigned long sn_rtc_cycles_per_second;
  136. EXPORT_SYMBOL(sn_rtc_cycles_per_second);
  137. static const struct cpumask *uv_target_cpus(void)
  138. {
  139. return cpu_online_mask;
  140. }
  141. static void uv_vector_allocation_domain(int cpu, struct cpumask *retmask)
  142. {
  143. cpumask_clear(retmask);
  144. cpumask_set_cpu(cpu, retmask);
  145. }
  146. static int __cpuinit uv_wakeup_secondary(int phys_apicid, unsigned long start_rip)
  147. {
  148. #ifdef CONFIG_SMP
  149. unsigned long val;
  150. int pnode;
  151. pnode = uv_apicid_to_pnode(phys_apicid);
  152. phys_apicid |= uv_apicid_hibits;
  153. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  154. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  155. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  156. APIC_DM_INIT;
  157. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  158. mdelay(10);
  159. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  160. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  161. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  162. APIC_DM_STARTUP;
  163. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  164. atomic_set(&init_deasserted, 1);
  165. #endif
  166. return 0;
  167. }
  168. static void uv_send_IPI_one(int cpu, int vector)
  169. {
  170. unsigned long apicid;
  171. int pnode;
  172. apicid = per_cpu(x86_cpu_to_apicid, cpu);
  173. pnode = uv_apicid_to_pnode(apicid);
  174. uv_hub_send_ipi(pnode, apicid, vector);
  175. }
  176. static void uv_send_IPI_mask(const struct cpumask *mask, int vector)
  177. {
  178. unsigned int cpu;
  179. for_each_cpu(cpu, mask)
  180. uv_send_IPI_one(cpu, vector);
  181. }
  182. static void uv_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
  183. {
  184. unsigned int this_cpu = smp_processor_id();
  185. unsigned int cpu;
  186. for_each_cpu(cpu, mask) {
  187. if (cpu != this_cpu)
  188. uv_send_IPI_one(cpu, vector);
  189. }
  190. }
  191. static void uv_send_IPI_allbutself(int vector)
  192. {
  193. unsigned int this_cpu = smp_processor_id();
  194. unsigned int cpu;
  195. for_each_online_cpu(cpu) {
  196. if (cpu != this_cpu)
  197. uv_send_IPI_one(cpu, vector);
  198. }
  199. }
  200. static void uv_send_IPI_all(int vector)
  201. {
  202. uv_send_IPI_mask(cpu_online_mask, vector);
  203. }
  204. static int uv_apic_id_registered(void)
  205. {
  206. return 1;
  207. }
  208. static void uv_init_apic_ldr(void)
  209. {
  210. }
  211. static unsigned int uv_cpu_mask_to_apicid(const struct cpumask *cpumask)
  212. {
  213. /*
  214. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  215. * May as well be the first.
  216. */
  217. int cpu = cpumask_first(cpumask);
  218. if ((unsigned)cpu < nr_cpu_ids)
  219. return per_cpu(x86_cpu_to_apicid, cpu) | uv_apicid_hibits;
  220. else
  221. return BAD_APICID;
  222. }
  223. static unsigned int
  224. uv_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  225. const struct cpumask *andmask)
  226. {
  227. int cpu;
  228. /*
  229. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  230. * May as well be the first.
  231. */
  232. for_each_cpu_and(cpu, cpumask, andmask) {
  233. if (cpumask_test_cpu(cpu, cpu_online_mask))
  234. break;
  235. }
  236. return per_cpu(x86_cpu_to_apicid, cpu) | uv_apicid_hibits;
  237. }
  238. static unsigned int x2apic_get_apic_id(unsigned long x)
  239. {
  240. unsigned int id;
  241. WARN_ON(preemptible() && num_online_cpus() > 1);
  242. id = x | __this_cpu_read(x2apic_extra_bits);
  243. return id;
  244. }
  245. static unsigned long set_apic_id(unsigned int id)
  246. {
  247. unsigned long x;
  248. /* maskout x2apic_extra_bits ? */
  249. x = id;
  250. return x;
  251. }
  252. static unsigned int uv_read_apic_id(void)
  253. {
  254. return x2apic_get_apic_id(apic_read(APIC_ID));
  255. }
  256. static int uv_phys_pkg_id(int initial_apicid, int index_msb)
  257. {
  258. return uv_read_apic_id() >> index_msb;
  259. }
  260. static void uv_send_IPI_self(int vector)
  261. {
  262. apic_write(APIC_SELF_IPI, vector);
  263. }
  264. struct apic __refdata apic_x2apic_uv_x = {
  265. .name = "UV large system",
  266. .probe = NULL,
  267. .acpi_madt_oem_check = uv_acpi_madt_oem_check,
  268. .apic_id_registered = uv_apic_id_registered,
  269. .irq_delivery_mode = dest_Fixed,
  270. .irq_dest_mode = 0, /* physical */
  271. .target_cpus = uv_target_cpus,
  272. .disable_esr = 0,
  273. .dest_logical = APIC_DEST_LOGICAL,
  274. .check_apicid_used = NULL,
  275. .check_apicid_present = NULL,
  276. .vector_allocation_domain = uv_vector_allocation_domain,
  277. .init_apic_ldr = uv_init_apic_ldr,
  278. .ioapic_phys_id_map = NULL,
  279. .setup_apic_routing = NULL,
  280. .multi_timer_check = NULL,
  281. .apicid_to_node = NULL,
  282. .cpu_to_logical_apicid = NULL,
  283. .cpu_present_to_apicid = default_cpu_present_to_apicid,
  284. .apicid_to_cpu_present = NULL,
  285. .setup_portio_remap = NULL,
  286. .check_phys_apicid_present = default_check_phys_apicid_present,
  287. .enable_apic_mode = NULL,
  288. .phys_pkg_id = uv_phys_pkg_id,
  289. .mps_oem_check = NULL,
  290. .get_apic_id = x2apic_get_apic_id,
  291. .set_apic_id = set_apic_id,
  292. .apic_id_mask = 0xFFFFFFFFu,
  293. .cpu_mask_to_apicid = uv_cpu_mask_to_apicid,
  294. .cpu_mask_to_apicid_and = uv_cpu_mask_to_apicid_and,
  295. .send_IPI_mask = uv_send_IPI_mask,
  296. .send_IPI_mask_allbutself = uv_send_IPI_mask_allbutself,
  297. .send_IPI_allbutself = uv_send_IPI_allbutself,
  298. .send_IPI_all = uv_send_IPI_all,
  299. .send_IPI_self = uv_send_IPI_self,
  300. .wakeup_secondary_cpu = uv_wakeup_secondary,
  301. .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
  302. .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
  303. .wait_for_init_deassert = NULL,
  304. .smp_callin_clear_local_apic = NULL,
  305. .inquire_remote_apic = NULL,
  306. .read = native_apic_msr_read,
  307. .write = native_apic_msr_write,
  308. .icr_read = native_x2apic_icr_read,
  309. .icr_write = native_x2apic_icr_write,
  310. .wait_icr_idle = native_x2apic_wait_icr_idle,
  311. .safe_wait_icr_idle = native_safe_x2apic_wait_icr_idle,
  312. };
  313. static __cpuinit void set_x2apic_extra_bits(int pnode)
  314. {
  315. __this_cpu_write(x2apic_extra_bits, pnode << uvh_apicid.s.pnode_shift);
  316. }
  317. /*
  318. * Called on boot cpu.
  319. */
  320. static __init int boot_pnode_to_blade(int pnode)
  321. {
  322. int blade;
  323. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  324. if (pnode == uv_blade_info[blade].pnode)
  325. return blade;
  326. BUG();
  327. }
  328. struct redir_addr {
  329. unsigned long redirect;
  330. unsigned long alias;
  331. };
  332. #define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT
  333. static __initdata struct redir_addr redir_addrs[] = {
  334. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR},
  335. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR},
  336. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR},
  337. };
  338. static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
  339. {
  340. union uvh_rh_gam_alias210_overlay_config_2_mmr_u alias;
  341. union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
  342. int i;
  343. for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
  344. alias.v = uv_read_local_mmr(redir_addrs[i].alias);
  345. if (alias.s.enable && alias.s.base == 0) {
  346. *size = (1UL << alias.s.m_alias);
  347. redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
  348. *base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
  349. return;
  350. }
  351. }
  352. *base = *size = 0;
  353. }
  354. enum map_type {map_wb, map_uc};
  355. static __init void map_high(char *id, unsigned long base, int pshift,
  356. int bshift, int max_pnode, enum map_type map_type)
  357. {
  358. unsigned long bytes, paddr;
  359. paddr = base << pshift;
  360. bytes = (1UL << bshift) * (max_pnode + 1);
  361. printk(KERN_INFO "UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr,
  362. paddr + bytes);
  363. if (map_type == map_uc)
  364. init_extra_mapping_uc(paddr, bytes);
  365. else
  366. init_extra_mapping_wb(paddr, bytes);
  367. }
  368. static __init void map_gru_high(int max_pnode)
  369. {
  370. union uvh_rh_gam_gru_overlay_config_mmr_u gru;
  371. int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
  372. gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
  373. if (gru.s.enable) {
  374. map_high("GRU", gru.s.base, shift, shift, max_pnode, map_wb);
  375. gru_start_paddr = ((u64)gru.s.base << shift);
  376. gru_end_paddr = gru_start_paddr + (1UL << shift) * (max_pnode + 1);
  377. }
  378. }
  379. static __init void map_mmr_high(int max_pnode)
  380. {
  381. union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
  382. int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;
  383. mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
  384. if (mmr.s.enable)
  385. map_high("MMR", mmr.s.base, shift, shift, max_pnode, map_uc);
  386. }
  387. static __init void map_mmioh_high(int max_pnode)
  388. {
  389. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  390. int shift = UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
  391. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  392. if (mmioh.s.enable)
  393. map_high("MMIOH", mmioh.s.base, shift, mmioh.s.m_io,
  394. max_pnode, map_uc);
  395. }
  396. static __init void map_low_mmrs(void)
  397. {
  398. init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
  399. init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
  400. }
  401. static __init void uv_rtc_init(void)
  402. {
  403. long status;
  404. u64 ticks_per_sec;
  405. status = uv_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK,
  406. &ticks_per_sec);
  407. if (status != BIOS_STATUS_SUCCESS || ticks_per_sec < 100000) {
  408. printk(KERN_WARNING
  409. "unable to determine platform RTC clock frequency, "
  410. "guessing.\n");
  411. /* BIOS gives wrong value for clock freq. so guess */
  412. sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
  413. } else
  414. sn_rtc_cycles_per_second = ticks_per_sec;
  415. }
  416. /*
  417. * percpu heartbeat timer
  418. */
  419. static void uv_heartbeat(unsigned long ignored)
  420. {
  421. struct timer_list *timer = &uv_hub_info->scir.timer;
  422. unsigned char bits = uv_hub_info->scir.state;
  423. /* flip heartbeat bit */
  424. bits ^= SCIR_CPU_HEARTBEAT;
  425. /* is this cpu idle? */
  426. if (idle_cpu(raw_smp_processor_id()))
  427. bits &= ~SCIR_CPU_ACTIVITY;
  428. else
  429. bits |= SCIR_CPU_ACTIVITY;
  430. /* update system controller interface reg */
  431. uv_set_scir_bits(bits);
  432. /* enable next timer period */
  433. mod_timer_pinned(timer, jiffies + SCIR_CPU_HB_INTERVAL);
  434. }
  435. static void __cpuinit uv_heartbeat_enable(int cpu)
  436. {
  437. while (!uv_cpu_hub_info(cpu)->scir.enabled) {
  438. struct timer_list *timer = &uv_cpu_hub_info(cpu)->scir.timer;
  439. uv_set_cpu_scir_bits(cpu, SCIR_CPU_HEARTBEAT|SCIR_CPU_ACTIVITY);
  440. setup_timer(timer, uv_heartbeat, cpu);
  441. timer->expires = jiffies + SCIR_CPU_HB_INTERVAL;
  442. add_timer_on(timer, cpu);
  443. uv_cpu_hub_info(cpu)->scir.enabled = 1;
  444. /* also ensure that boot cpu is enabled */
  445. cpu = 0;
  446. }
  447. }
  448. #ifdef CONFIG_HOTPLUG_CPU
  449. static void __cpuinit uv_heartbeat_disable(int cpu)
  450. {
  451. if (uv_cpu_hub_info(cpu)->scir.enabled) {
  452. uv_cpu_hub_info(cpu)->scir.enabled = 0;
  453. del_timer(&uv_cpu_hub_info(cpu)->scir.timer);
  454. }
  455. uv_set_cpu_scir_bits(cpu, 0xff);
  456. }
  457. /*
  458. * cpu hotplug notifier
  459. */
  460. static __cpuinit int uv_scir_cpu_notify(struct notifier_block *self,
  461. unsigned long action, void *hcpu)
  462. {
  463. long cpu = (long)hcpu;
  464. switch (action) {
  465. case CPU_ONLINE:
  466. uv_heartbeat_enable(cpu);
  467. break;
  468. case CPU_DOWN_PREPARE:
  469. uv_heartbeat_disable(cpu);
  470. break;
  471. default:
  472. break;
  473. }
  474. return NOTIFY_OK;
  475. }
  476. static __init void uv_scir_register_cpu_notifier(void)
  477. {
  478. hotcpu_notifier(uv_scir_cpu_notify, 0);
  479. }
  480. #else /* !CONFIG_HOTPLUG_CPU */
  481. static __init void uv_scir_register_cpu_notifier(void)
  482. {
  483. }
  484. static __init int uv_init_heartbeat(void)
  485. {
  486. int cpu;
  487. if (is_uv_system())
  488. for_each_online_cpu(cpu)
  489. uv_heartbeat_enable(cpu);
  490. return 0;
  491. }
  492. late_initcall(uv_init_heartbeat);
  493. #endif /* !CONFIG_HOTPLUG_CPU */
  494. /* Direct Legacy VGA I/O traffic to designated IOH */
  495. int uv_set_vga_state(struct pci_dev *pdev, bool decode,
  496. unsigned int command_bits, bool change_bridge)
  497. {
  498. int domain, bus, rc;
  499. PR_DEVEL("devfn %x decode %d cmd %x chg_brdg %d\n",
  500. pdev->devfn, decode, command_bits, change_bridge);
  501. if (!change_bridge)
  502. return 0;
  503. if ((command_bits & PCI_COMMAND_IO) == 0)
  504. return 0;
  505. domain = pci_domain_nr(pdev->bus);
  506. bus = pdev->bus->number;
  507. rc = uv_bios_set_legacy_vga_target(decode, domain, bus);
  508. PR_DEVEL("vga decode %d %x:%x, rc: %d\n", decode, domain, bus, rc);
  509. return rc;
  510. }
  511. /*
  512. * Called on each cpu to initialize the per_cpu UV data area.
  513. * FIXME: hotplug not supported yet
  514. */
  515. void __cpuinit uv_cpu_init(void)
  516. {
  517. /* CPU 0 initilization will be done via uv_system_init. */
  518. if (!uv_blade_info)
  519. return;
  520. uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;
  521. if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
  522. set_x2apic_extra_bits(uv_hub_info->pnode);
  523. }
  524. /*
  525. * When NMI is received, print a stack trace.
  526. */
  527. int uv_handle_nmi(struct notifier_block *self, unsigned long reason, void *data)
  528. {
  529. if (reason != DIE_NMIUNKNOWN)
  530. return NOTIFY_OK;
  531. if (in_crash_kexec)
  532. /* do nothing if entering the crash kernel */
  533. return NOTIFY_OK;
  534. /*
  535. * Use a lock so only one cpu prints at a time
  536. * to prevent intermixed output.
  537. */
  538. spin_lock(&uv_nmi_lock);
  539. pr_info("NMI stack dump cpu %u:\n", smp_processor_id());
  540. dump_stack();
  541. spin_unlock(&uv_nmi_lock);
  542. return NOTIFY_STOP;
  543. }
  544. static struct notifier_block uv_dump_stack_nmi_nb = {
  545. .notifier_call = uv_handle_nmi
  546. };
  547. void uv_register_nmi_notifier(void)
  548. {
  549. if (register_die_notifier(&uv_dump_stack_nmi_nb))
  550. printk(KERN_WARNING "UV NMI handler failed to register\n");
  551. }
  552. void uv_nmi_init(void)
  553. {
  554. unsigned int value;
  555. /*
  556. * Unmask NMI on all cpus
  557. */
  558. value = apic_read(APIC_LVT1) | APIC_DM_NMI;
  559. value &= ~APIC_LVT_MASKED;
  560. apic_write(APIC_LVT1, value);
  561. }
  562. void __init uv_system_init(void)
  563. {
  564. union uvh_rh_gam_config_mmr_u m_n_config;
  565. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  566. union uvh_node_id_u node_id;
  567. unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
  568. int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val, n_io;
  569. int gnode_extra, max_pnode = 0;
  570. unsigned long mmr_base, present, paddr;
  571. unsigned short pnode_mask, pnode_io_mask;
  572. map_low_mmrs();
  573. m_n_config.v = uv_read_local_mmr(UVH_RH_GAM_CONFIG_MMR );
  574. m_val = m_n_config.s.m_skt;
  575. n_val = m_n_config.s.n_skt;
  576. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  577. n_io = mmioh.s.n_io;
  578. mmr_base =
  579. uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
  580. ~UV_MMR_ENABLE;
  581. pnode_mask = (1 << n_val) - 1;
  582. pnode_io_mask = (1 << n_io) - 1;
  583. node_id.v = uv_read_local_mmr(UVH_NODE_ID);
  584. gnode_extra = (node_id.s.node_id & ~((1 << n_val) - 1)) >> 1;
  585. gnode_upper = ((unsigned long)gnode_extra << m_val);
  586. printk(KERN_INFO "UV: N %d, M %d, N_IO: %d, gnode_upper 0x%lx, gnode_extra 0x%x, pnode_mask 0x%x, pnode_io_mask 0x%x\n",
  587. n_val, m_val, n_io, gnode_upper, gnode_extra, pnode_mask, pnode_io_mask);
  588. printk(KERN_DEBUG "UV: global MMR base 0x%lx\n", mmr_base);
  589. for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
  590. uv_possible_blades +=
  591. hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
  592. printk(KERN_DEBUG "UV: Found %d blades\n", uv_num_possible_blades());
  593. bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
  594. uv_blade_info = kmalloc(bytes, GFP_KERNEL);
  595. BUG_ON(!uv_blade_info);
  596. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  597. uv_blade_info[blade].memory_nid = -1;
  598. get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);
  599. bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
  600. uv_node_to_blade = kmalloc(bytes, GFP_KERNEL);
  601. BUG_ON(!uv_node_to_blade);
  602. memset(uv_node_to_blade, 255, bytes);
  603. bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
  604. uv_cpu_to_blade = kmalloc(bytes, GFP_KERNEL);
  605. BUG_ON(!uv_cpu_to_blade);
  606. memset(uv_cpu_to_blade, 255, bytes);
  607. blade = 0;
  608. for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
  609. present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
  610. for (j = 0; j < 64; j++) {
  611. if (!test_bit(j, &present))
  612. continue;
  613. pnode = (i * 64 + j) & pnode_mask;
  614. uv_blade_info[blade].pnode = pnode;
  615. uv_blade_info[blade].nr_possible_cpus = 0;
  616. uv_blade_info[blade].nr_online_cpus = 0;
  617. max_pnode = max(pnode, max_pnode);
  618. blade++;
  619. }
  620. }
  621. uv_bios_init();
  622. uv_bios_get_sn_info(0, &uv_type, &sn_partition_id, &sn_coherency_id,
  623. &sn_region_size, &system_serial_number);
  624. uv_rtc_init();
  625. for_each_present_cpu(cpu) {
  626. int apicid = per_cpu(x86_cpu_to_apicid, cpu);
  627. nid = cpu_to_node(cpu);
  628. /*
  629. * apic_pnode_shift must be set before calling uv_apicid_to_pnode();
  630. */
  631. uv_cpu_hub_info(cpu)->pnode_mask = pnode_mask;
  632. uv_cpu_hub_info(cpu)->apic_pnode_shift = uvh_apicid.s.pnode_shift;
  633. pnode = uv_apicid_to_pnode(apicid);
  634. blade = boot_pnode_to_blade(pnode);
  635. lcpu = uv_blade_info[blade].nr_possible_cpus;
  636. uv_blade_info[blade].nr_possible_cpus++;
  637. /* Any node on the blade, else will contain -1. */
  638. uv_blade_info[blade].memory_nid = nid;
  639. uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
  640. uv_cpu_hub_info(cpu)->lowmem_remap_top = lowmem_redir_size;
  641. uv_cpu_hub_info(cpu)->m_val = m_val;
  642. uv_cpu_hub_info(cpu)->n_val = n_val;
  643. uv_cpu_hub_info(cpu)->numa_blade_id = blade;
  644. uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
  645. uv_cpu_hub_info(cpu)->pnode = pnode;
  646. uv_cpu_hub_info(cpu)->gpa_mask = (1UL << (m_val + n_val)) - 1;
  647. uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
  648. uv_cpu_hub_info(cpu)->gnode_extra = gnode_extra;
  649. uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
  650. uv_cpu_hub_info(cpu)->coherency_domain_number = sn_coherency_id;
  651. uv_cpu_hub_info(cpu)->scir.offset = uv_scir_offset(apicid);
  652. uv_node_to_blade[nid] = blade;
  653. uv_cpu_to_blade[cpu] = blade;
  654. }
  655. /* Add blade/pnode info for nodes without cpus */
  656. for_each_online_node(nid) {
  657. if (uv_node_to_blade[nid] >= 0)
  658. continue;
  659. paddr = node_start_pfn(nid) << PAGE_SHIFT;
  660. paddr = uv_soc_phys_ram_to_gpa(paddr);
  661. pnode = (paddr >> m_val) & pnode_mask;
  662. blade = boot_pnode_to_blade(pnode);
  663. uv_node_to_blade[nid] = blade;
  664. }
  665. map_gru_high(max_pnode);
  666. map_mmr_high(max_pnode);
  667. map_mmioh_high(max_pnode & pnode_io_mask);
  668. uv_cpu_init();
  669. uv_scir_register_cpu_notifier();
  670. uv_register_nmi_notifier();
  671. proc_mkdir("sgi_uv", NULL);
  672. /* register Legacy VGA I/O redirection handler */
  673. pci_register_set_vga_state(uv_set_vga_state);
  674. }