x2apic_uv_x.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV APIC functions (note: not an Intel compatible APIC)
  7. *
  8. * Copyright (C) 2007-2010 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #include <linux/cpumask.h>
  11. #include <linux/hardirq.h>
  12. #include <linux/proc_fs.h>
  13. #include <linux/threads.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/string.h>
  17. #include <linux/ctype.h>
  18. #include <linux/sched.h>
  19. #include <linux/timer.h>
  20. #include <linux/slab.h>
  21. #include <linux/cpu.h>
  22. #include <linux/init.h>
  23. #include <linux/io.h>
  24. #include <linux/pci.h>
  25. #include <linux/kdebug.h>
  26. #include <linux/delay.h>
  27. #include <linux/crash_dump.h>
  28. #include <asm/uv/uv_mmrs.h>
  29. #include <asm/uv/uv_hub.h>
  30. #include <asm/current.h>
  31. #include <asm/pgtable.h>
  32. #include <asm/uv/bios.h>
  33. #include <asm/uv/uv.h>
  34. #include <asm/apic.h>
  35. #include <asm/ipi.h>
  36. #include <asm/smp.h>
  37. #include <asm/x86_init.h>
  38. #include <asm/emergency-restart.h>
  39. #include <asm/nmi.h>
  40. /* BMC sets a bit this MMR non-zero before sending an NMI */
  41. #define UVH_NMI_MMR UVH_SCRATCH5
  42. #define UVH_NMI_MMR_CLEAR (UVH_NMI_MMR + 8)
  43. #define UV_NMI_PENDING_MASK (1UL << 63)
  44. DEFINE_PER_CPU(unsigned long, cpu_last_nmi_count);
  45. DEFINE_PER_CPU(int, x2apic_extra_bits);
  46. #define PR_DEVEL(fmt, args...) pr_devel("%s: " fmt, __func__, args)
  47. static enum uv_system_type uv_system_type;
  48. static u64 gru_start_paddr, gru_end_paddr;
  49. static union uvh_apicid uvh_apicid;
  50. int uv_min_hub_revision_id;
  51. EXPORT_SYMBOL_GPL(uv_min_hub_revision_id);
  52. unsigned int uv_apicid_hibits;
  53. EXPORT_SYMBOL_GPL(uv_apicid_hibits);
  54. static DEFINE_SPINLOCK(uv_nmi_lock);
  55. static struct apic apic_x2apic_uv_x;
  56. static unsigned long __init uv_early_read_mmr(unsigned long addr)
  57. {
  58. unsigned long val, *mmr;
  59. mmr = early_ioremap(UV_LOCAL_MMR_BASE | addr, sizeof(*mmr));
  60. val = *mmr;
  61. early_iounmap(mmr, sizeof(*mmr));
  62. return val;
  63. }
  64. static inline bool is_GRU_range(u64 start, u64 end)
  65. {
  66. return start >= gru_start_paddr && end <= gru_end_paddr;
  67. }
  68. static bool uv_is_untracked_pat_range(u64 start, u64 end)
  69. {
  70. return is_ISA_range(start, end) || is_GRU_range(start, end);
  71. }
  72. static int __init early_get_pnodeid(void)
  73. {
  74. union uvh_node_id_u node_id;
  75. union uvh_rh_gam_config_mmr_u m_n_config;
  76. int pnode;
  77. /* Currently, all blades have same revision number */
  78. node_id.v = uv_early_read_mmr(UVH_NODE_ID);
  79. m_n_config.v = uv_early_read_mmr(UVH_RH_GAM_CONFIG_MMR);
  80. uv_min_hub_revision_id = node_id.s.revision;
  81. pnode = (node_id.s.node_id >> 1) & ((1 << m_n_config.s.n_skt) - 1);
  82. return pnode;
  83. }
  84. static void __init early_get_apic_pnode_shift(void)
  85. {
  86. uvh_apicid.v = uv_early_read_mmr(UVH_APICID);
  87. if (!uvh_apicid.v)
  88. /*
  89. * Old bios, use default value
  90. */
  91. uvh_apicid.s.pnode_shift = UV_APIC_PNODE_SHIFT;
  92. }
  93. /*
  94. * Add an extra bit as dictated by bios to the destination apicid of
  95. * interrupts potentially passing through the UV HUB. This prevents
  96. * a deadlock between interrupts and IO port operations.
  97. */
  98. static void __init uv_set_apicid_hibit(void)
  99. {
  100. union uvh_lb_target_physical_apic_id_mask_u apicid_mask;
  101. apicid_mask.v = uv_early_read_mmr(UVH_LB_TARGET_PHYSICAL_APIC_ID_MASK);
  102. uv_apicid_hibits = apicid_mask.s.bit_enables & UV_APICID_HIBIT_MASK;
  103. }
  104. static int __init uv_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
  105. {
  106. int pnodeid;
  107. if (!strcmp(oem_id, "SGI")) {
  108. pnodeid = early_get_pnodeid();
  109. early_get_apic_pnode_shift();
  110. x86_platform.is_untracked_pat_range = uv_is_untracked_pat_range;
  111. x86_platform.nmi_init = uv_nmi_init;
  112. if (!strcmp(oem_table_id, "UVL"))
  113. uv_system_type = UV_LEGACY_APIC;
  114. else if (!strcmp(oem_table_id, "UVX"))
  115. uv_system_type = UV_X2APIC;
  116. else if (!strcmp(oem_table_id, "UVH")) {
  117. __this_cpu_write(x2apic_extra_bits,
  118. pnodeid << uvh_apicid.s.pnode_shift);
  119. uv_system_type = UV_NON_UNIQUE_APIC;
  120. uv_set_apicid_hibit();
  121. return 1;
  122. }
  123. }
  124. return 0;
  125. }
  126. enum uv_system_type get_uv_system_type(void)
  127. {
  128. return uv_system_type;
  129. }
  130. int is_uv_system(void)
  131. {
  132. return uv_system_type != UV_NONE;
  133. }
  134. EXPORT_SYMBOL_GPL(is_uv_system);
  135. DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
  136. EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);
  137. struct uv_blade_info *uv_blade_info;
  138. EXPORT_SYMBOL_GPL(uv_blade_info);
  139. short *uv_node_to_blade;
  140. EXPORT_SYMBOL_GPL(uv_node_to_blade);
  141. short *uv_cpu_to_blade;
  142. EXPORT_SYMBOL_GPL(uv_cpu_to_blade);
  143. short uv_possible_blades;
  144. EXPORT_SYMBOL_GPL(uv_possible_blades);
  145. unsigned long sn_rtc_cycles_per_second;
  146. EXPORT_SYMBOL(sn_rtc_cycles_per_second);
  147. static const struct cpumask *uv_target_cpus(void)
  148. {
  149. return cpu_online_mask;
  150. }
  151. static void uv_vector_allocation_domain(int cpu, struct cpumask *retmask)
  152. {
  153. cpumask_clear(retmask);
  154. cpumask_set_cpu(cpu, retmask);
  155. }
  156. static int __cpuinit uv_wakeup_secondary(int phys_apicid, unsigned long start_rip)
  157. {
  158. #ifdef CONFIG_SMP
  159. unsigned long val;
  160. int pnode;
  161. pnode = uv_apicid_to_pnode(phys_apicid);
  162. phys_apicid |= uv_apicid_hibits;
  163. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  164. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  165. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  166. APIC_DM_INIT;
  167. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  168. mdelay(10);
  169. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  170. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  171. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  172. APIC_DM_STARTUP;
  173. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  174. atomic_set(&init_deasserted, 1);
  175. #endif
  176. return 0;
  177. }
  178. static void uv_send_IPI_one(int cpu, int vector)
  179. {
  180. unsigned long apicid;
  181. int pnode;
  182. apicid = per_cpu(x86_cpu_to_apicid, cpu);
  183. pnode = uv_apicid_to_pnode(apicid);
  184. uv_hub_send_ipi(pnode, apicid, vector);
  185. }
  186. static void uv_send_IPI_mask(const struct cpumask *mask, int vector)
  187. {
  188. unsigned int cpu;
  189. for_each_cpu(cpu, mask)
  190. uv_send_IPI_one(cpu, vector);
  191. }
  192. static void uv_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
  193. {
  194. unsigned int this_cpu = smp_processor_id();
  195. unsigned int cpu;
  196. for_each_cpu(cpu, mask) {
  197. if (cpu != this_cpu)
  198. uv_send_IPI_one(cpu, vector);
  199. }
  200. }
  201. static void uv_send_IPI_allbutself(int vector)
  202. {
  203. unsigned int this_cpu = smp_processor_id();
  204. unsigned int cpu;
  205. for_each_online_cpu(cpu) {
  206. if (cpu != this_cpu)
  207. uv_send_IPI_one(cpu, vector);
  208. }
  209. }
  210. static void uv_send_IPI_all(int vector)
  211. {
  212. uv_send_IPI_mask(cpu_online_mask, vector);
  213. }
  214. static int uv_apic_id_registered(void)
  215. {
  216. return 1;
  217. }
  218. static void uv_init_apic_ldr(void)
  219. {
  220. }
  221. static unsigned int uv_cpu_mask_to_apicid(const struct cpumask *cpumask)
  222. {
  223. /*
  224. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  225. * May as well be the first.
  226. */
  227. int cpu = cpumask_first(cpumask);
  228. if ((unsigned)cpu < nr_cpu_ids)
  229. return per_cpu(x86_cpu_to_apicid, cpu) | uv_apicid_hibits;
  230. else
  231. return BAD_APICID;
  232. }
  233. static unsigned int
  234. uv_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  235. const struct cpumask *andmask)
  236. {
  237. int cpu;
  238. /*
  239. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  240. * May as well be the first.
  241. */
  242. for_each_cpu_and(cpu, cpumask, andmask) {
  243. if (cpumask_test_cpu(cpu, cpu_online_mask))
  244. break;
  245. }
  246. return per_cpu(x86_cpu_to_apicid, cpu) | uv_apicid_hibits;
  247. }
  248. static unsigned int x2apic_get_apic_id(unsigned long x)
  249. {
  250. unsigned int id;
  251. WARN_ON(preemptible() && num_online_cpus() > 1);
  252. id = x | __this_cpu_read(x2apic_extra_bits);
  253. return id;
  254. }
  255. static unsigned long set_apic_id(unsigned int id)
  256. {
  257. unsigned long x;
  258. /* maskout x2apic_extra_bits ? */
  259. x = id;
  260. return x;
  261. }
  262. static unsigned int uv_read_apic_id(void)
  263. {
  264. return x2apic_get_apic_id(apic_read(APIC_ID));
  265. }
  266. static int uv_phys_pkg_id(int initial_apicid, int index_msb)
  267. {
  268. return uv_read_apic_id() >> index_msb;
  269. }
  270. static void uv_send_IPI_self(int vector)
  271. {
  272. apic_write(APIC_SELF_IPI, vector);
  273. }
  274. static int uv_probe(void)
  275. {
  276. return apic == &apic_x2apic_uv_x;
  277. }
  278. static struct apic __refdata apic_x2apic_uv_x = {
  279. .name = "UV large system",
  280. .probe = uv_probe,
  281. .acpi_madt_oem_check = uv_acpi_madt_oem_check,
  282. .apic_id_registered = uv_apic_id_registered,
  283. .irq_delivery_mode = dest_Fixed,
  284. .irq_dest_mode = 0, /* physical */
  285. .target_cpus = uv_target_cpus,
  286. .disable_esr = 0,
  287. .dest_logical = APIC_DEST_LOGICAL,
  288. .check_apicid_used = NULL,
  289. .check_apicid_present = NULL,
  290. .vector_allocation_domain = uv_vector_allocation_domain,
  291. .init_apic_ldr = uv_init_apic_ldr,
  292. .ioapic_phys_id_map = NULL,
  293. .setup_apic_routing = NULL,
  294. .multi_timer_check = NULL,
  295. .cpu_present_to_apicid = default_cpu_present_to_apicid,
  296. .apicid_to_cpu_present = NULL,
  297. .setup_portio_remap = NULL,
  298. .check_phys_apicid_present = default_check_phys_apicid_present,
  299. .enable_apic_mode = NULL,
  300. .phys_pkg_id = uv_phys_pkg_id,
  301. .mps_oem_check = NULL,
  302. .get_apic_id = x2apic_get_apic_id,
  303. .set_apic_id = set_apic_id,
  304. .apic_id_mask = 0xFFFFFFFFu,
  305. .cpu_mask_to_apicid = uv_cpu_mask_to_apicid,
  306. .cpu_mask_to_apicid_and = uv_cpu_mask_to_apicid_and,
  307. .send_IPI_mask = uv_send_IPI_mask,
  308. .send_IPI_mask_allbutself = uv_send_IPI_mask_allbutself,
  309. .send_IPI_allbutself = uv_send_IPI_allbutself,
  310. .send_IPI_all = uv_send_IPI_all,
  311. .send_IPI_self = uv_send_IPI_self,
  312. .wakeup_secondary_cpu = uv_wakeup_secondary,
  313. .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
  314. .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
  315. .wait_for_init_deassert = NULL,
  316. .smp_callin_clear_local_apic = NULL,
  317. .inquire_remote_apic = NULL,
  318. .read = native_apic_msr_read,
  319. .write = native_apic_msr_write,
  320. .icr_read = native_x2apic_icr_read,
  321. .icr_write = native_x2apic_icr_write,
  322. .wait_icr_idle = native_x2apic_wait_icr_idle,
  323. .safe_wait_icr_idle = native_safe_x2apic_wait_icr_idle,
  324. };
  325. static __cpuinit void set_x2apic_extra_bits(int pnode)
  326. {
  327. __this_cpu_write(x2apic_extra_bits, pnode << uvh_apicid.s.pnode_shift);
  328. }
  329. /*
  330. * Called on boot cpu.
  331. */
  332. static __init int boot_pnode_to_blade(int pnode)
  333. {
  334. int blade;
  335. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  336. if (pnode == uv_blade_info[blade].pnode)
  337. return blade;
  338. BUG();
  339. }
  340. struct redir_addr {
  341. unsigned long redirect;
  342. unsigned long alias;
  343. };
  344. #define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT
  345. static __initdata struct redir_addr redir_addrs[] = {
  346. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR},
  347. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR},
  348. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR},
  349. };
  350. static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
  351. {
  352. union uvh_rh_gam_alias210_overlay_config_2_mmr_u alias;
  353. union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
  354. int i;
  355. for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
  356. alias.v = uv_read_local_mmr(redir_addrs[i].alias);
  357. if (alias.s.enable && alias.s.base == 0) {
  358. *size = (1UL << alias.s.m_alias);
  359. redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
  360. *base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
  361. return;
  362. }
  363. }
  364. *base = *size = 0;
  365. }
  366. enum map_type {map_wb, map_uc};
  367. static __init void map_high(char *id, unsigned long base, int pshift,
  368. int bshift, int max_pnode, enum map_type map_type)
  369. {
  370. unsigned long bytes, paddr;
  371. paddr = base << pshift;
  372. bytes = (1UL << bshift) * (max_pnode + 1);
  373. printk(KERN_INFO "UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr,
  374. paddr + bytes);
  375. if (map_type == map_uc)
  376. init_extra_mapping_uc(paddr, bytes);
  377. else
  378. init_extra_mapping_wb(paddr, bytes);
  379. }
  380. static __init void map_gru_high(int max_pnode)
  381. {
  382. union uvh_rh_gam_gru_overlay_config_mmr_u gru;
  383. int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
  384. gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
  385. if (gru.s.enable) {
  386. map_high("GRU", gru.s.base, shift, shift, max_pnode, map_wb);
  387. gru_start_paddr = ((u64)gru.s.base << shift);
  388. gru_end_paddr = gru_start_paddr + (1UL << shift) * (max_pnode + 1);
  389. }
  390. }
  391. static __init void map_mmr_high(int max_pnode)
  392. {
  393. union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
  394. int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;
  395. mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
  396. if (mmr.s.enable)
  397. map_high("MMR", mmr.s.base, shift, shift, max_pnode, map_uc);
  398. }
  399. static __init void map_mmioh_high(int max_pnode)
  400. {
  401. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  402. int shift = UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
  403. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  404. if (mmioh.s.enable)
  405. map_high("MMIOH", mmioh.s.base, shift, mmioh.s.m_io,
  406. max_pnode, map_uc);
  407. }
  408. static __init void map_low_mmrs(void)
  409. {
  410. init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
  411. init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
  412. }
  413. static __init void uv_rtc_init(void)
  414. {
  415. long status;
  416. u64 ticks_per_sec;
  417. status = uv_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK,
  418. &ticks_per_sec);
  419. if (status != BIOS_STATUS_SUCCESS || ticks_per_sec < 100000) {
  420. printk(KERN_WARNING
  421. "unable to determine platform RTC clock frequency, "
  422. "guessing.\n");
  423. /* BIOS gives wrong value for clock freq. so guess */
  424. sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
  425. } else
  426. sn_rtc_cycles_per_second = ticks_per_sec;
  427. }
  428. /*
  429. * percpu heartbeat timer
  430. */
  431. static void uv_heartbeat(unsigned long ignored)
  432. {
  433. struct timer_list *timer = &uv_hub_info->scir.timer;
  434. unsigned char bits = uv_hub_info->scir.state;
  435. /* flip heartbeat bit */
  436. bits ^= SCIR_CPU_HEARTBEAT;
  437. /* is this cpu idle? */
  438. if (idle_cpu(raw_smp_processor_id()))
  439. bits &= ~SCIR_CPU_ACTIVITY;
  440. else
  441. bits |= SCIR_CPU_ACTIVITY;
  442. /* update system controller interface reg */
  443. uv_set_scir_bits(bits);
  444. /* enable next timer period */
  445. mod_timer_pinned(timer, jiffies + SCIR_CPU_HB_INTERVAL);
  446. }
  447. static void __cpuinit uv_heartbeat_enable(int cpu)
  448. {
  449. while (!uv_cpu_hub_info(cpu)->scir.enabled) {
  450. struct timer_list *timer = &uv_cpu_hub_info(cpu)->scir.timer;
  451. uv_set_cpu_scir_bits(cpu, SCIR_CPU_HEARTBEAT|SCIR_CPU_ACTIVITY);
  452. setup_timer(timer, uv_heartbeat, cpu);
  453. timer->expires = jiffies + SCIR_CPU_HB_INTERVAL;
  454. add_timer_on(timer, cpu);
  455. uv_cpu_hub_info(cpu)->scir.enabled = 1;
  456. /* also ensure that boot cpu is enabled */
  457. cpu = 0;
  458. }
  459. }
  460. #ifdef CONFIG_HOTPLUG_CPU
  461. static void __cpuinit uv_heartbeat_disable(int cpu)
  462. {
  463. if (uv_cpu_hub_info(cpu)->scir.enabled) {
  464. uv_cpu_hub_info(cpu)->scir.enabled = 0;
  465. del_timer(&uv_cpu_hub_info(cpu)->scir.timer);
  466. }
  467. uv_set_cpu_scir_bits(cpu, 0xff);
  468. }
  469. /*
  470. * cpu hotplug notifier
  471. */
  472. static __cpuinit int uv_scir_cpu_notify(struct notifier_block *self,
  473. unsigned long action, void *hcpu)
  474. {
  475. long cpu = (long)hcpu;
  476. switch (action) {
  477. case CPU_ONLINE:
  478. uv_heartbeat_enable(cpu);
  479. break;
  480. case CPU_DOWN_PREPARE:
  481. uv_heartbeat_disable(cpu);
  482. break;
  483. default:
  484. break;
  485. }
  486. return NOTIFY_OK;
  487. }
  488. static __init void uv_scir_register_cpu_notifier(void)
  489. {
  490. hotcpu_notifier(uv_scir_cpu_notify, 0);
  491. }
  492. #else /* !CONFIG_HOTPLUG_CPU */
  493. static __init void uv_scir_register_cpu_notifier(void)
  494. {
  495. }
  496. static __init int uv_init_heartbeat(void)
  497. {
  498. int cpu;
  499. if (is_uv_system())
  500. for_each_online_cpu(cpu)
  501. uv_heartbeat_enable(cpu);
  502. return 0;
  503. }
  504. late_initcall(uv_init_heartbeat);
  505. #endif /* !CONFIG_HOTPLUG_CPU */
  506. /* Direct Legacy VGA I/O traffic to designated IOH */
  507. int uv_set_vga_state(struct pci_dev *pdev, bool decode,
  508. unsigned int command_bits, bool change_bridge)
  509. {
  510. int domain, bus, rc;
  511. PR_DEVEL("devfn %x decode %d cmd %x chg_brdg %d\n",
  512. pdev->devfn, decode, command_bits, change_bridge);
  513. if (!change_bridge)
  514. return 0;
  515. if ((command_bits & PCI_COMMAND_IO) == 0)
  516. return 0;
  517. domain = pci_domain_nr(pdev->bus);
  518. bus = pdev->bus->number;
  519. rc = uv_bios_set_legacy_vga_target(decode, domain, bus);
  520. PR_DEVEL("vga decode %d %x:%x, rc: %d\n", decode, domain, bus, rc);
  521. return rc;
  522. }
  523. /*
  524. * Called on each cpu to initialize the per_cpu UV data area.
  525. * FIXME: hotplug not supported yet
  526. */
  527. void __cpuinit uv_cpu_init(void)
  528. {
  529. /* CPU 0 initilization will be done via uv_system_init. */
  530. if (!uv_blade_info)
  531. return;
  532. uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;
  533. if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
  534. set_x2apic_extra_bits(uv_hub_info->pnode);
  535. }
  536. /*
  537. * When NMI is received, print a stack trace.
  538. */
  539. int uv_handle_nmi(struct notifier_block *self, unsigned long reason, void *data)
  540. {
  541. unsigned long real_uv_nmi;
  542. int bid;
  543. if (reason != DIE_NMIUNKNOWN)
  544. return NOTIFY_OK;
  545. if (in_crash_kexec)
  546. /* do nothing if entering the crash kernel */
  547. return NOTIFY_OK;
  548. /*
  549. * Each blade has an MMR that indicates when an NMI has been sent
  550. * to cpus on the blade. If an NMI is detected, atomically
  551. * clear the MMR and update a per-blade NMI count used to
  552. * cause each cpu on the blade to notice a new NMI.
  553. */
  554. bid = uv_numa_blade_id();
  555. real_uv_nmi = (uv_read_local_mmr(UVH_NMI_MMR) & UV_NMI_PENDING_MASK);
  556. if (unlikely(real_uv_nmi)) {
  557. spin_lock(&uv_blade_info[bid].nmi_lock);
  558. real_uv_nmi = (uv_read_local_mmr(UVH_NMI_MMR) & UV_NMI_PENDING_MASK);
  559. if (real_uv_nmi) {
  560. uv_blade_info[bid].nmi_count++;
  561. uv_write_local_mmr(UVH_NMI_MMR_CLEAR, UV_NMI_PENDING_MASK);
  562. }
  563. spin_unlock(&uv_blade_info[bid].nmi_lock);
  564. }
  565. if (likely(__get_cpu_var(cpu_last_nmi_count) == uv_blade_info[bid].nmi_count))
  566. return NOTIFY_DONE;
  567. __get_cpu_var(cpu_last_nmi_count) = uv_blade_info[bid].nmi_count;
  568. /*
  569. * Use a lock so only one cpu prints at a time.
  570. * This prevents intermixed output.
  571. */
  572. spin_lock(&uv_nmi_lock);
  573. pr_info("UV NMI stack dump cpu %u:\n", smp_processor_id());
  574. dump_stack();
  575. spin_unlock(&uv_nmi_lock);
  576. return NOTIFY_STOP;
  577. }
  578. static struct notifier_block uv_dump_stack_nmi_nb = {
  579. .notifier_call = uv_handle_nmi,
  580. .priority = NMI_LOCAL_LOW_PRIOR - 1,
  581. };
  582. void uv_register_nmi_notifier(void)
  583. {
  584. if (register_die_notifier(&uv_dump_stack_nmi_nb))
  585. printk(KERN_WARNING "UV NMI handler failed to register\n");
  586. }
  587. void uv_nmi_init(void)
  588. {
  589. unsigned int value;
  590. /*
  591. * Unmask NMI on all cpus
  592. */
  593. value = apic_read(APIC_LVT1) | APIC_DM_NMI;
  594. value &= ~APIC_LVT_MASKED;
  595. apic_write(APIC_LVT1, value);
  596. }
  597. void __init uv_system_init(void)
  598. {
  599. union uvh_rh_gam_config_mmr_u m_n_config;
  600. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  601. union uvh_node_id_u node_id;
  602. unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
  603. int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val, n_io;
  604. int gnode_extra, max_pnode = 0;
  605. unsigned long mmr_base, present, paddr;
  606. unsigned short pnode_mask, pnode_io_mask;
  607. map_low_mmrs();
  608. m_n_config.v = uv_read_local_mmr(UVH_RH_GAM_CONFIG_MMR );
  609. m_val = m_n_config.s.m_skt;
  610. n_val = m_n_config.s.n_skt;
  611. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  612. n_io = mmioh.s.n_io;
  613. mmr_base =
  614. uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
  615. ~UV_MMR_ENABLE;
  616. pnode_mask = (1 << n_val) - 1;
  617. pnode_io_mask = (1 << n_io) - 1;
  618. node_id.v = uv_read_local_mmr(UVH_NODE_ID);
  619. gnode_extra = (node_id.s.node_id & ~((1 << n_val) - 1)) >> 1;
  620. gnode_upper = ((unsigned long)gnode_extra << m_val);
  621. printk(KERN_INFO "UV: N %d, M %d, N_IO: %d, gnode_upper 0x%lx, gnode_extra 0x%x, pnode_mask 0x%x, pnode_io_mask 0x%x\n",
  622. n_val, m_val, n_io, gnode_upper, gnode_extra, pnode_mask, pnode_io_mask);
  623. printk(KERN_DEBUG "UV: global MMR base 0x%lx\n", mmr_base);
  624. for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
  625. uv_possible_blades +=
  626. hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
  627. printk(KERN_DEBUG "UV: Found %d blades\n", uv_num_possible_blades());
  628. bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
  629. uv_blade_info = kzalloc(bytes, GFP_KERNEL);
  630. BUG_ON(!uv_blade_info);
  631. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  632. uv_blade_info[blade].memory_nid = -1;
  633. get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);
  634. bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
  635. uv_node_to_blade = kmalloc(bytes, GFP_KERNEL);
  636. BUG_ON(!uv_node_to_blade);
  637. memset(uv_node_to_blade, 255, bytes);
  638. bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
  639. uv_cpu_to_blade = kmalloc(bytes, GFP_KERNEL);
  640. BUG_ON(!uv_cpu_to_blade);
  641. memset(uv_cpu_to_blade, 255, bytes);
  642. blade = 0;
  643. for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
  644. present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
  645. for (j = 0; j < 64; j++) {
  646. if (!test_bit(j, &present))
  647. continue;
  648. pnode = (i * 64 + j) & pnode_mask;
  649. uv_blade_info[blade].pnode = pnode;
  650. uv_blade_info[blade].nr_possible_cpus = 0;
  651. uv_blade_info[blade].nr_online_cpus = 0;
  652. spin_lock_init(&uv_blade_info[blade].nmi_lock);
  653. max_pnode = max(pnode, max_pnode);
  654. blade++;
  655. }
  656. }
  657. uv_bios_init();
  658. uv_bios_get_sn_info(0, &uv_type, &sn_partition_id, &sn_coherency_id,
  659. &sn_region_size, &system_serial_number);
  660. uv_rtc_init();
  661. for_each_present_cpu(cpu) {
  662. int apicid = per_cpu(x86_cpu_to_apicid, cpu);
  663. nid = cpu_to_node(cpu);
  664. /*
  665. * apic_pnode_shift must be set before calling uv_apicid_to_pnode();
  666. */
  667. uv_cpu_hub_info(cpu)->pnode_mask = pnode_mask;
  668. uv_cpu_hub_info(cpu)->apic_pnode_shift = uvh_apicid.s.pnode_shift;
  669. pnode = uv_apicid_to_pnode(apicid);
  670. blade = boot_pnode_to_blade(pnode);
  671. lcpu = uv_blade_info[blade].nr_possible_cpus;
  672. uv_blade_info[blade].nr_possible_cpus++;
  673. /* Any node on the blade, else will contain -1. */
  674. uv_blade_info[blade].memory_nid = nid;
  675. uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
  676. uv_cpu_hub_info(cpu)->lowmem_remap_top = lowmem_redir_size;
  677. uv_cpu_hub_info(cpu)->m_val = m_val;
  678. uv_cpu_hub_info(cpu)->n_val = n_val;
  679. uv_cpu_hub_info(cpu)->numa_blade_id = blade;
  680. uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
  681. uv_cpu_hub_info(cpu)->pnode = pnode;
  682. uv_cpu_hub_info(cpu)->gpa_mask = (1UL << (m_val + n_val)) - 1;
  683. uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
  684. uv_cpu_hub_info(cpu)->gnode_extra = gnode_extra;
  685. uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
  686. uv_cpu_hub_info(cpu)->coherency_domain_number = sn_coherency_id;
  687. uv_cpu_hub_info(cpu)->scir.offset = uv_scir_offset(apicid);
  688. uv_node_to_blade[nid] = blade;
  689. uv_cpu_to_blade[cpu] = blade;
  690. }
  691. /* Add blade/pnode info for nodes without cpus */
  692. for_each_online_node(nid) {
  693. if (uv_node_to_blade[nid] >= 0)
  694. continue;
  695. paddr = node_start_pfn(nid) << PAGE_SHIFT;
  696. paddr = uv_soc_phys_ram_to_gpa(paddr);
  697. pnode = (paddr >> m_val) & pnode_mask;
  698. blade = boot_pnode_to_blade(pnode);
  699. uv_node_to_blade[nid] = blade;
  700. }
  701. map_gru_high(max_pnode);
  702. map_mmr_high(max_pnode);
  703. map_mmioh_high(max_pnode & pnode_io_mask);
  704. uv_cpu_init();
  705. uv_scir_register_cpu_notifier();
  706. uv_register_nmi_notifier();
  707. proc_mkdir("sgi_uv", NULL);
  708. /* register Legacy VGA I/O redirection handler */
  709. pci_register_set_vga_state(uv_set_vga_state);
  710. /*
  711. * For a kdump kernel the reset must be BOOT_ACPI, not BOOT_EFI, as
  712. * EFI is not enabled in the kdump kernel.
  713. */
  714. if (is_kdump_kernel())
  715. reboot_type = BOOT_ACPI;
  716. }
  717. apic_driver(apic_x2apic_uv_x);