pci-common.c 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/string.h>
  21. #include <linux/init.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/export.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_pci.h>
  26. #include <linux/mm.h>
  27. #include <linux/list.h>
  28. #include <linux/syscalls.h>
  29. #include <linux/irq.h>
  30. #include <linux/vmalloc.h>
  31. #include <linux/slab.h>
  32. #include <linux/vgaarb.h>
  33. #include <asm/processor.h>
  34. #include <asm/io.h>
  35. #include <asm/prom.h>
  36. #include <asm/pci-bridge.h>
  37. #include <asm/byteorder.h>
  38. #include <asm/machdep.h>
  39. #include <asm/ppc-pci.h>
  40. #include <asm/eeh.h>
  41. static DEFINE_SPINLOCK(hose_spinlock);
  42. LIST_HEAD(hose_list);
  43. /* XXX kill that some day ... */
  44. static int global_phb_number; /* Global phb counter */
  45. /* ISA Memory physical address */
  46. resource_size_t isa_mem_base;
  47. static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
  48. void set_pci_dma_ops(struct dma_map_ops *dma_ops)
  49. {
  50. pci_dma_ops = dma_ops;
  51. }
  52. struct dma_map_ops *get_pci_dma_ops(void)
  53. {
  54. return pci_dma_ops;
  55. }
  56. EXPORT_SYMBOL(get_pci_dma_ops);
  57. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  58. {
  59. struct pci_controller *phb;
  60. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  61. if (phb == NULL)
  62. return NULL;
  63. spin_lock(&hose_spinlock);
  64. phb->global_number = global_phb_number++;
  65. list_add_tail(&phb->list_node, &hose_list);
  66. spin_unlock(&hose_spinlock);
  67. phb->dn = dev;
  68. phb->is_dynamic = mem_init_done;
  69. #ifdef CONFIG_PPC64
  70. if (dev) {
  71. int nid = of_node_to_nid(dev);
  72. if (nid < 0 || !node_online(nid))
  73. nid = -1;
  74. PHB_SET_NODE(phb, nid);
  75. }
  76. #endif
  77. return phb;
  78. }
  79. void pcibios_free_controller(struct pci_controller *phb)
  80. {
  81. spin_lock(&hose_spinlock);
  82. list_del(&phb->list_node);
  83. spin_unlock(&hose_spinlock);
  84. if (phb->is_dynamic)
  85. kfree(phb);
  86. }
  87. /*
  88. * The function is used to return the minimal alignment
  89. * for memory or I/O windows of the associated P2P bridge.
  90. * By default, 4KiB alignment for I/O windows and 1MiB for
  91. * memory windows.
  92. */
  93. resource_size_t pcibios_window_alignment(struct pci_bus *bus,
  94. unsigned long type)
  95. {
  96. if (ppc_md.pcibios_window_alignment)
  97. return ppc_md.pcibios_window_alignment(bus, type);
  98. /*
  99. * PCI core will figure out the default
  100. * alignment: 4KiB for I/O and 1MiB for
  101. * memory window.
  102. */
  103. return 1;
  104. }
  105. static resource_size_t pcibios_io_size(const struct pci_controller *hose)
  106. {
  107. #ifdef CONFIG_PPC64
  108. return hose->pci_io_size;
  109. #else
  110. return resource_size(&hose->io_resource);
  111. #endif
  112. }
  113. int pcibios_vaddr_is_ioport(void __iomem *address)
  114. {
  115. int ret = 0;
  116. struct pci_controller *hose;
  117. resource_size_t size;
  118. spin_lock(&hose_spinlock);
  119. list_for_each_entry(hose, &hose_list, list_node) {
  120. size = pcibios_io_size(hose);
  121. if (address >= hose->io_base_virt &&
  122. address < (hose->io_base_virt + size)) {
  123. ret = 1;
  124. break;
  125. }
  126. }
  127. spin_unlock(&hose_spinlock);
  128. return ret;
  129. }
  130. unsigned long pci_address_to_pio(phys_addr_t address)
  131. {
  132. struct pci_controller *hose;
  133. resource_size_t size;
  134. unsigned long ret = ~0;
  135. spin_lock(&hose_spinlock);
  136. list_for_each_entry(hose, &hose_list, list_node) {
  137. size = pcibios_io_size(hose);
  138. if (address >= hose->io_base_phys &&
  139. address < (hose->io_base_phys + size)) {
  140. unsigned long base =
  141. (unsigned long)hose->io_base_virt - _IO_BASE;
  142. ret = base + (address - hose->io_base_phys);
  143. break;
  144. }
  145. }
  146. spin_unlock(&hose_spinlock);
  147. return ret;
  148. }
  149. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  150. /*
  151. * Return the domain number for this bus.
  152. */
  153. int pci_domain_nr(struct pci_bus *bus)
  154. {
  155. struct pci_controller *hose = pci_bus_to_host(bus);
  156. return hose->global_number;
  157. }
  158. EXPORT_SYMBOL(pci_domain_nr);
  159. /* This routine is meant to be used early during boot, when the
  160. * PCI bus numbers have not yet been assigned, and you need to
  161. * issue PCI config cycles to an OF device.
  162. * It could also be used to "fix" RTAS config cycles if you want
  163. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  164. * config cycles.
  165. */
  166. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  167. {
  168. while(node) {
  169. struct pci_controller *hose, *tmp;
  170. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  171. if (hose->dn == node)
  172. return hose;
  173. node = node->parent;
  174. }
  175. return NULL;
  176. }
  177. static ssize_t pci_show_devspec(struct device *dev,
  178. struct device_attribute *attr, char *buf)
  179. {
  180. struct pci_dev *pdev;
  181. struct device_node *np;
  182. pdev = to_pci_dev (dev);
  183. np = pci_device_to_OF_node(pdev);
  184. if (np == NULL || np->full_name == NULL)
  185. return 0;
  186. return sprintf(buf, "%s", np->full_name);
  187. }
  188. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  189. /* Add sysfs properties */
  190. int pcibios_add_platform_entries(struct pci_dev *pdev)
  191. {
  192. return device_create_file(&pdev->dev, &dev_attr_devspec);
  193. }
  194. /*
  195. * Reads the interrupt pin to determine if interrupt is use by card.
  196. * If the interrupt is used, then gets the interrupt line from the
  197. * openfirmware and sets it in the pci_dev and pci_config line.
  198. */
  199. static int pci_read_irq_line(struct pci_dev *pci_dev)
  200. {
  201. struct of_irq oirq;
  202. unsigned int virq;
  203. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  204. #ifdef DEBUG
  205. memset(&oirq, 0xff, sizeof(oirq));
  206. #endif
  207. /* Try to get a mapping from the device-tree */
  208. if (of_irq_map_pci(pci_dev, &oirq)) {
  209. u8 line, pin;
  210. /* If that fails, lets fallback to what is in the config
  211. * space and map that through the default controller. We
  212. * also set the type to level low since that's what PCI
  213. * interrupts are. If your platform does differently, then
  214. * either provide a proper interrupt tree or don't use this
  215. * function.
  216. */
  217. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  218. return -1;
  219. if (pin == 0)
  220. return -1;
  221. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  222. line == 0xff || line == 0) {
  223. return -1;
  224. }
  225. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  226. line, pin);
  227. virq = irq_create_mapping(NULL, line);
  228. if (virq != NO_IRQ)
  229. irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  230. } else {
  231. pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  232. oirq.size, oirq.specifier[0], oirq.specifier[1],
  233. of_node_full_name(oirq.controller));
  234. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  235. oirq.size);
  236. }
  237. if(virq == NO_IRQ) {
  238. pr_debug(" Failed to map !\n");
  239. return -1;
  240. }
  241. pr_debug(" Mapped to linux irq %d\n", virq);
  242. pci_dev->irq = virq;
  243. return 0;
  244. }
  245. /*
  246. * Platform support for /proc/bus/pci/X/Y mmap()s,
  247. * modelled on the sparc64 implementation by Dave Miller.
  248. * -- paulus.
  249. */
  250. /*
  251. * Adjust vm_pgoff of VMA such that it is the physical page offset
  252. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  253. *
  254. * Basically, the user finds the base address for his device which he wishes
  255. * to mmap. They read the 32-bit value from the config space base register,
  256. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  257. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  258. *
  259. * Returns negative error code on failure, zero on success.
  260. */
  261. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  262. resource_size_t *offset,
  263. enum pci_mmap_state mmap_state)
  264. {
  265. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  266. unsigned long io_offset = 0;
  267. int i, res_bit;
  268. if (hose == NULL)
  269. return NULL; /* should never happen */
  270. /* If memory, add on the PCI bridge address offset */
  271. if (mmap_state == pci_mmap_mem) {
  272. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  273. *offset += hose->pci_mem_offset;
  274. #endif
  275. res_bit = IORESOURCE_MEM;
  276. } else {
  277. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  278. *offset += io_offset;
  279. res_bit = IORESOURCE_IO;
  280. }
  281. /*
  282. * Check that the offset requested corresponds to one of the
  283. * resources of the device.
  284. */
  285. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  286. struct resource *rp = &dev->resource[i];
  287. int flags = rp->flags;
  288. /* treat ROM as memory (should be already) */
  289. if (i == PCI_ROM_RESOURCE)
  290. flags |= IORESOURCE_MEM;
  291. /* Active and same type? */
  292. if ((flags & res_bit) == 0)
  293. continue;
  294. /* In the range of this resource? */
  295. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  296. continue;
  297. /* found it! construct the final physical address */
  298. if (mmap_state == pci_mmap_io)
  299. *offset += hose->io_base_phys - io_offset;
  300. return rp;
  301. }
  302. return NULL;
  303. }
  304. /*
  305. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  306. * device mapping.
  307. */
  308. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  309. pgprot_t protection,
  310. enum pci_mmap_state mmap_state,
  311. int write_combine)
  312. {
  313. /* Write combine is always 0 on non-memory space mappings. On
  314. * memory space, if the user didn't pass 1, we check for a
  315. * "prefetchable" resource. This is a bit hackish, but we use
  316. * this to workaround the inability of /sysfs to provide a write
  317. * combine bit
  318. */
  319. if (mmap_state != pci_mmap_mem)
  320. write_combine = 0;
  321. else if (write_combine == 0) {
  322. if (rp->flags & IORESOURCE_PREFETCH)
  323. write_combine = 1;
  324. }
  325. /* XXX would be nice to have a way to ask for write-through */
  326. if (write_combine)
  327. return pgprot_noncached_wc(protection);
  328. else
  329. return pgprot_noncached(protection);
  330. }
  331. /*
  332. * This one is used by /dev/mem and fbdev who have no clue about the
  333. * PCI device, it tries to find the PCI device first and calls the
  334. * above routine
  335. */
  336. pgprot_t pci_phys_mem_access_prot(struct file *file,
  337. unsigned long pfn,
  338. unsigned long size,
  339. pgprot_t prot)
  340. {
  341. struct pci_dev *pdev = NULL;
  342. struct resource *found = NULL;
  343. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  344. int i;
  345. if (page_is_ram(pfn))
  346. return prot;
  347. prot = pgprot_noncached(prot);
  348. for_each_pci_dev(pdev) {
  349. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  350. struct resource *rp = &pdev->resource[i];
  351. int flags = rp->flags;
  352. /* Active and same type? */
  353. if ((flags & IORESOURCE_MEM) == 0)
  354. continue;
  355. /* In the range of this resource? */
  356. if (offset < (rp->start & PAGE_MASK) ||
  357. offset > rp->end)
  358. continue;
  359. found = rp;
  360. break;
  361. }
  362. if (found)
  363. break;
  364. }
  365. if (found) {
  366. if (found->flags & IORESOURCE_PREFETCH)
  367. prot = pgprot_noncached_wc(prot);
  368. pci_dev_put(pdev);
  369. }
  370. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  371. (unsigned long long)offset, pgprot_val(prot));
  372. return prot;
  373. }
  374. /*
  375. * Perform the actual remap of the pages for a PCI device mapping, as
  376. * appropriate for this architecture. The region in the process to map
  377. * is described by vm_start and vm_end members of VMA, the base physical
  378. * address is found in vm_pgoff.
  379. * The pci device structure is provided so that architectures may make mapping
  380. * decisions on a per-device or per-bus basis.
  381. *
  382. * Returns a negative error code on failure, zero on success.
  383. */
  384. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  385. enum pci_mmap_state mmap_state, int write_combine)
  386. {
  387. resource_size_t offset =
  388. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  389. struct resource *rp;
  390. int ret;
  391. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  392. if (rp == NULL)
  393. return -EINVAL;
  394. vma->vm_pgoff = offset >> PAGE_SHIFT;
  395. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  396. vma->vm_page_prot,
  397. mmap_state, write_combine);
  398. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  399. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  400. return ret;
  401. }
  402. /* This provides legacy IO read access on a bus */
  403. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  404. {
  405. unsigned long offset;
  406. struct pci_controller *hose = pci_bus_to_host(bus);
  407. struct resource *rp = &hose->io_resource;
  408. void __iomem *addr;
  409. /* Check if port can be supported by that bus. We only check
  410. * the ranges of the PHB though, not the bus itself as the rules
  411. * for forwarding legacy cycles down bridges are not our problem
  412. * here. So if the host bridge supports it, we do it.
  413. */
  414. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  415. offset += port;
  416. if (!(rp->flags & IORESOURCE_IO))
  417. return -ENXIO;
  418. if (offset < rp->start || (offset + size) > rp->end)
  419. return -ENXIO;
  420. addr = hose->io_base_virt + port;
  421. switch(size) {
  422. case 1:
  423. *((u8 *)val) = in_8(addr);
  424. return 1;
  425. case 2:
  426. if (port & 1)
  427. return -EINVAL;
  428. *((u16 *)val) = in_le16(addr);
  429. return 2;
  430. case 4:
  431. if (port & 3)
  432. return -EINVAL;
  433. *((u32 *)val) = in_le32(addr);
  434. return 4;
  435. }
  436. return -EINVAL;
  437. }
  438. /* This provides legacy IO write access on a bus */
  439. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  440. {
  441. unsigned long offset;
  442. struct pci_controller *hose = pci_bus_to_host(bus);
  443. struct resource *rp = &hose->io_resource;
  444. void __iomem *addr;
  445. /* Check if port can be supported by that bus. We only check
  446. * the ranges of the PHB though, not the bus itself as the rules
  447. * for forwarding legacy cycles down bridges are not our problem
  448. * here. So if the host bridge supports it, we do it.
  449. */
  450. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  451. offset += port;
  452. if (!(rp->flags & IORESOURCE_IO))
  453. return -ENXIO;
  454. if (offset < rp->start || (offset + size) > rp->end)
  455. return -ENXIO;
  456. addr = hose->io_base_virt + port;
  457. /* WARNING: The generic code is idiotic. It gets passed a pointer
  458. * to what can be a 1, 2 or 4 byte quantity and always reads that
  459. * as a u32, which means that we have to correct the location of
  460. * the data read within those 32 bits for size 1 and 2
  461. */
  462. switch(size) {
  463. case 1:
  464. out_8(addr, val >> 24);
  465. return 1;
  466. case 2:
  467. if (port & 1)
  468. return -EINVAL;
  469. out_le16(addr, val >> 16);
  470. return 2;
  471. case 4:
  472. if (port & 3)
  473. return -EINVAL;
  474. out_le32(addr, val);
  475. return 4;
  476. }
  477. return -EINVAL;
  478. }
  479. /* This provides legacy IO or memory mmap access on a bus */
  480. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  481. struct vm_area_struct *vma,
  482. enum pci_mmap_state mmap_state)
  483. {
  484. struct pci_controller *hose = pci_bus_to_host(bus);
  485. resource_size_t offset =
  486. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  487. resource_size_t size = vma->vm_end - vma->vm_start;
  488. struct resource *rp;
  489. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  490. pci_domain_nr(bus), bus->number,
  491. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  492. (unsigned long long)offset,
  493. (unsigned long long)(offset + size - 1));
  494. if (mmap_state == pci_mmap_mem) {
  495. /* Hack alert !
  496. *
  497. * Because X is lame and can fail starting if it gets an error trying
  498. * to mmap legacy_mem (instead of just moving on without legacy memory
  499. * access) we fake it here by giving it anonymous memory, effectively
  500. * behaving just like /dev/zero
  501. */
  502. if ((offset + size) > hose->isa_mem_size) {
  503. printk(KERN_DEBUG
  504. "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
  505. current->comm, current->pid, pci_domain_nr(bus), bus->number);
  506. if (vma->vm_flags & VM_SHARED)
  507. return shmem_zero_setup(vma);
  508. return 0;
  509. }
  510. offset += hose->isa_mem_phys;
  511. } else {
  512. unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  513. unsigned long roffset = offset + io_offset;
  514. rp = &hose->io_resource;
  515. if (!(rp->flags & IORESOURCE_IO))
  516. return -ENXIO;
  517. if (roffset < rp->start || (roffset + size) > rp->end)
  518. return -ENXIO;
  519. offset += hose->io_base_phys;
  520. }
  521. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  522. vma->vm_pgoff = offset >> PAGE_SHIFT;
  523. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  524. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  525. vma->vm_end - vma->vm_start,
  526. vma->vm_page_prot);
  527. }
  528. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  529. const struct resource *rsrc,
  530. resource_size_t *start, resource_size_t *end)
  531. {
  532. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  533. resource_size_t offset = 0;
  534. if (hose == NULL)
  535. return;
  536. if (rsrc->flags & IORESOURCE_IO)
  537. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  538. /* We pass a fully fixed up address to userland for MMIO instead of
  539. * a BAR value because X is lame and expects to be able to use that
  540. * to pass to /dev/mem !
  541. *
  542. * That means that we'll have potentially 64 bits values where some
  543. * userland apps only expect 32 (like X itself since it thinks only
  544. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  545. * 32 bits CHRPs :-(
  546. *
  547. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  548. * has been fixed (and the fix spread enough), we can re-enable the
  549. * 2 lines below and pass down a BAR value to userland. In that case
  550. * we'll also have to re-enable the matching code in
  551. * __pci_mmap_make_offset().
  552. *
  553. * BenH.
  554. */
  555. #if 0
  556. else if (rsrc->flags & IORESOURCE_MEM)
  557. offset = hose->pci_mem_offset;
  558. #endif
  559. *start = rsrc->start - offset;
  560. *end = rsrc->end - offset;
  561. }
  562. /**
  563. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  564. * @hose: newly allocated pci_controller to be setup
  565. * @dev: device node of the host bridge
  566. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  567. *
  568. * This function will parse the "ranges" property of a PCI host bridge device
  569. * node and setup the resource mapping of a pci controller based on its
  570. * content.
  571. *
  572. * Life would be boring if it wasn't for a few issues that we have to deal
  573. * with here:
  574. *
  575. * - We can only cope with one IO space range and up to 3 Memory space
  576. * ranges. However, some machines (thanks Apple !) tend to split their
  577. * space into lots of small contiguous ranges. So we have to coalesce.
  578. *
  579. * - Some busses have IO space not starting at 0, which causes trouble with
  580. * the way we do our IO resource renumbering. The code somewhat deals with
  581. * it for 64 bits but I would expect problems on 32 bits.
  582. *
  583. * - Some 32 bits platforms such as 4xx can have physical space larger than
  584. * 32 bits so we need to use 64 bits values for the parsing
  585. */
  586. void pci_process_bridge_OF_ranges(struct pci_controller *hose,
  587. struct device_node *dev, int primary)
  588. {
  589. const u32 *ranges;
  590. int rlen;
  591. int pna = of_n_addr_cells(dev);
  592. int np = pna + 5;
  593. int memno = 0;
  594. u32 pci_space;
  595. unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size;
  596. struct resource *res;
  597. printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
  598. dev->full_name, primary ? "(primary)" : "");
  599. /* Get ranges property */
  600. ranges = of_get_property(dev, "ranges", &rlen);
  601. if (ranges == NULL)
  602. return;
  603. /* Parse it */
  604. while ((rlen -= np * 4) >= 0) {
  605. /* Read next ranges element */
  606. pci_space = ranges[0];
  607. pci_addr = of_read_number(ranges + 1, 2);
  608. cpu_addr = of_translate_address(dev, ranges + 3);
  609. size = of_read_number(ranges + pna + 3, 2);
  610. ranges += np;
  611. /* If we failed translation or got a zero-sized region
  612. * (some FW try to feed us with non sensical zero sized regions
  613. * such as power3 which look like some kind of attempt at exposing
  614. * the VGA memory hole)
  615. */
  616. if (cpu_addr == OF_BAD_ADDR || size == 0)
  617. continue;
  618. /* Now consume following elements while they are contiguous */
  619. for (; rlen >= np * sizeof(u32);
  620. ranges += np, rlen -= np * 4) {
  621. if (ranges[0] != pci_space)
  622. break;
  623. pci_next = of_read_number(ranges + 1, 2);
  624. cpu_next = of_translate_address(dev, ranges + 3);
  625. if (pci_next != pci_addr + size ||
  626. cpu_next != cpu_addr + size)
  627. break;
  628. size += of_read_number(ranges + pna + 3, 2);
  629. }
  630. /* Act based on address space type */
  631. res = NULL;
  632. switch ((pci_space >> 24) & 0x3) {
  633. case 1: /* PCI IO space */
  634. printk(KERN_INFO
  635. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  636. cpu_addr, cpu_addr + size - 1, pci_addr);
  637. /* We support only one IO range */
  638. if (hose->pci_io_size) {
  639. printk(KERN_INFO
  640. " \\--> Skipped (too many) !\n");
  641. continue;
  642. }
  643. #ifdef CONFIG_PPC32
  644. /* On 32 bits, limit I/O space to 16MB */
  645. if (size > 0x01000000)
  646. size = 0x01000000;
  647. /* 32 bits needs to map IOs here */
  648. hose->io_base_virt = ioremap(cpu_addr, size);
  649. /* Expect trouble if pci_addr is not 0 */
  650. if (primary)
  651. isa_io_base =
  652. (unsigned long)hose->io_base_virt;
  653. #endif /* CONFIG_PPC32 */
  654. /* pci_io_size and io_base_phys always represent IO
  655. * space starting at 0 so we factor in pci_addr
  656. */
  657. hose->pci_io_size = pci_addr + size;
  658. hose->io_base_phys = cpu_addr - pci_addr;
  659. /* Build resource */
  660. res = &hose->io_resource;
  661. res->flags = IORESOURCE_IO;
  662. res->start = pci_addr;
  663. break;
  664. case 2: /* PCI Memory space */
  665. case 3: /* PCI 64 bits Memory space */
  666. printk(KERN_INFO
  667. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  668. cpu_addr, cpu_addr + size - 1, pci_addr,
  669. (pci_space & 0x40000000) ? "Prefetch" : "");
  670. /* We support only 3 memory ranges */
  671. if (memno >= 3) {
  672. printk(KERN_INFO
  673. " \\--> Skipped (too many) !\n");
  674. continue;
  675. }
  676. /* Handles ISA memory hole space here */
  677. if (pci_addr == 0) {
  678. if (primary || isa_mem_base == 0)
  679. isa_mem_base = cpu_addr;
  680. hose->isa_mem_phys = cpu_addr;
  681. hose->isa_mem_size = size;
  682. }
  683. /* Build resource */
  684. hose->mem_offset[memno] = cpu_addr - pci_addr;
  685. res = &hose->mem_resources[memno++];
  686. res->flags = IORESOURCE_MEM;
  687. if (pci_space & 0x40000000)
  688. res->flags |= IORESOURCE_PREFETCH;
  689. res->start = cpu_addr;
  690. break;
  691. }
  692. if (res != NULL) {
  693. res->name = dev->full_name;
  694. res->end = res->start + size - 1;
  695. res->parent = NULL;
  696. res->sibling = NULL;
  697. res->child = NULL;
  698. }
  699. }
  700. }
  701. /* Decide whether to display the domain number in /proc */
  702. int pci_proc_domain(struct pci_bus *bus)
  703. {
  704. struct pci_controller *hose = pci_bus_to_host(bus);
  705. if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
  706. return 0;
  707. if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
  708. return hose->global_number != 0;
  709. return 1;
  710. }
  711. int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
  712. {
  713. if (ppc_md.pcibios_root_bridge_prepare)
  714. return ppc_md.pcibios_root_bridge_prepare(bridge);
  715. return 0;
  716. }
  717. /* This header fixup will do the resource fixup for all devices as they are
  718. * probed, but not for bridge ranges
  719. */
  720. static void pcibios_fixup_resources(struct pci_dev *dev)
  721. {
  722. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  723. int i;
  724. if (!hose) {
  725. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  726. pci_name(dev));
  727. return;
  728. }
  729. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  730. struct resource *res = dev->resource + i;
  731. struct pci_bus_region reg;
  732. if (!res->flags)
  733. continue;
  734. /* If we're going to re-assign everything, we mark all resources
  735. * as unset (and 0-base them). In addition, we mark BARs starting
  736. * at 0 as unset as well, except if PCI_PROBE_ONLY is also set
  737. * since in that case, we don't want to re-assign anything
  738. */
  739. pcibios_resource_to_bus(dev, &reg, res);
  740. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) ||
  741. (reg.start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) {
  742. /* Only print message if not re-assigning */
  743. if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC))
  744. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] "
  745. "is unassigned\n",
  746. pci_name(dev), i,
  747. (unsigned long long)res->start,
  748. (unsigned long long)res->end,
  749. (unsigned int)res->flags);
  750. res->end -= res->start;
  751. res->start = 0;
  752. res->flags |= IORESOURCE_UNSET;
  753. continue;
  754. }
  755. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]\n",
  756. pci_name(dev), i,
  757. (unsigned long long)res->start,\
  758. (unsigned long long)res->end,
  759. (unsigned int)res->flags);
  760. }
  761. /* Call machine specific resource fixup */
  762. if (ppc_md.pcibios_fixup_resources)
  763. ppc_md.pcibios_fixup_resources(dev);
  764. }
  765. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  766. /* This function tries to figure out if a bridge resource has been initialized
  767. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  768. * things go more smoothly when it gets it right. It should covers cases such
  769. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  770. */
  771. static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  772. struct resource *res)
  773. {
  774. struct pci_controller *hose = pci_bus_to_host(bus);
  775. struct pci_dev *dev = bus->self;
  776. resource_size_t offset;
  777. struct pci_bus_region region;
  778. u16 command;
  779. int i;
  780. /* We don't do anything if PCI_PROBE_ONLY is set */
  781. if (pci_has_flag(PCI_PROBE_ONLY))
  782. return 0;
  783. /* Job is a bit different between memory and IO */
  784. if (res->flags & IORESOURCE_MEM) {
  785. pcibios_resource_to_bus(dev, &region, res);
  786. /* If the BAR is non-0 then it's probably been initialized */
  787. if (region.start != 0)
  788. return 0;
  789. /* The BAR is 0, let's check if memory decoding is enabled on
  790. * the bridge. If not, we consider it unassigned
  791. */
  792. pci_read_config_word(dev, PCI_COMMAND, &command);
  793. if ((command & PCI_COMMAND_MEMORY) == 0)
  794. return 1;
  795. /* Memory decoding is enabled and the BAR is 0. If any of the bridge
  796. * resources covers that starting address (0 then it's good enough for
  797. * us for memory space)
  798. */
  799. for (i = 0; i < 3; i++) {
  800. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  801. hose->mem_resources[i].start == hose->mem_offset[i])
  802. return 0;
  803. }
  804. /* Well, it starts at 0 and we know it will collide so we may as
  805. * well consider it as unassigned. That covers the Apple case.
  806. */
  807. return 1;
  808. } else {
  809. /* If the BAR is non-0, then we consider it assigned */
  810. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  811. if (((res->start - offset) & 0xfffffffful) != 0)
  812. return 0;
  813. /* Here, we are a bit different than memory as typically IO space
  814. * starting at low addresses -is- valid. What we do instead if that
  815. * we consider as unassigned anything that doesn't have IO enabled
  816. * in the PCI command register, and that's it.
  817. */
  818. pci_read_config_word(dev, PCI_COMMAND, &command);
  819. if (command & PCI_COMMAND_IO)
  820. return 0;
  821. /* It's starting at 0 and IO is disabled in the bridge, consider
  822. * it unassigned
  823. */
  824. return 1;
  825. }
  826. }
  827. /* Fixup resources of a PCI<->PCI bridge */
  828. static void pcibios_fixup_bridge(struct pci_bus *bus)
  829. {
  830. struct resource *res;
  831. int i;
  832. struct pci_dev *dev = bus->self;
  833. pci_bus_for_each_resource(bus, res, i) {
  834. if (!res || !res->flags)
  835. continue;
  836. if (i >= 3 && bus->self->transparent)
  837. continue;
  838. /* If we're going to reassign everything, we can
  839. * shrink the P2P resource to have size as being
  840. * of 0 in order to save space.
  841. */
  842. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
  843. res->flags |= IORESOURCE_UNSET;
  844. res->start = 0;
  845. res->end = -1;
  846. continue;
  847. }
  848. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x]\n",
  849. pci_name(dev), i,
  850. (unsigned long long)res->start,\
  851. (unsigned long long)res->end,
  852. (unsigned int)res->flags);
  853. /* Try to detect uninitialized P2P bridge resources,
  854. * and clear them out so they get re-assigned later
  855. */
  856. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  857. res->flags = 0;
  858. pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
  859. }
  860. }
  861. }
  862. void pcibios_setup_bus_self(struct pci_bus *bus)
  863. {
  864. /* Fix up the bus resources for P2P bridges */
  865. if (bus->self != NULL)
  866. pcibios_fixup_bridge(bus);
  867. /* Platform specific bus fixups. This is currently only used
  868. * by fsl_pci and I'm hoping to get rid of it at some point
  869. */
  870. if (ppc_md.pcibios_fixup_bus)
  871. ppc_md.pcibios_fixup_bus(bus);
  872. /* Setup bus DMA mappings */
  873. if (ppc_md.pci_dma_bus_setup)
  874. ppc_md.pci_dma_bus_setup(bus);
  875. }
  876. static void pcibios_setup_device(struct pci_dev *dev)
  877. {
  878. /* Fixup NUMA node as it may not be setup yet by the generic
  879. * code and is needed by the DMA init
  880. */
  881. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  882. /* Hook up default DMA ops */
  883. set_dma_ops(&dev->dev, pci_dma_ops);
  884. set_dma_offset(&dev->dev, PCI_DRAM_OFFSET);
  885. /* Additional platform DMA/iommu setup */
  886. if (ppc_md.pci_dma_dev_setup)
  887. ppc_md.pci_dma_dev_setup(dev);
  888. /* Read default IRQs and fixup if necessary */
  889. pci_read_irq_line(dev);
  890. if (ppc_md.pci_irq_fixup)
  891. ppc_md.pci_irq_fixup(dev);
  892. }
  893. int pcibios_add_device(struct pci_dev *dev)
  894. {
  895. /*
  896. * We can only call pcibios_setup_device() after bus setup is complete,
  897. * since some of the platform specific DMA setup code depends on it.
  898. */
  899. if (dev->bus->is_added)
  900. pcibios_setup_device(dev);
  901. return 0;
  902. }
  903. void pcibios_setup_bus_devices(struct pci_bus *bus)
  904. {
  905. struct pci_dev *dev;
  906. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  907. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  908. list_for_each_entry(dev, &bus->devices, bus_list) {
  909. /* Cardbus can call us to add new devices to a bus, so ignore
  910. * those who are already fully discovered
  911. */
  912. if (dev->is_added)
  913. continue;
  914. pcibios_setup_device(dev);
  915. }
  916. }
  917. void pcibios_set_master(struct pci_dev *dev)
  918. {
  919. /* No special bus mastering setup handling */
  920. }
  921. void pcibios_fixup_bus(struct pci_bus *bus)
  922. {
  923. /* When called from the generic PCI probe, read PCI<->PCI bridge
  924. * bases. This is -not- called when generating the PCI tree from
  925. * the OF device-tree.
  926. */
  927. pci_read_bridge_bases(bus);
  928. /* Now fixup the bus bus */
  929. pcibios_setup_bus_self(bus);
  930. /* Now fixup devices on that bus */
  931. pcibios_setup_bus_devices(bus);
  932. }
  933. EXPORT_SYMBOL(pcibios_fixup_bus);
  934. void pci_fixup_cardbus(struct pci_bus *bus)
  935. {
  936. /* Now fixup devices on that bus */
  937. pcibios_setup_bus_devices(bus);
  938. }
  939. static int skip_isa_ioresource_align(struct pci_dev *dev)
  940. {
  941. if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
  942. !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
  943. return 1;
  944. return 0;
  945. }
  946. /*
  947. * We need to avoid collisions with `mirrored' VGA ports
  948. * and other strange ISA hardware, so we always want the
  949. * addresses to be allocated in the 0x000-0x0ff region
  950. * modulo 0x400.
  951. *
  952. * Why? Because some silly external IO cards only decode
  953. * the low 10 bits of the IO address. The 0x00-0xff region
  954. * is reserved for motherboard devices that decode all 16
  955. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  956. * but we want to try to avoid allocating at 0x2900-0x2bff
  957. * which might have be mirrored at 0x0100-0x03ff..
  958. */
  959. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  960. resource_size_t size, resource_size_t align)
  961. {
  962. struct pci_dev *dev = data;
  963. resource_size_t start = res->start;
  964. if (res->flags & IORESOURCE_IO) {
  965. if (skip_isa_ioresource_align(dev))
  966. return start;
  967. if (start & 0x300)
  968. start = (start + 0x3ff) & ~0x3ff;
  969. }
  970. return start;
  971. }
  972. EXPORT_SYMBOL(pcibios_align_resource);
  973. /*
  974. * Reparent resource children of pr that conflict with res
  975. * under res, and make res replace those children.
  976. */
  977. static int reparent_resources(struct resource *parent,
  978. struct resource *res)
  979. {
  980. struct resource *p, **pp;
  981. struct resource **firstpp = NULL;
  982. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  983. if (p->end < res->start)
  984. continue;
  985. if (res->end < p->start)
  986. break;
  987. if (p->start < res->start || p->end > res->end)
  988. return -1; /* not completely contained */
  989. if (firstpp == NULL)
  990. firstpp = pp;
  991. }
  992. if (firstpp == NULL)
  993. return -1; /* didn't find any conflicting entries? */
  994. res->parent = parent;
  995. res->child = *firstpp;
  996. res->sibling = *pp;
  997. *firstpp = res;
  998. *pp = NULL;
  999. for (p = res->child; p != NULL; p = p->sibling) {
  1000. p->parent = res;
  1001. pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
  1002. p->name,
  1003. (unsigned long long)p->start,
  1004. (unsigned long long)p->end, res->name);
  1005. }
  1006. return 0;
  1007. }
  1008. /*
  1009. * Handle resources of PCI devices. If the world were perfect, we could
  1010. * just allocate all the resource regions and do nothing more. It isn't.
  1011. * On the other hand, we cannot just re-allocate all devices, as it would
  1012. * require us to know lots of host bridge internals. So we attempt to
  1013. * keep as much of the original configuration as possible, but tweak it
  1014. * when it's found to be wrong.
  1015. *
  1016. * Known BIOS problems we have to work around:
  1017. * - I/O or memory regions not configured
  1018. * - regions configured, but not enabled in the command register
  1019. * - bogus I/O addresses above 64K used
  1020. * - expansion ROMs left enabled (this may sound harmless, but given
  1021. * the fact the PCI specs explicitly allow address decoders to be
  1022. * shared between expansion ROMs and other resource regions, it's
  1023. * at least dangerous)
  1024. *
  1025. * Our solution:
  1026. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  1027. * This gives us fixed barriers on where we can allocate.
  1028. * (2) Allocate resources for all enabled devices. If there is
  1029. * a collision, just mark the resource as unallocated. Also
  1030. * disable expansion ROMs during this step.
  1031. * (3) Try to allocate resources for disabled devices. If the
  1032. * resources were assigned correctly, everything goes well,
  1033. * if they weren't, they won't disturb allocation of other
  1034. * resources.
  1035. * (4) Assign new addresses to resources which were either
  1036. * not configured at all or misconfigured. If explicitly
  1037. * requested by the user, configure expansion ROM address
  1038. * as well.
  1039. */
  1040. void pcibios_allocate_bus_resources(struct pci_bus *bus)
  1041. {
  1042. struct pci_bus *b;
  1043. int i;
  1044. struct resource *res, *pr;
  1045. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  1046. pci_domain_nr(bus), bus->number);
  1047. pci_bus_for_each_resource(bus, res, i) {
  1048. if (!res || !res->flags || res->start > res->end || res->parent)
  1049. continue;
  1050. /* If the resource was left unset at this point, we clear it */
  1051. if (res->flags & IORESOURCE_UNSET)
  1052. goto clear_resource;
  1053. if (bus->parent == NULL)
  1054. pr = (res->flags & IORESOURCE_IO) ?
  1055. &ioport_resource : &iomem_resource;
  1056. else {
  1057. pr = pci_find_parent_resource(bus->self, res);
  1058. if (pr == res) {
  1059. /* this happens when the generic PCI
  1060. * code (wrongly) decides that this
  1061. * bridge is transparent -- paulus
  1062. */
  1063. continue;
  1064. }
  1065. }
  1066. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
  1067. "[0x%x], parent %p (%s)\n",
  1068. bus->self ? pci_name(bus->self) : "PHB",
  1069. bus->number, i,
  1070. (unsigned long long)res->start,
  1071. (unsigned long long)res->end,
  1072. (unsigned int)res->flags,
  1073. pr, (pr && pr->name) ? pr->name : "nil");
  1074. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1075. if (request_resource(pr, res) == 0)
  1076. continue;
  1077. /*
  1078. * Must be a conflict with an existing entry.
  1079. * Move that entry (or entries) under the
  1080. * bridge resource and try again.
  1081. */
  1082. if (reparent_resources(pr, res) == 0)
  1083. continue;
  1084. }
  1085. pr_warning("PCI: Cannot allocate resource region "
  1086. "%d of PCI bridge %d, will remap\n", i, bus->number);
  1087. clear_resource:
  1088. /* The resource might be figured out when doing
  1089. * reassignment based on the resources required
  1090. * by the downstream PCI devices. Here we set
  1091. * the size of the resource to be 0 in order to
  1092. * save more space.
  1093. */
  1094. res->start = 0;
  1095. res->end = -1;
  1096. res->flags = 0;
  1097. }
  1098. list_for_each_entry(b, &bus->children, node)
  1099. pcibios_allocate_bus_resources(b);
  1100. }
  1101. static inline void alloc_resource(struct pci_dev *dev, int idx)
  1102. {
  1103. struct resource *pr, *r = &dev->resource[idx];
  1104. pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  1105. pci_name(dev), idx,
  1106. (unsigned long long)r->start,
  1107. (unsigned long long)r->end,
  1108. (unsigned int)r->flags);
  1109. pr = pci_find_parent_resource(dev, r);
  1110. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1111. request_resource(pr, r) < 0) {
  1112. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  1113. " of device %s, will remap\n", idx, pci_name(dev));
  1114. if (pr)
  1115. pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
  1116. pr,
  1117. (unsigned long long)pr->start,
  1118. (unsigned long long)pr->end,
  1119. (unsigned int)pr->flags);
  1120. /* We'll assign a new address later */
  1121. r->flags |= IORESOURCE_UNSET;
  1122. r->end -= r->start;
  1123. r->start = 0;
  1124. }
  1125. }
  1126. static void __init pcibios_allocate_resources(int pass)
  1127. {
  1128. struct pci_dev *dev = NULL;
  1129. int idx, disabled;
  1130. u16 command;
  1131. struct resource *r;
  1132. for_each_pci_dev(dev) {
  1133. pci_read_config_word(dev, PCI_COMMAND, &command);
  1134. for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
  1135. r = &dev->resource[idx];
  1136. if (r->parent) /* Already allocated */
  1137. continue;
  1138. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1139. continue; /* Not assigned at all */
  1140. /* We only allocate ROMs on pass 1 just in case they
  1141. * have been screwed up by firmware
  1142. */
  1143. if (idx == PCI_ROM_RESOURCE )
  1144. disabled = 1;
  1145. if (r->flags & IORESOURCE_IO)
  1146. disabled = !(command & PCI_COMMAND_IO);
  1147. else
  1148. disabled = !(command & PCI_COMMAND_MEMORY);
  1149. if (pass == disabled)
  1150. alloc_resource(dev, idx);
  1151. }
  1152. if (pass)
  1153. continue;
  1154. r = &dev->resource[PCI_ROM_RESOURCE];
  1155. if (r->flags) {
  1156. /* Turn the ROM off, leave the resource region,
  1157. * but keep it unregistered.
  1158. */
  1159. u32 reg;
  1160. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1161. if (reg & PCI_ROM_ADDRESS_ENABLE) {
  1162. pr_debug("PCI: Switching off ROM of %s\n",
  1163. pci_name(dev));
  1164. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1165. pci_write_config_dword(dev, dev->rom_base_reg,
  1166. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1167. }
  1168. }
  1169. }
  1170. }
  1171. static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
  1172. {
  1173. struct pci_controller *hose = pci_bus_to_host(bus);
  1174. resource_size_t offset;
  1175. struct resource *res, *pres;
  1176. int i;
  1177. pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
  1178. /* Check for IO */
  1179. if (!(hose->io_resource.flags & IORESOURCE_IO))
  1180. goto no_io;
  1181. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1182. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1183. BUG_ON(res == NULL);
  1184. res->name = "Legacy IO";
  1185. res->flags = IORESOURCE_IO;
  1186. res->start = offset;
  1187. res->end = (offset + 0xfff) & 0xfffffffful;
  1188. pr_debug("Candidate legacy IO: %pR\n", res);
  1189. if (request_resource(&hose->io_resource, res)) {
  1190. printk(KERN_DEBUG
  1191. "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
  1192. pci_domain_nr(bus), bus->number, res);
  1193. kfree(res);
  1194. }
  1195. no_io:
  1196. /* Check for memory */
  1197. for (i = 0; i < 3; i++) {
  1198. pres = &hose->mem_resources[i];
  1199. offset = hose->mem_offset[i];
  1200. if (!(pres->flags & IORESOURCE_MEM))
  1201. continue;
  1202. pr_debug("hose mem res: %pR\n", pres);
  1203. if ((pres->start - offset) <= 0xa0000 &&
  1204. (pres->end - offset) >= 0xbffff)
  1205. break;
  1206. }
  1207. if (i >= 3)
  1208. return;
  1209. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1210. BUG_ON(res == NULL);
  1211. res->name = "Legacy VGA memory";
  1212. res->flags = IORESOURCE_MEM;
  1213. res->start = 0xa0000 + offset;
  1214. res->end = 0xbffff + offset;
  1215. pr_debug("Candidate VGA memory: %pR\n", res);
  1216. if (request_resource(pres, res)) {
  1217. printk(KERN_DEBUG
  1218. "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
  1219. pci_domain_nr(bus), bus->number, res);
  1220. kfree(res);
  1221. }
  1222. }
  1223. void __init pcibios_resource_survey(void)
  1224. {
  1225. struct pci_bus *b;
  1226. /* Allocate and assign resources */
  1227. list_for_each_entry(b, &pci_root_buses, node)
  1228. pcibios_allocate_bus_resources(b);
  1229. pcibios_allocate_resources(0);
  1230. pcibios_allocate_resources(1);
  1231. /* Before we start assigning unassigned resource, we try to reserve
  1232. * the low IO area and the VGA memory area if they intersect the
  1233. * bus available resources to avoid allocating things on top of them
  1234. */
  1235. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1236. list_for_each_entry(b, &pci_root_buses, node)
  1237. pcibios_reserve_legacy_regions(b);
  1238. }
  1239. /* Now, if the platform didn't decide to blindly trust the firmware,
  1240. * we proceed to assigning things that were left unassigned
  1241. */
  1242. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1243. pr_debug("PCI: Assigning unassigned resources...\n");
  1244. pci_assign_unassigned_resources();
  1245. }
  1246. /* Call machine dependent fixup */
  1247. if (ppc_md.pcibios_fixup)
  1248. ppc_md.pcibios_fixup();
  1249. }
  1250. /* This is used by the PCI hotplug driver to allocate resource
  1251. * of newly plugged busses. We can try to consolidate with the
  1252. * rest of the code later, for now, keep it as-is as our main
  1253. * resource allocation function doesn't deal with sub-trees yet.
  1254. */
  1255. void pcibios_claim_one_bus(struct pci_bus *bus)
  1256. {
  1257. struct pci_dev *dev;
  1258. struct pci_bus *child_bus;
  1259. list_for_each_entry(dev, &bus->devices, bus_list) {
  1260. int i;
  1261. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1262. struct resource *r = &dev->resource[i];
  1263. if (r->parent || !r->start || !r->flags)
  1264. continue;
  1265. pr_debug("PCI: Claiming %s: "
  1266. "Resource %d: %016llx..%016llx [%x]\n",
  1267. pci_name(dev), i,
  1268. (unsigned long long)r->start,
  1269. (unsigned long long)r->end,
  1270. (unsigned int)r->flags);
  1271. pci_claim_resource(dev, i);
  1272. }
  1273. }
  1274. list_for_each_entry(child_bus, &bus->children, node)
  1275. pcibios_claim_one_bus(child_bus);
  1276. }
  1277. /* pcibios_finish_adding_to_bus
  1278. *
  1279. * This is to be called by the hotplug code after devices have been
  1280. * added to a bus, this include calling it for a PHB that is just
  1281. * being added
  1282. */
  1283. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1284. {
  1285. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1286. pci_domain_nr(bus), bus->number);
  1287. /* Allocate bus and devices resources */
  1288. pcibios_allocate_bus_resources(bus);
  1289. pcibios_claim_one_bus(bus);
  1290. if (!pci_has_flag(PCI_PROBE_ONLY))
  1291. pci_assign_unassigned_bus_resources(bus);
  1292. /* Fixup EEH */
  1293. eeh_add_device_tree_late(bus);
  1294. /* Add new devices to global lists. Register in proc, sysfs. */
  1295. pci_bus_add_devices(bus);
  1296. /* sysfs files should only be added after devices are added */
  1297. eeh_add_sysfs_files(bus);
  1298. }
  1299. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1300. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1301. {
  1302. if (ppc_md.pcibios_enable_device_hook)
  1303. if (ppc_md.pcibios_enable_device_hook(dev))
  1304. return -EINVAL;
  1305. return pci_enable_resources(dev, mask);
  1306. }
  1307. resource_size_t pcibios_io_space_offset(struct pci_controller *hose)
  1308. {
  1309. return (unsigned long) hose->io_base_virt - _IO_BASE;
  1310. }
  1311. static void pcibios_setup_phb_resources(struct pci_controller *hose,
  1312. struct list_head *resources)
  1313. {
  1314. struct resource *res;
  1315. resource_size_t offset;
  1316. int i;
  1317. /* Hookup PHB IO resource */
  1318. res = &hose->io_resource;
  1319. if (!res->flags) {
  1320. printk(KERN_WARNING "PCI: I/O resource not set for host"
  1321. " bridge %s (domain %d)\n",
  1322. hose->dn->full_name, hose->global_number);
  1323. } else {
  1324. offset = pcibios_io_space_offset(hose);
  1325. pr_debug("PCI: PHB IO resource = %08llx-%08llx [%lx] off 0x%08llx\n",
  1326. (unsigned long long)res->start,
  1327. (unsigned long long)res->end,
  1328. (unsigned long)res->flags,
  1329. (unsigned long long)offset);
  1330. pci_add_resource_offset(resources, res, offset);
  1331. }
  1332. /* Hookup PHB Memory resources */
  1333. for (i = 0; i < 3; ++i) {
  1334. res = &hose->mem_resources[i];
  1335. if (!res->flags) {
  1336. if (i == 0)
  1337. printk(KERN_ERR "PCI: Memory resource 0 not set for "
  1338. "host bridge %s (domain %d)\n",
  1339. hose->dn->full_name, hose->global_number);
  1340. continue;
  1341. }
  1342. offset = hose->mem_offset[i];
  1343. pr_debug("PCI: PHB MEM resource %d = %08llx-%08llx [%lx] off 0x%08llx\n", i,
  1344. (unsigned long long)res->start,
  1345. (unsigned long long)res->end,
  1346. (unsigned long)res->flags,
  1347. (unsigned long long)offset);
  1348. pci_add_resource_offset(resources, res, offset);
  1349. }
  1350. }
  1351. /*
  1352. * Null PCI config access functions, for the case when we can't
  1353. * find a hose.
  1354. */
  1355. #define NULL_PCI_OP(rw, size, type) \
  1356. static int \
  1357. null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
  1358. { \
  1359. return PCIBIOS_DEVICE_NOT_FOUND; \
  1360. }
  1361. static int
  1362. null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1363. int len, u32 *val)
  1364. {
  1365. return PCIBIOS_DEVICE_NOT_FOUND;
  1366. }
  1367. static int
  1368. null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1369. int len, u32 val)
  1370. {
  1371. return PCIBIOS_DEVICE_NOT_FOUND;
  1372. }
  1373. static struct pci_ops null_pci_ops =
  1374. {
  1375. .read = null_read_config,
  1376. .write = null_write_config,
  1377. };
  1378. /*
  1379. * These functions are used early on before PCI scanning is done
  1380. * and all of the pci_dev and pci_bus structures have been created.
  1381. */
  1382. static struct pci_bus *
  1383. fake_pci_bus(struct pci_controller *hose, int busnr)
  1384. {
  1385. static struct pci_bus bus;
  1386. if (hose == NULL) {
  1387. printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
  1388. }
  1389. bus.number = busnr;
  1390. bus.sysdata = hose;
  1391. bus.ops = hose? hose->ops: &null_pci_ops;
  1392. return &bus;
  1393. }
  1394. #define EARLY_PCI_OP(rw, size, type) \
  1395. int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
  1396. int devfn, int offset, type value) \
  1397. { \
  1398. return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
  1399. devfn, offset, value); \
  1400. }
  1401. EARLY_PCI_OP(read, byte, u8 *)
  1402. EARLY_PCI_OP(read, word, u16 *)
  1403. EARLY_PCI_OP(read, dword, u32 *)
  1404. EARLY_PCI_OP(write, byte, u8)
  1405. EARLY_PCI_OP(write, word, u16)
  1406. EARLY_PCI_OP(write, dword, u32)
  1407. extern int pci_bus_find_capability (struct pci_bus *bus, unsigned int devfn, int cap);
  1408. int early_find_capability(struct pci_controller *hose, int bus, int devfn,
  1409. int cap)
  1410. {
  1411. return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
  1412. }
  1413. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  1414. {
  1415. struct pci_controller *hose = bus->sysdata;
  1416. return of_node_get(hose->dn);
  1417. }
  1418. /**
  1419. * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
  1420. * @hose: Pointer to the PCI host controller instance structure
  1421. */
  1422. void pcibios_scan_phb(struct pci_controller *hose)
  1423. {
  1424. LIST_HEAD(resources);
  1425. struct pci_bus *bus;
  1426. struct device_node *node = hose->dn;
  1427. int mode;
  1428. pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node));
  1429. /* Get some IO space for the new PHB */
  1430. pcibios_setup_phb_io_space(hose);
  1431. /* Wire up PHB bus resources */
  1432. pcibios_setup_phb_resources(hose, &resources);
  1433. hose->busn.start = hose->first_busno;
  1434. hose->busn.end = hose->last_busno;
  1435. hose->busn.flags = IORESOURCE_BUS;
  1436. pci_add_resource(&resources, &hose->busn);
  1437. /* Create an empty bus for the toplevel */
  1438. bus = pci_create_root_bus(hose->parent, hose->first_busno,
  1439. hose->ops, hose, &resources);
  1440. if (bus == NULL) {
  1441. pr_err("Failed to create bus for PCI domain %04x\n",
  1442. hose->global_number);
  1443. pci_free_resource_list(&resources);
  1444. return;
  1445. }
  1446. hose->bus = bus;
  1447. /* Get probe mode and perform scan */
  1448. mode = PCI_PROBE_NORMAL;
  1449. if (node && ppc_md.pci_probe_mode)
  1450. mode = ppc_md.pci_probe_mode(bus);
  1451. pr_debug(" probe mode: %d\n", mode);
  1452. if (mode == PCI_PROBE_DEVTREE)
  1453. of_scan_bus(node, bus);
  1454. if (mode == PCI_PROBE_NORMAL) {
  1455. pci_bus_update_busn_res_end(bus, 255);
  1456. hose->last_busno = pci_scan_child_bus(bus);
  1457. pci_bus_update_busn_res_end(bus, hose->last_busno);
  1458. }
  1459. /* Platform gets a chance to do some global fixups before
  1460. * we proceed to resource allocation
  1461. */
  1462. if (ppc_md.pcibios_fixup_phb)
  1463. ppc_md.pcibios_fixup_phb(hose);
  1464. /* Configure PCI Express settings */
  1465. if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
  1466. struct pci_bus *child;
  1467. list_for_each_entry(child, &bus->children, node) {
  1468. struct pci_dev *self = child->self;
  1469. if (!self)
  1470. continue;
  1471. pcie_bus_configure_settings(child, self->pcie_mpss);
  1472. }
  1473. }
  1474. }
  1475. static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
  1476. {
  1477. int i, class = dev->class >> 8;
  1478. /* When configured as agent, programing interface = 1 */
  1479. int prog_if = dev->class & 0xf;
  1480. if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
  1481. class == PCI_CLASS_BRIDGE_OTHER) &&
  1482. (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
  1483. (prog_if == 0) &&
  1484. (dev->bus->parent == NULL)) {
  1485. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1486. dev->resource[i].start = 0;
  1487. dev->resource[i].end = 0;
  1488. dev->resource[i].flags = 0;
  1489. }
  1490. }
  1491. }
  1492. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
  1493. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);
  1494. static void fixup_vga(struct pci_dev *pdev)
  1495. {
  1496. u16 cmd;
  1497. pci_read_config_word(pdev, PCI_COMMAND, &cmd);
  1498. if ((cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) || !vga_default_device())
  1499. vga_set_default_device(pdev);
  1500. }
  1501. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
  1502. PCI_CLASS_DISPLAY_VGA, 8, fixup_vga);