hw.c 83 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/io.h>
  17. #include <linux/slab.h>
  18. #include <linux/module.h>
  19. #include <asm/unaligned.h>
  20. #include "hw.h"
  21. #include "hw-ops.h"
  22. #include "rc.h"
  23. #include "ar9003_mac.h"
  24. #include "ar9003_mci.h"
  25. #include "ar9003_phy.h"
  26. #include "debug.h"
  27. #include "ath9k.h"
  28. static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
  29. MODULE_AUTHOR("Atheros Communications");
  30. MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
  31. MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
  32. MODULE_LICENSE("Dual BSD/GPL");
  33. static int __init ath9k_init(void)
  34. {
  35. return 0;
  36. }
  37. module_init(ath9k_init);
  38. static void __exit ath9k_exit(void)
  39. {
  40. return;
  41. }
  42. module_exit(ath9k_exit);
  43. /* Private hardware callbacks */
  44. static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
  45. {
  46. ath9k_hw_private_ops(ah)->init_cal_settings(ah);
  47. }
  48. static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
  49. struct ath9k_channel *chan)
  50. {
  51. return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
  52. }
  53. static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
  54. {
  55. if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
  56. return;
  57. ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
  58. }
  59. static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
  60. {
  61. /* You will not have this callback if using the old ANI */
  62. if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
  63. return;
  64. ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
  65. }
  66. /********************/
  67. /* Helper Functions */
  68. /********************/
  69. #ifdef CONFIG_ATH9K_DEBUGFS
  70. void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause)
  71. {
  72. struct ath_softc *sc = common->priv;
  73. if (sync_cause)
  74. sc->debug.stats.istats.sync_cause_all++;
  75. if (sync_cause & AR_INTR_SYNC_RTC_IRQ)
  76. sc->debug.stats.istats.sync_rtc_irq++;
  77. if (sync_cause & AR_INTR_SYNC_MAC_IRQ)
  78. sc->debug.stats.istats.sync_mac_irq++;
  79. if (sync_cause & AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS)
  80. sc->debug.stats.istats.eeprom_illegal_access++;
  81. if (sync_cause & AR_INTR_SYNC_APB_TIMEOUT)
  82. sc->debug.stats.istats.apb_timeout++;
  83. if (sync_cause & AR_INTR_SYNC_PCI_MODE_CONFLICT)
  84. sc->debug.stats.istats.pci_mode_conflict++;
  85. if (sync_cause & AR_INTR_SYNC_HOST1_FATAL)
  86. sc->debug.stats.istats.host1_fatal++;
  87. if (sync_cause & AR_INTR_SYNC_HOST1_PERR)
  88. sc->debug.stats.istats.host1_perr++;
  89. if (sync_cause & AR_INTR_SYNC_TRCV_FIFO_PERR)
  90. sc->debug.stats.istats.trcv_fifo_perr++;
  91. if (sync_cause & AR_INTR_SYNC_RADM_CPL_EP)
  92. sc->debug.stats.istats.radm_cpl_ep++;
  93. if (sync_cause & AR_INTR_SYNC_RADM_CPL_DLLP_ABORT)
  94. sc->debug.stats.istats.radm_cpl_dllp_abort++;
  95. if (sync_cause & AR_INTR_SYNC_RADM_CPL_TLP_ABORT)
  96. sc->debug.stats.istats.radm_cpl_tlp_abort++;
  97. if (sync_cause & AR_INTR_SYNC_RADM_CPL_ECRC_ERR)
  98. sc->debug.stats.istats.radm_cpl_ecrc_err++;
  99. if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT)
  100. sc->debug.stats.istats.radm_cpl_timeout++;
  101. if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT)
  102. sc->debug.stats.istats.local_timeout++;
  103. if (sync_cause & AR_INTR_SYNC_PM_ACCESS)
  104. sc->debug.stats.istats.pm_access++;
  105. if (sync_cause & AR_INTR_SYNC_MAC_AWAKE)
  106. sc->debug.stats.istats.mac_awake++;
  107. if (sync_cause & AR_INTR_SYNC_MAC_ASLEEP)
  108. sc->debug.stats.istats.mac_asleep++;
  109. if (sync_cause & AR_INTR_SYNC_MAC_SLEEP_ACCESS)
  110. sc->debug.stats.istats.mac_sleep_access++;
  111. }
  112. #endif
  113. static void ath9k_hw_set_clockrate(struct ath_hw *ah)
  114. {
  115. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  116. struct ath_common *common = ath9k_hw_common(ah);
  117. unsigned int clockrate;
  118. /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
  119. if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
  120. clockrate = 117;
  121. else if (!ah->curchan) /* should really check for CCK instead */
  122. clockrate = ATH9K_CLOCK_RATE_CCK;
  123. else if (conf->chandef.chan->band == IEEE80211_BAND_2GHZ)
  124. clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
  125. else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
  126. clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
  127. else
  128. clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
  129. if (conf_is_ht40(conf))
  130. clockrate *= 2;
  131. if (ah->curchan) {
  132. if (IS_CHAN_HALF_RATE(ah->curchan))
  133. clockrate /= 2;
  134. if (IS_CHAN_QUARTER_RATE(ah->curchan))
  135. clockrate /= 4;
  136. }
  137. common->clockrate = clockrate;
  138. }
  139. static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
  140. {
  141. struct ath_common *common = ath9k_hw_common(ah);
  142. return usecs * common->clockrate;
  143. }
  144. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
  145. {
  146. int i;
  147. BUG_ON(timeout < AH_TIME_QUANTUM);
  148. for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
  149. if ((REG_READ(ah, reg) & mask) == val)
  150. return true;
  151. udelay(AH_TIME_QUANTUM);
  152. }
  153. ath_dbg(ath9k_hw_common(ah), ANY,
  154. "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
  155. timeout, reg, REG_READ(ah, reg), mask, val);
  156. return false;
  157. }
  158. EXPORT_SYMBOL(ath9k_hw_wait);
  159. void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
  160. int hw_delay)
  161. {
  162. hw_delay /= 10;
  163. if (IS_CHAN_HALF_RATE(chan))
  164. hw_delay *= 2;
  165. else if (IS_CHAN_QUARTER_RATE(chan))
  166. hw_delay *= 4;
  167. udelay(hw_delay + BASE_ACTIVATE_DELAY);
  168. }
  169. void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
  170. int column, unsigned int *writecnt)
  171. {
  172. int r;
  173. ENABLE_REGWRITE_BUFFER(ah);
  174. for (r = 0; r < array->ia_rows; r++) {
  175. REG_WRITE(ah, INI_RA(array, r, 0),
  176. INI_RA(array, r, column));
  177. DO_DELAY(*writecnt);
  178. }
  179. REGWRITE_BUFFER_FLUSH(ah);
  180. }
  181. u32 ath9k_hw_reverse_bits(u32 val, u32 n)
  182. {
  183. u32 retval;
  184. int i;
  185. for (i = 0, retval = 0; i < n; i++) {
  186. retval = (retval << 1) | (val & 1);
  187. val >>= 1;
  188. }
  189. return retval;
  190. }
  191. u16 ath9k_hw_computetxtime(struct ath_hw *ah,
  192. u8 phy, int kbps,
  193. u32 frameLen, u16 rateix,
  194. bool shortPreamble)
  195. {
  196. u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
  197. if (kbps == 0)
  198. return 0;
  199. switch (phy) {
  200. case WLAN_RC_PHY_CCK:
  201. phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
  202. if (shortPreamble)
  203. phyTime >>= 1;
  204. numBits = frameLen << 3;
  205. txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
  206. break;
  207. case WLAN_RC_PHY_OFDM:
  208. if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
  209. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
  210. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  211. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  212. txTime = OFDM_SIFS_TIME_QUARTER
  213. + OFDM_PREAMBLE_TIME_QUARTER
  214. + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
  215. } else if (ah->curchan &&
  216. IS_CHAN_HALF_RATE(ah->curchan)) {
  217. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
  218. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  219. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  220. txTime = OFDM_SIFS_TIME_HALF +
  221. OFDM_PREAMBLE_TIME_HALF
  222. + (numSymbols * OFDM_SYMBOL_TIME_HALF);
  223. } else {
  224. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
  225. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  226. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  227. txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
  228. + (numSymbols * OFDM_SYMBOL_TIME);
  229. }
  230. break;
  231. default:
  232. ath_err(ath9k_hw_common(ah),
  233. "Unknown phy %u (rate ix %u)\n", phy, rateix);
  234. txTime = 0;
  235. break;
  236. }
  237. return txTime;
  238. }
  239. EXPORT_SYMBOL(ath9k_hw_computetxtime);
  240. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  241. struct ath9k_channel *chan,
  242. struct chan_centers *centers)
  243. {
  244. int8_t extoff;
  245. if (!IS_CHAN_HT40(chan)) {
  246. centers->ctl_center = centers->ext_center =
  247. centers->synth_center = chan->channel;
  248. return;
  249. }
  250. if (IS_CHAN_HT40PLUS(chan)) {
  251. centers->synth_center =
  252. chan->channel + HT40_CHANNEL_CENTER_SHIFT;
  253. extoff = 1;
  254. } else {
  255. centers->synth_center =
  256. chan->channel - HT40_CHANNEL_CENTER_SHIFT;
  257. extoff = -1;
  258. }
  259. centers->ctl_center =
  260. centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
  261. /* 25 MHz spacing is supported by hw but not on upper layers */
  262. centers->ext_center =
  263. centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
  264. }
  265. /******************/
  266. /* Chip Revisions */
  267. /******************/
  268. static void ath9k_hw_read_revisions(struct ath_hw *ah)
  269. {
  270. u32 val;
  271. switch (ah->hw_version.devid) {
  272. case AR5416_AR9100_DEVID:
  273. ah->hw_version.macVersion = AR_SREV_VERSION_9100;
  274. break;
  275. case AR9300_DEVID_AR9330:
  276. ah->hw_version.macVersion = AR_SREV_VERSION_9330;
  277. if (ah->get_mac_revision) {
  278. ah->hw_version.macRev = ah->get_mac_revision();
  279. } else {
  280. val = REG_READ(ah, AR_SREV);
  281. ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
  282. }
  283. return;
  284. case AR9300_DEVID_AR9340:
  285. ah->hw_version.macVersion = AR_SREV_VERSION_9340;
  286. val = REG_READ(ah, AR_SREV);
  287. ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
  288. return;
  289. case AR9300_DEVID_QCA955X:
  290. ah->hw_version.macVersion = AR_SREV_VERSION_9550;
  291. return;
  292. }
  293. val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
  294. if (val == 0xFF) {
  295. val = REG_READ(ah, AR_SREV);
  296. ah->hw_version.macVersion =
  297. (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
  298. ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
  299. if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
  300. ah->is_pciexpress = true;
  301. else
  302. ah->is_pciexpress = (val &
  303. AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
  304. } else {
  305. if (!AR_SREV_9100(ah))
  306. ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
  307. ah->hw_version.macRev = val & AR_SREV_REVISION;
  308. if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
  309. ah->is_pciexpress = true;
  310. }
  311. }
  312. /************************************/
  313. /* HW Attach, Detach, Init Routines */
  314. /************************************/
  315. static void ath9k_hw_disablepcie(struct ath_hw *ah)
  316. {
  317. if (!AR_SREV_5416(ah))
  318. return;
  319. REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
  320. REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
  321. REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
  322. REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
  323. REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
  324. REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
  325. REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
  326. REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
  327. REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
  328. REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
  329. }
  330. /* This should work for all families including legacy */
  331. static bool ath9k_hw_chip_test(struct ath_hw *ah)
  332. {
  333. struct ath_common *common = ath9k_hw_common(ah);
  334. u32 regAddr[2] = { AR_STA_ID0 };
  335. u32 regHold[2];
  336. static const u32 patternData[4] = {
  337. 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
  338. };
  339. int i, j, loop_max;
  340. if (!AR_SREV_9300_20_OR_LATER(ah)) {
  341. loop_max = 2;
  342. regAddr[1] = AR_PHY_BASE + (8 << 2);
  343. } else
  344. loop_max = 1;
  345. for (i = 0; i < loop_max; i++) {
  346. u32 addr = regAddr[i];
  347. u32 wrData, rdData;
  348. regHold[i] = REG_READ(ah, addr);
  349. for (j = 0; j < 0x100; j++) {
  350. wrData = (j << 16) | j;
  351. REG_WRITE(ah, addr, wrData);
  352. rdData = REG_READ(ah, addr);
  353. if (rdData != wrData) {
  354. ath_err(common,
  355. "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
  356. addr, wrData, rdData);
  357. return false;
  358. }
  359. }
  360. for (j = 0; j < 4; j++) {
  361. wrData = patternData[j];
  362. REG_WRITE(ah, addr, wrData);
  363. rdData = REG_READ(ah, addr);
  364. if (wrData != rdData) {
  365. ath_err(common,
  366. "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
  367. addr, wrData, rdData);
  368. return false;
  369. }
  370. }
  371. REG_WRITE(ah, regAddr[i], regHold[i]);
  372. }
  373. udelay(100);
  374. return true;
  375. }
  376. static void ath9k_hw_init_config(struct ath_hw *ah)
  377. {
  378. int i;
  379. ah->config.dma_beacon_response_time = 1;
  380. ah->config.sw_beacon_response_time = 6;
  381. ah->config.additional_swba_backoff = 0;
  382. ah->config.ack_6mb = 0x0;
  383. ah->config.cwm_ignore_extcca = 0;
  384. ah->config.pcie_clock_req = 0;
  385. ah->config.analog_shiftreg = 1;
  386. for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
  387. ah->config.spurchans[i][0] = AR_NO_SPUR;
  388. ah->config.spurchans[i][1] = AR_NO_SPUR;
  389. }
  390. ah->config.rx_intr_mitigation = true;
  391. ah->config.pcieSerDesWrite = true;
  392. /*
  393. * We need this for PCI devices only (Cardbus, PCI, miniPCI)
  394. * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
  395. * This means we use it for all AR5416 devices, and the few
  396. * minor PCI AR9280 devices out there.
  397. *
  398. * Serialization is required because these devices do not handle
  399. * well the case of two concurrent reads/writes due to the latency
  400. * involved. During one read/write another read/write can be issued
  401. * on another CPU while the previous read/write may still be working
  402. * on our hardware, if we hit this case the hardware poops in a loop.
  403. * We prevent this by serializing reads and writes.
  404. *
  405. * This issue is not present on PCI-Express devices or pre-AR5416
  406. * devices (legacy, 802.11abg).
  407. */
  408. if (num_possible_cpus() > 1)
  409. ah->config.serialize_regmode = SER_REG_MODE_AUTO;
  410. }
  411. static void ath9k_hw_init_defaults(struct ath_hw *ah)
  412. {
  413. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  414. regulatory->country_code = CTRY_DEFAULT;
  415. regulatory->power_limit = MAX_RATE_POWER;
  416. ah->hw_version.magic = AR5416_MAGIC;
  417. ah->hw_version.subvendorid = 0;
  418. ah->atim_window = 0;
  419. ah->sta_id1_defaults =
  420. AR_STA_ID1_CRPT_MIC_ENABLE |
  421. AR_STA_ID1_MCAST_KSRCH;
  422. if (AR_SREV_9100(ah))
  423. ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
  424. ah->slottime = ATH9K_SLOT_TIME_9;
  425. ah->globaltxtimeout = (u32) -1;
  426. ah->power_mode = ATH9K_PM_UNDEFINED;
  427. ah->htc_reset_init = true;
  428. }
  429. static int ath9k_hw_init_macaddr(struct ath_hw *ah)
  430. {
  431. struct ath_common *common = ath9k_hw_common(ah);
  432. u32 sum;
  433. int i;
  434. u16 eeval;
  435. static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
  436. sum = 0;
  437. for (i = 0; i < 3; i++) {
  438. eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
  439. sum += eeval;
  440. common->macaddr[2 * i] = eeval >> 8;
  441. common->macaddr[2 * i + 1] = eeval & 0xff;
  442. }
  443. if (sum == 0 || sum == 0xffff * 3)
  444. return -EADDRNOTAVAIL;
  445. return 0;
  446. }
  447. static int ath9k_hw_post_init(struct ath_hw *ah)
  448. {
  449. struct ath_common *common = ath9k_hw_common(ah);
  450. int ecode;
  451. if (common->bus_ops->ath_bus_type != ATH_USB) {
  452. if (!ath9k_hw_chip_test(ah))
  453. return -ENODEV;
  454. }
  455. if (!AR_SREV_9300_20_OR_LATER(ah)) {
  456. ecode = ar9002_hw_rf_claim(ah);
  457. if (ecode != 0)
  458. return ecode;
  459. }
  460. ecode = ath9k_hw_eeprom_init(ah);
  461. if (ecode != 0)
  462. return ecode;
  463. ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
  464. ah->eep_ops->get_eeprom_ver(ah),
  465. ah->eep_ops->get_eeprom_rev(ah));
  466. ath9k_hw_ani_init(ah);
  467. /*
  468. * EEPROM needs to be initialized before we do this.
  469. * This is required for regulatory compliance.
  470. */
  471. if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
  472. u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
  473. if ((regdmn & 0xF0) == CTL_FCC) {
  474. ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9462_FCC_2GHZ;
  475. ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9462_FCC_5GHZ;
  476. }
  477. }
  478. return 0;
  479. }
  480. static int ath9k_hw_attach_ops(struct ath_hw *ah)
  481. {
  482. if (!AR_SREV_9300_20_OR_LATER(ah))
  483. return ar9002_hw_attach_ops(ah);
  484. ar9003_hw_attach_ops(ah);
  485. return 0;
  486. }
  487. /* Called for all hardware families */
  488. static int __ath9k_hw_init(struct ath_hw *ah)
  489. {
  490. struct ath_common *common = ath9k_hw_common(ah);
  491. int r = 0;
  492. ath9k_hw_read_revisions(ah);
  493. /*
  494. * Read back AR_WA into a permanent copy and set bits 14 and 17.
  495. * We need to do this to avoid RMW of this register. We cannot
  496. * read the reg when chip is asleep.
  497. */
  498. if (AR_SREV_9300_20_OR_LATER(ah)) {
  499. ah->WARegVal = REG_READ(ah, AR_WA);
  500. ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
  501. AR_WA_ASPM_TIMER_BASED_DISABLE);
  502. }
  503. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
  504. ath_err(common, "Couldn't reset chip\n");
  505. return -EIO;
  506. }
  507. if (AR_SREV_9565(ah)) {
  508. ah->WARegVal |= AR_WA_BIT22;
  509. REG_WRITE(ah, AR_WA, ah->WARegVal);
  510. }
  511. ath9k_hw_init_defaults(ah);
  512. ath9k_hw_init_config(ah);
  513. r = ath9k_hw_attach_ops(ah);
  514. if (r)
  515. return r;
  516. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
  517. ath_err(common, "Couldn't wakeup chip\n");
  518. return -EIO;
  519. }
  520. if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
  521. if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
  522. ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
  523. !ah->is_pciexpress)) {
  524. ah->config.serialize_regmode =
  525. SER_REG_MODE_ON;
  526. } else {
  527. ah->config.serialize_regmode =
  528. SER_REG_MODE_OFF;
  529. }
  530. }
  531. ath_dbg(common, RESET, "serialize_regmode is %d\n",
  532. ah->config.serialize_regmode);
  533. if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
  534. ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
  535. else
  536. ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
  537. switch (ah->hw_version.macVersion) {
  538. case AR_SREV_VERSION_5416_PCI:
  539. case AR_SREV_VERSION_5416_PCIE:
  540. case AR_SREV_VERSION_9160:
  541. case AR_SREV_VERSION_9100:
  542. case AR_SREV_VERSION_9280:
  543. case AR_SREV_VERSION_9285:
  544. case AR_SREV_VERSION_9287:
  545. case AR_SREV_VERSION_9271:
  546. case AR_SREV_VERSION_9300:
  547. case AR_SREV_VERSION_9330:
  548. case AR_SREV_VERSION_9485:
  549. case AR_SREV_VERSION_9340:
  550. case AR_SREV_VERSION_9462:
  551. case AR_SREV_VERSION_9550:
  552. case AR_SREV_VERSION_9565:
  553. break;
  554. default:
  555. ath_err(common,
  556. "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
  557. ah->hw_version.macVersion, ah->hw_version.macRev);
  558. return -EOPNOTSUPP;
  559. }
  560. if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
  561. AR_SREV_9330(ah) || AR_SREV_9550(ah))
  562. ah->is_pciexpress = false;
  563. ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
  564. ath9k_hw_init_cal_settings(ah);
  565. ah->ani_function = ATH9K_ANI_ALL;
  566. if (!AR_SREV_9300_20_OR_LATER(ah))
  567. ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
  568. if (!ah->is_pciexpress)
  569. ath9k_hw_disablepcie(ah);
  570. r = ath9k_hw_post_init(ah);
  571. if (r)
  572. return r;
  573. ath9k_hw_init_mode_gain_regs(ah);
  574. r = ath9k_hw_fill_cap_info(ah);
  575. if (r)
  576. return r;
  577. r = ath9k_hw_init_macaddr(ah);
  578. if (r) {
  579. ath_err(common, "Failed to initialize MAC address\n");
  580. return r;
  581. }
  582. if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
  583. ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
  584. else
  585. ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
  586. if (AR_SREV_9330(ah))
  587. ah->bb_watchdog_timeout_ms = 85;
  588. else
  589. ah->bb_watchdog_timeout_ms = 25;
  590. common->state = ATH_HW_INITIALIZED;
  591. return 0;
  592. }
  593. int ath9k_hw_init(struct ath_hw *ah)
  594. {
  595. int ret;
  596. struct ath_common *common = ath9k_hw_common(ah);
  597. /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
  598. switch (ah->hw_version.devid) {
  599. case AR5416_DEVID_PCI:
  600. case AR5416_DEVID_PCIE:
  601. case AR5416_AR9100_DEVID:
  602. case AR9160_DEVID_PCI:
  603. case AR9280_DEVID_PCI:
  604. case AR9280_DEVID_PCIE:
  605. case AR9285_DEVID_PCIE:
  606. case AR9287_DEVID_PCI:
  607. case AR9287_DEVID_PCIE:
  608. case AR2427_DEVID_PCIE:
  609. case AR9300_DEVID_PCIE:
  610. case AR9300_DEVID_AR9485_PCIE:
  611. case AR9300_DEVID_AR9330:
  612. case AR9300_DEVID_AR9340:
  613. case AR9300_DEVID_QCA955X:
  614. case AR9300_DEVID_AR9580:
  615. case AR9300_DEVID_AR9462:
  616. case AR9485_DEVID_AR1111:
  617. case AR9300_DEVID_AR9565:
  618. break;
  619. default:
  620. if (common->bus_ops->ath_bus_type == ATH_USB)
  621. break;
  622. ath_err(common, "Hardware device ID 0x%04x not supported\n",
  623. ah->hw_version.devid);
  624. return -EOPNOTSUPP;
  625. }
  626. ret = __ath9k_hw_init(ah);
  627. if (ret) {
  628. ath_err(common,
  629. "Unable to initialize hardware; initialization status: %d\n",
  630. ret);
  631. return ret;
  632. }
  633. return 0;
  634. }
  635. EXPORT_SYMBOL(ath9k_hw_init);
  636. static void ath9k_hw_init_qos(struct ath_hw *ah)
  637. {
  638. ENABLE_REGWRITE_BUFFER(ah);
  639. REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
  640. REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
  641. REG_WRITE(ah, AR_QOS_NO_ACK,
  642. SM(2, AR_QOS_NO_ACK_TWO_BIT) |
  643. SM(5, AR_QOS_NO_ACK_BIT_OFF) |
  644. SM(0, AR_QOS_NO_ACK_BYTE_OFF));
  645. REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
  646. REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
  647. REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
  648. REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
  649. REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
  650. REGWRITE_BUFFER_FLUSH(ah);
  651. }
  652. u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
  653. {
  654. struct ath_common *common = ath9k_hw_common(ah);
  655. int i = 0;
  656. REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
  657. udelay(100);
  658. REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
  659. while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
  660. udelay(100);
  661. if (WARN_ON_ONCE(i >= 100)) {
  662. ath_err(common, "PLL4 meaurement not done\n");
  663. break;
  664. }
  665. i++;
  666. }
  667. return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
  668. }
  669. EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
  670. static void ath9k_hw_init_pll(struct ath_hw *ah,
  671. struct ath9k_channel *chan)
  672. {
  673. u32 pll;
  674. if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
  675. /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
  676. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
  677. AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
  678. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
  679. AR_CH0_DPLL2_KD, 0x40);
  680. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
  681. AR_CH0_DPLL2_KI, 0x4);
  682. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
  683. AR_CH0_BB_DPLL1_REFDIV, 0x5);
  684. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
  685. AR_CH0_BB_DPLL1_NINI, 0x58);
  686. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
  687. AR_CH0_BB_DPLL1_NFRAC, 0x0);
  688. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
  689. AR_CH0_BB_DPLL2_OUTDIV, 0x1);
  690. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
  691. AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
  692. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
  693. AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
  694. /* program BB PLL phase_shift to 0x6 */
  695. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
  696. AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
  697. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
  698. AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
  699. udelay(1000);
  700. } else if (AR_SREV_9330(ah)) {
  701. u32 ddr_dpll2, pll_control2, kd;
  702. if (ah->is_clk_25mhz) {
  703. ddr_dpll2 = 0x18e82f01;
  704. pll_control2 = 0xe04a3d;
  705. kd = 0x1d;
  706. } else {
  707. ddr_dpll2 = 0x19e82f01;
  708. pll_control2 = 0x886666;
  709. kd = 0x3d;
  710. }
  711. /* program DDR PLL ki and kd value */
  712. REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
  713. /* program DDR PLL phase_shift */
  714. REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
  715. AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
  716. REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
  717. udelay(1000);
  718. /* program refdiv, nint, frac to RTC register */
  719. REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
  720. /* program BB PLL kd and ki value */
  721. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
  722. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
  723. /* program BB PLL phase_shift */
  724. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
  725. AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
  726. } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
  727. u32 regval, pll2_divint, pll2_divfrac, refdiv;
  728. REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
  729. udelay(1000);
  730. REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
  731. udelay(100);
  732. if (ah->is_clk_25mhz) {
  733. pll2_divint = 0x54;
  734. pll2_divfrac = 0x1eb85;
  735. refdiv = 3;
  736. } else {
  737. if (AR_SREV_9340(ah)) {
  738. pll2_divint = 88;
  739. pll2_divfrac = 0;
  740. refdiv = 5;
  741. } else {
  742. pll2_divint = 0x11;
  743. pll2_divfrac = 0x26666;
  744. refdiv = 1;
  745. }
  746. }
  747. regval = REG_READ(ah, AR_PHY_PLL_MODE);
  748. regval |= (0x1 << 16);
  749. REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
  750. udelay(100);
  751. REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
  752. (pll2_divint << 18) | pll2_divfrac);
  753. udelay(100);
  754. regval = REG_READ(ah, AR_PHY_PLL_MODE);
  755. if (AR_SREV_9340(ah))
  756. regval = (regval & 0x80071fff) | (0x1 << 30) |
  757. (0x1 << 13) | (0x4 << 26) | (0x18 << 19);
  758. else
  759. regval = (regval & 0x80071fff) | (0x3 << 30) |
  760. (0x1 << 13) | (0x4 << 26) | (0x60 << 19);
  761. REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
  762. REG_WRITE(ah, AR_PHY_PLL_MODE,
  763. REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
  764. udelay(1000);
  765. }
  766. pll = ath9k_hw_compute_pll_control(ah, chan);
  767. if (AR_SREV_9565(ah))
  768. pll |= 0x40000;
  769. REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
  770. if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
  771. AR_SREV_9550(ah))
  772. udelay(1000);
  773. /* Switch the core clock for ar9271 to 117Mhz */
  774. if (AR_SREV_9271(ah)) {
  775. udelay(500);
  776. REG_WRITE(ah, 0x50040, 0x304);
  777. }
  778. udelay(RTC_PLL_SETTLE_DELAY);
  779. REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
  780. if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
  781. if (ah->is_clk_25mhz) {
  782. REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
  783. REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
  784. REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
  785. } else {
  786. REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
  787. REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
  788. REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
  789. }
  790. udelay(100);
  791. }
  792. }
  793. static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
  794. enum nl80211_iftype opmode)
  795. {
  796. u32 sync_default = AR_INTR_SYNC_DEFAULT;
  797. u32 imr_reg = AR_IMR_TXERR |
  798. AR_IMR_TXURN |
  799. AR_IMR_RXERR |
  800. AR_IMR_RXORN |
  801. AR_IMR_BCNMISC;
  802. if (AR_SREV_9340(ah) || AR_SREV_9550(ah))
  803. sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
  804. if (AR_SREV_9300_20_OR_LATER(ah)) {
  805. imr_reg |= AR_IMR_RXOK_HP;
  806. if (ah->config.rx_intr_mitigation)
  807. imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
  808. else
  809. imr_reg |= AR_IMR_RXOK_LP;
  810. } else {
  811. if (ah->config.rx_intr_mitigation)
  812. imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
  813. else
  814. imr_reg |= AR_IMR_RXOK;
  815. }
  816. if (ah->config.tx_intr_mitigation)
  817. imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
  818. else
  819. imr_reg |= AR_IMR_TXOK;
  820. ENABLE_REGWRITE_BUFFER(ah);
  821. REG_WRITE(ah, AR_IMR, imr_reg);
  822. ah->imrs2_reg |= AR_IMR_S2_GTT;
  823. REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
  824. if (!AR_SREV_9100(ah)) {
  825. REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
  826. REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
  827. REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
  828. }
  829. REGWRITE_BUFFER_FLUSH(ah);
  830. if (AR_SREV_9300_20_OR_LATER(ah)) {
  831. REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
  832. REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
  833. REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
  834. REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
  835. }
  836. }
  837. static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
  838. {
  839. u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
  840. val = min(val, (u32) 0xFFFF);
  841. REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
  842. }
  843. static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
  844. {
  845. u32 val = ath9k_hw_mac_to_clks(ah, us);
  846. val = min(val, (u32) 0xFFFF);
  847. REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
  848. }
  849. static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
  850. {
  851. u32 val = ath9k_hw_mac_to_clks(ah, us);
  852. val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
  853. REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
  854. }
  855. static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
  856. {
  857. u32 val = ath9k_hw_mac_to_clks(ah, us);
  858. val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
  859. REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
  860. }
  861. static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
  862. {
  863. if (tu > 0xFFFF) {
  864. ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
  865. tu);
  866. ah->globaltxtimeout = (u32) -1;
  867. return false;
  868. } else {
  869. REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
  870. ah->globaltxtimeout = tu;
  871. return true;
  872. }
  873. }
  874. void ath9k_hw_init_global_settings(struct ath_hw *ah)
  875. {
  876. struct ath_common *common = ath9k_hw_common(ah);
  877. struct ieee80211_conf *conf = &common->hw->conf;
  878. const struct ath9k_channel *chan = ah->curchan;
  879. int acktimeout, ctstimeout, ack_offset = 0;
  880. int slottime;
  881. int sifstime;
  882. int rx_lat = 0, tx_lat = 0, eifs = 0;
  883. u32 reg;
  884. ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
  885. ah->misc_mode);
  886. if (!chan)
  887. return;
  888. if (ah->misc_mode != 0)
  889. REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
  890. if (IS_CHAN_A_FAST_CLOCK(ah, chan))
  891. rx_lat = 41;
  892. else
  893. rx_lat = 37;
  894. tx_lat = 54;
  895. if (IS_CHAN_5GHZ(chan))
  896. sifstime = 16;
  897. else
  898. sifstime = 10;
  899. if (IS_CHAN_HALF_RATE(chan)) {
  900. eifs = 175;
  901. rx_lat *= 2;
  902. tx_lat *= 2;
  903. if (IS_CHAN_A_FAST_CLOCK(ah, chan))
  904. tx_lat += 11;
  905. sifstime = 32;
  906. ack_offset = 16;
  907. slottime = 13;
  908. } else if (IS_CHAN_QUARTER_RATE(chan)) {
  909. eifs = 340;
  910. rx_lat = (rx_lat * 4) - 1;
  911. tx_lat *= 4;
  912. if (IS_CHAN_A_FAST_CLOCK(ah, chan))
  913. tx_lat += 22;
  914. sifstime = 64;
  915. ack_offset = 32;
  916. slottime = 21;
  917. } else {
  918. if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
  919. eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
  920. reg = AR_USEC_ASYNC_FIFO;
  921. } else {
  922. eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
  923. common->clockrate;
  924. reg = REG_READ(ah, AR_USEC);
  925. }
  926. rx_lat = MS(reg, AR_USEC_RX_LAT);
  927. tx_lat = MS(reg, AR_USEC_TX_LAT);
  928. slottime = ah->slottime;
  929. }
  930. /* As defined by IEEE 802.11-2007 17.3.8.6 */
  931. slottime += 3 * ah->coverage_class;
  932. acktimeout = slottime + sifstime + ack_offset;
  933. ctstimeout = acktimeout;
  934. /*
  935. * Workaround for early ACK timeouts, add an offset to match the
  936. * initval's 64us ack timeout value. Use 48us for the CTS timeout.
  937. * This was initially only meant to work around an issue with delayed
  938. * BA frames in some implementations, but it has been found to fix ACK
  939. * timeout issues in other cases as well.
  940. */
  941. if (conf->chandef.chan &&
  942. conf->chandef.chan->band == IEEE80211_BAND_2GHZ &&
  943. !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
  944. acktimeout += 64 - sifstime - ah->slottime;
  945. ctstimeout += 48 - sifstime - ah->slottime;
  946. }
  947. ath9k_hw_set_sifs_time(ah, sifstime);
  948. ath9k_hw_setslottime(ah, slottime);
  949. ath9k_hw_set_ack_timeout(ah, acktimeout);
  950. ath9k_hw_set_cts_timeout(ah, ctstimeout);
  951. if (ah->globaltxtimeout != (u32) -1)
  952. ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
  953. REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
  954. REG_RMW(ah, AR_USEC,
  955. (common->clockrate - 1) |
  956. SM(rx_lat, AR_USEC_RX_LAT) |
  957. SM(tx_lat, AR_USEC_TX_LAT),
  958. AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
  959. }
  960. EXPORT_SYMBOL(ath9k_hw_init_global_settings);
  961. void ath9k_hw_deinit(struct ath_hw *ah)
  962. {
  963. struct ath_common *common = ath9k_hw_common(ah);
  964. if (common->state < ATH_HW_INITIALIZED)
  965. return;
  966. ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
  967. }
  968. EXPORT_SYMBOL(ath9k_hw_deinit);
  969. /*******/
  970. /* INI */
  971. /*******/
  972. u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
  973. {
  974. u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
  975. if (IS_CHAN_G(chan))
  976. ctl |= CTL_11G;
  977. else
  978. ctl |= CTL_11A;
  979. return ctl;
  980. }
  981. /****************************************/
  982. /* Reset and Channel Switching Routines */
  983. /****************************************/
  984. static inline void ath9k_hw_set_dma(struct ath_hw *ah)
  985. {
  986. struct ath_common *common = ath9k_hw_common(ah);
  987. int txbuf_size;
  988. ENABLE_REGWRITE_BUFFER(ah);
  989. /*
  990. * set AHB_MODE not to do cacheline prefetches
  991. */
  992. if (!AR_SREV_9300_20_OR_LATER(ah))
  993. REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
  994. /*
  995. * let mac dma reads be in 128 byte chunks
  996. */
  997. REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
  998. REGWRITE_BUFFER_FLUSH(ah);
  999. /*
  1000. * Restore TX Trigger Level to its pre-reset value.
  1001. * The initial value depends on whether aggregation is enabled, and is
  1002. * adjusted whenever underruns are detected.
  1003. */
  1004. if (!AR_SREV_9300_20_OR_LATER(ah))
  1005. REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
  1006. ENABLE_REGWRITE_BUFFER(ah);
  1007. /*
  1008. * let mac dma writes be in 128 byte chunks
  1009. */
  1010. REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
  1011. /*
  1012. * Setup receive FIFO threshold to hold off TX activities
  1013. */
  1014. REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
  1015. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1016. REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
  1017. REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
  1018. ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
  1019. ah->caps.rx_status_len);
  1020. }
  1021. /*
  1022. * reduce the number of usable entries in PCU TXBUF to avoid
  1023. * wrap around issues.
  1024. */
  1025. if (AR_SREV_9285(ah)) {
  1026. /* For AR9285 the number of Fifos are reduced to half.
  1027. * So set the usable tx buf size also to half to
  1028. * avoid data/delimiter underruns
  1029. */
  1030. txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
  1031. } else if (AR_SREV_9340_13_OR_LATER(ah)) {
  1032. /* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
  1033. txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
  1034. } else {
  1035. txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
  1036. }
  1037. if (!AR_SREV_9271(ah))
  1038. REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);
  1039. REGWRITE_BUFFER_FLUSH(ah);
  1040. if (AR_SREV_9300_20_OR_LATER(ah))
  1041. ath9k_hw_reset_txstatus_ring(ah);
  1042. }
  1043. static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
  1044. {
  1045. u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
  1046. u32 set = AR_STA_ID1_KSRCH_MODE;
  1047. switch (opmode) {
  1048. case NL80211_IFTYPE_ADHOC:
  1049. set |= AR_STA_ID1_ADHOC;
  1050. REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
  1051. break;
  1052. case NL80211_IFTYPE_MESH_POINT:
  1053. case NL80211_IFTYPE_AP:
  1054. set |= AR_STA_ID1_STA_AP;
  1055. /* fall through */
  1056. case NL80211_IFTYPE_STATION:
  1057. REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
  1058. break;
  1059. default:
  1060. if (!ah->is_monitoring)
  1061. set = 0;
  1062. break;
  1063. }
  1064. REG_RMW(ah, AR_STA_ID1, set, mask);
  1065. }
  1066. void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
  1067. u32 *coef_mantissa, u32 *coef_exponent)
  1068. {
  1069. u32 coef_exp, coef_man;
  1070. for (coef_exp = 31; coef_exp > 0; coef_exp--)
  1071. if ((coef_scaled >> coef_exp) & 0x1)
  1072. break;
  1073. coef_exp = 14 - (coef_exp - COEF_SCALE_S);
  1074. coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
  1075. *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
  1076. *coef_exponent = coef_exp - 16;
  1077. }
  1078. static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
  1079. {
  1080. u32 rst_flags;
  1081. u32 tmpReg;
  1082. if (AR_SREV_9100(ah)) {
  1083. REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
  1084. AR_RTC_DERIVED_CLK_PERIOD, 1);
  1085. (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
  1086. }
  1087. ENABLE_REGWRITE_BUFFER(ah);
  1088. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1089. REG_WRITE(ah, AR_WA, ah->WARegVal);
  1090. udelay(10);
  1091. }
  1092. REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
  1093. AR_RTC_FORCE_WAKE_ON_INT);
  1094. if (AR_SREV_9100(ah)) {
  1095. rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
  1096. AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
  1097. } else {
  1098. tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
  1099. if (AR_SREV_9340(ah))
  1100. tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
  1101. else
  1102. tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
  1103. AR_INTR_SYNC_RADM_CPL_TIMEOUT;
  1104. if (tmpReg) {
  1105. u32 val;
  1106. REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
  1107. val = AR_RC_HOSTIF;
  1108. if (!AR_SREV_9300_20_OR_LATER(ah))
  1109. val |= AR_RC_AHB;
  1110. REG_WRITE(ah, AR_RC, val);
  1111. } else if (!AR_SREV_9300_20_OR_LATER(ah))
  1112. REG_WRITE(ah, AR_RC, AR_RC_AHB);
  1113. rst_flags = AR_RTC_RC_MAC_WARM;
  1114. if (type == ATH9K_RESET_COLD)
  1115. rst_flags |= AR_RTC_RC_MAC_COLD;
  1116. }
  1117. if (AR_SREV_9330(ah)) {
  1118. int npend = 0;
  1119. int i;
  1120. /* AR9330 WAR:
  1121. * call external reset function to reset WMAC if:
  1122. * - doing a cold reset
  1123. * - we have pending frames in the TX queues
  1124. */
  1125. for (i = 0; i < AR_NUM_QCU; i++) {
  1126. npend = ath9k_hw_numtxpending(ah, i);
  1127. if (npend)
  1128. break;
  1129. }
  1130. if (ah->external_reset &&
  1131. (npend || type == ATH9K_RESET_COLD)) {
  1132. int reset_err = 0;
  1133. ath_dbg(ath9k_hw_common(ah), RESET,
  1134. "reset MAC via external reset\n");
  1135. reset_err = ah->external_reset();
  1136. if (reset_err) {
  1137. ath_err(ath9k_hw_common(ah),
  1138. "External reset failed, err=%d\n",
  1139. reset_err);
  1140. return false;
  1141. }
  1142. REG_WRITE(ah, AR_RTC_RESET, 1);
  1143. }
  1144. }
  1145. if (ath9k_hw_mci_is_enabled(ah))
  1146. ar9003_mci_check_gpm_offset(ah);
  1147. REG_WRITE(ah, AR_RTC_RC, rst_flags);
  1148. REGWRITE_BUFFER_FLUSH(ah);
  1149. udelay(50);
  1150. REG_WRITE(ah, AR_RTC_RC, 0);
  1151. if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
  1152. ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
  1153. return false;
  1154. }
  1155. if (!AR_SREV_9100(ah))
  1156. REG_WRITE(ah, AR_RC, 0);
  1157. if (AR_SREV_9100(ah))
  1158. udelay(50);
  1159. return true;
  1160. }
  1161. static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
  1162. {
  1163. ENABLE_REGWRITE_BUFFER(ah);
  1164. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1165. REG_WRITE(ah, AR_WA, ah->WARegVal);
  1166. udelay(10);
  1167. }
  1168. REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
  1169. AR_RTC_FORCE_WAKE_ON_INT);
  1170. if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  1171. REG_WRITE(ah, AR_RC, AR_RC_AHB);
  1172. REG_WRITE(ah, AR_RTC_RESET, 0);
  1173. REGWRITE_BUFFER_FLUSH(ah);
  1174. if (!AR_SREV_9300_20_OR_LATER(ah))
  1175. udelay(2);
  1176. if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  1177. REG_WRITE(ah, AR_RC, 0);
  1178. REG_WRITE(ah, AR_RTC_RESET, 1);
  1179. if (!ath9k_hw_wait(ah,
  1180. AR_RTC_STATUS,
  1181. AR_RTC_STATUS_M,
  1182. AR_RTC_STATUS_ON,
  1183. AH_WAIT_TIMEOUT)) {
  1184. ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
  1185. return false;
  1186. }
  1187. return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
  1188. }
  1189. static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
  1190. {
  1191. bool ret = false;
  1192. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1193. REG_WRITE(ah, AR_WA, ah->WARegVal);
  1194. udelay(10);
  1195. }
  1196. REG_WRITE(ah, AR_RTC_FORCE_WAKE,
  1197. AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
  1198. if (!ah->reset_power_on)
  1199. type = ATH9K_RESET_POWER_ON;
  1200. switch (type) {
  1201. case ATH9K_RESET_POWER_ON:
  1202. ret = ath9k_hw_set_reset_power_on(ah);
  1203. if (ret)
  1204. ah->reset_power_on = true;
  1205. break;
  1206. case ATH9K_RESET_WARM:
  1207. case ATH9K_RESET_COLD:
  1208. ret = ath9k_hw_set_reset(ah, type);
  1209. break;
  1210. default:
  1211. break;
  1212. }
  1213. return ret;
  1214. }
  1215. static bool ath9k_hw_chip_reset(struct ath_hw *ah,
  1216. struct ath9k_channel *chan)
  1217. {
  1218. int reset_type = ATH9K_RESET_WARM;
  1219. if (AR_SREV_9280(ah)) {
  1220. if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
  1221. reset_type = ATH9K_RESET_POWER_ON;
  1222. else
  1223. reset_type = ATH9K_RESET_COLD;
  1224. } else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
  1225. (REG_READ(ah, AR_CR) & AR_CR_RXE))
  1226. reset_type = ATH9K_RESET_COLD;
  1227. if (!ath9k_hw_set_reset_reg(ah, reset_type))
  1228. return false;
  1229. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  1230. return false;
  1231. ah->chip_fullsleep = false;
  1232. if (AR_SREV_9330(ah))
  1233. ar9003_hw_internal_regulator_apply(ah);
  1234. ath9k_hw_init_pll(ah, chan);
  1235. ath9k_hw_set_rfmode(ah, chan);
  1236. return true;
  1237. }
  1238. static bool ath9k_hw_channel_change(struct ath_hw *ah,
  1239. struct ath9k_channel *chan)
  1240. {
  1241. struct ath_common *common = ath9k_hw_common(ah);
  1242. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1243. bool band_switch = false, mode_diff = false;
  1244. u8 ini_reloaded = 0;
  1245. u32 qnum;
  1246. int r;
  1247. if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
  1248. band_switch = IS_CHAN_5GHZ(ah->curchan) != IS_CHAN_5GHZ(chan);
  1249. mode_diff = (chan->chanmode != ah->curchan->chanmode);
  1250. }
  1251. for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
  1252. if (ath9k_hw_numtxpending(ah, qnum)) {
  1253. ath_dbg(common, QUEUE,
  1254. "Transmit frames pending on queue %d\n", qnum);
  1255. return false;
  1256. }
  1257. }
  1258. if (!ath9k_hw_rfbus_req(ah)) {
  1259. ath_err(common, "Could not kill baseband RX\n");
  1260. return false;
  1261. }
  1262. if (band_switch || mode_diff) {
  1263. ath9k_hw_mark_phy_inactive(ah);
  1264. udelay(5);
  1265. if (band_switch)
  1266. ath9k_hw_init_pll(ah, chan);
  1267. if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
  1268. ath_err(common, "Failed to do fast channel change\n");
  1269. return false;
  1270. }
  1271. }
  1272. ath9k_hw_set_channel_regs(ah, chan);
  1273. r = ath9k_hw_rf_set_freq(ah, chan);
  1274. if (r) {
  1275. ath_err(common, "Failed to set channel\n");
  1276. return false;
  1277. }
  1278. ath9k_hw_set_clockrate(ah);
  1279. ath9k_hw_apply_txpower(ah, chan, false);
  1280. if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
  1281. ath9k_hw_set_delta_slope(ah, chan);
  1282. ath9k_hw_spur_mitigate_freq(ah, chan);
  1283. if (band_switch || ini_reloaded)
  1284. ah->eep_ops->set_board_values(ah, chan);
  1285. ath9k_hw_init_bb(ah, chan);
  1286. ath9k_hw_rfbus_done(ah);
  1287. if (band_switch || ini_reloaded) {
  1288. ah->ah_flags |= AH_FASTCC;
  1289. ath9k_hw_init_cal(ah, chan);
  1290. ah->ah_flags &= ~AH_FASTCC;
  1291. }
  1292. return true;
  1293. }
  1294. static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
  1295. {
  1296. u32 gpio_mask = ah->gpio_mask;
  1297. int i;
  1298. for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
  1299. if (!(gpio_mask & 1))
  1300. continue;
  1301. ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
  1302. ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
  1303. }
  1304. }
  1305. static bool ath9k_hw_check_dcs(u32 dma_dbg, u32 num_dcu_states,
  1306. int *hang_state, int *hang_pos)
  1307. {
  1308. static u32 dcu_chain_state[] = {5, 6, 9}; /* DCU chain stuck states */
  1309. u32 chain_state, dcs_pos, i;
  1310. for (dcs_pos = 0; dcs_pos < num_dcu_states; dcs_pos++) {
  1311. chain_state = (dma_dbg >> (5 * dcs_pos)) & 0x1f;
  1312. for (i = 0; i < 3; i++) {
  1313. if (chain_state == dcu_chain_state[i]) {
  1314. *hang_state = chain_state;
  1315. *hang_pos = dcs_pos;
  1316. return true;
  1317. }
  1318. }
  1319. }
  1320. return false;
  1321. }
  1322. #define DCU_COMPLETE_STATE 1
  1323. #define DCU_COMPLETE_STATE_MASK 0x3
  1324. #define NUM_STATUS_READS 50
  1325. static bool ath9k_hw_detect_mac_hang(struct ath_hw *ah)
  1326. {
  1327. u32 chain_state, comp_state, dcs_reg = AR_DMADBG_4;
  1328. u32 i, hang_pos, hang_state, num_state = 6;
  1329. comp_state = REG_READ(ah, AR_DMADBG_6);
  1330. if ((comp_state & DCU_COMPLETE_STATE_MASK) != DCU_COMPLETE_STATE) {
  1331. ath_dbg(ath9k_hw_common(ah), RESET,
  1332. "MAC Hang signature not found at DCU complete\n");
  1333. return false;
  1334. }
  1335. chain_state = REG_READ(ah, dcs_reg);
  1336. if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
  1337. goto hang_check_iter;
  1338. dcs_reg = AR_DMADBG_5;
  1339. num_state = 4;
  1340. chain_state = REG_READ(ah, dcs_reg);
  1341. if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
  1342. goto hang_check_iter;
  1343. ath_dbg(ath9k_hw_common(ah), RESET,
  1344. "MAC Hang signature 1 not found\n");
  1345. return false;
  1346. hang_check_iter:
  1347. ath_dbg(ath9k_hw_common(ah), RESET,
  1348. "DCU registers: chain %08x complete %08x Hang: state %d pos %d\n",
  1349. chain_state, comp_state, hang_state, hang_pos);
  1350. for (i = 0; i < NUM_STATUS_READS; i++) {
  1351. chain_state = REG_READ(ah, dcs_reg);
  1352. chain_state = (chain_state >> (5 * hang_pos)) & 0x1f;
  1353. comp_state = REG_READ(ah, AR_DMADBG_6);
  1354. if (((comp_state & DCU_COMPLETE_STATE_MASK) !=
  1355. DCU_COMPLETE_STATE) ||
  1356. (chain_state != hang_state))
  1357. return false;
  1358. }
  1359. ath_dbg(ath9k_hw_common(ah), RESET, "MAC Hang signature 1 found\n");
  1360. return true;
  1361. }
  1362. void ath9k_hw_check_nav(struct ath_hw *ah)
  1363. {
  1364. struct ath_common *common = ath9k_hw_common(ah);
  1365. u32 val;
  1366. val = REG_READ(ah, AR_NAV);
  1367. if (val != 0xdeadbeef && val > 0x7fff) {
  1368. ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
  1369. REG_WRITE(ah, AR_NAV, 0);
  1370. }
  1371. }
  1372. EXPORT_SYMBOL(ath9k_hw_check_nav);
  1373. bool ath9k_hw_check_alive(struct ath_hw *ah)
  1374. {
  1375. int count = 50;
  1376. u32 reg;
  1377. if (AR_SREV_9300(ah))
  1378. return !ath9k_hw_detect_mac_hang(ah);
  1379. if (AR_SREV_9285_12_OR_LATER(ah))
  1380. return true;
  1381. do {
  1382. reg = REG_READ(ah, AR_OBS_BUS_1);
  1383. if ((reg & 0x7E7FFFEF) == 0x00702400)
  1384. continue;
  1385. switch (reg & 0x7E000B00) {
  1386. case 0x1E000000:
  1387. case 0x52000B00:
  1388. case 0x18000B00:
  1389. continue;
  1390. default:
  1391. return true;
  1392. }
  1393. } while (count-- > 0);
  1394. return false;
  1395. }
  1396. EXPORT_SYMBOL(ath9k_hw_check_alive);
  1397. static void ath9k_hw_init_mfp(struct ath_hw *ah)
  1398. {
  1399. /* Setup MFP options for CCMP */
  1400. if (AR_SREV_9280_20_OR_LATER(ah)) {
  1401. /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
  1402. * frames when constructing CCMP AAD. */
  1403. REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
  1404. 0xc7ff);
  1405. ah->sw_mgmt_crypto = false;
  1406. } else if (AR_SREV_9160_10_OR_LATER(ah)) {
  1407. /* Disable hardware crypto for management frames */
  1408. REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
  1409. AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
  1410. REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
  1411. AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
  1412. ah->sw_mgmt_crypto = true;
  1413. } else {
  1414. ah->sw_mgmt_crypto = true;
  1415. }
  1416. }
  1417. static void ath9k_hw_reset_opmode(struct ath_hw *ah,
  1418. u32 macStaId1, u32 saveDefAntenna)
  1419. {
  1420. struct ath_common *common = ath9k_hw_common(ah);
  1421. ENABLE_REGWRITE_BUFFER(ah);
  1422. REG_RMW(ah, AR_STA_ID1, macStaId1
  1423. | AR_STA_ID1_RTS_USE_DEF
  1424. | (ah->config.ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
  1425. | ah->sta_id1_defaults,
  1426. ~AR_STA_ID1_SADH_MASK);
  1427. ath_hw_setbssidmask(common);
  1428. REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
  1429. ath9k_hw_write_associd(ah);
  1430. REG_WRITE(ah, AR_ISR, ~0);
  1431. REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
  1432. REGWRITE_BUFFER_FLUSH(ah);
  1433. ath9k_hw_set_operating_mode(ah, ah->opmode);
  1434. }
  1435. static void ath9k_hw_init_queues(struct ath_hw *ah)
  1436. {
  1437. int i;
  1438. ENABLE_REGWRITE_BUFFER(ah);
  1439. for (i = 0; i < AR_NUM_DCU; i++)
  1440. REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
  1441. REGWRITE_BUFFER_FLUSH(ah);
  1442. ah->intr_txqs = 0;
  1443. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
  1444. ath9k_hw_resettxqueue(ah, i);
  1445. }
  1446. /*
  1447. * For big endian systems turn on swapping for descriptors
  1448. */
  1449. static void ath9k_hw_init_desc(struct ath_hw *ah)
  1450. {
  1451. struct ath_common *common = ath9k_hw_common(ah);
  1452. if (AR_SREV_9100(ah)) {
  1453. u32 mask;
  1454. mask = REG_READ(ah, AR_CFG);
  1455. if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
  1456. ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
  1457. mask);
  1458. } else {
  1459. mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
  1460. REG_WRITE(ah, AR_CFG, mask);
  1461. ath_dbg(common, RESET, "Setting CFG 0x%x\n",
  1462. REG_READ(ah, AR_CFG));
  1463. }
  1464. } else {
  1465. if (common->bus_ops->ath_bus_type == ATH_USB) {
  1466. /* Configure AR9271 target WLAN */
  1467. if (AR_SREV_9271(ah))
  1468. REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
  1469. else
  1470. REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
  1471. }
  1472. #ifdef __BIG_ENDIAN
  1473. else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
  1474. AR_SREV_9550(ah))
  1475. REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
  1476. else
  1477. REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
  1478. #endif
  1479. }
  1480. }
  1481. /*
  1482. * Fast channel change:
  1483. * (Change synthesizer based on channel freq without resetting chip)
  1484. */
  1485. static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
  1486. {
  1487. struct ath_common *common = ath9k_hw_common(ah);
  1488. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1489. int ret;
  1490. if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
  1491. goto fail;
  1492. if (ah->chip_fullsleep)
  1493. goto fail;
  1494. if (!ah->curchan)
  1495. goto fail;
  1496. if (chan->channel == ah->curchan->channel)
  1497. goto fail;
  1498. if ((ah->curchan->channelFlags | chan->channelFlags) &
  1499. (CHANNEL_HALF | CHANNEL_QUARTER))
  1500. goto fail;
  1501. /*
  1502. * If cross-band fcc is not supoprted, bail out if
  1503. * either channelFlags or chanmode differ.
  1504. *
  1505. * chanmode will be different if the HT operating mode
  1506. * changes because of CSA.
  1507. */
  1508. if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH)) {
  1509. if ((chan->channelFlags & CHANNEL_ALL) !=
  1510. (ah->curchan->channelFlags & CHANNEL_ALL))
  1511. goto fail;
  1512. if (chan->chanmode != ah->curchan->chanmode)
  1513. goto fail;
  1514. }
  1515. if (!ath9k_hw_check_alive(ah))
  1516. goto fail;
  1517. /*
  1518. * For AR9462, make sure that calibration data for
  1519. * re-using are present.
  1520. */
  1521. if (AR_SREV_9462(ah) && (ah->caldata &&
  1522. (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
  1523. !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
  1524. !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
  1525. goto fail;
  1526. ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
  1527. ah->curchan->channel, chan->channel);
  1528. ret = ath9k_hw_channel_change(ah, chan);
  1529. if (!ret)
  1530. goto fail;
  1531. if (ath9k_hw_mci_is_enabled(ah))
  1532. ar9003_mci_2g5g_switch(ah, false);
  1533. ath9k_hw_loadnf(ah, ah->curchan);
  1534. ath9k_hw_start_nfcal(ah, true);
  1535. if (AR_SREV_9271(ah))
  1536. ar9002_hw_load_ani_reg(ah, chan);
  1537. return 0;
  1538. fail:
  1539. return -EINVAL;
  1540. }
  1541. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  1542. struct ath9k_hw_cal_data *caldata, bool fastcc)
  1543. {
  1544. struct ath_common *common = ath9k_hw_common(ah);
  1545. u32 saveLedState;
  1546. u32 saveDefAntenna;
  1547. u32 macStaId1;
  1548. u64 tsf = 0;
  1549. int r;
  1550. bool start_mci_reset = false;
  1551. bool save_fullsleep = ah->chip_fullsleep;
  1552. if (ath9k_hw_mci_is_enabled(ah)) {
  1553. start_mci_reset = ar9003_mci_start_reset(ah, chan);
  1554. if (start_mci_reset)
  1555. return 0;
  1556. }
  1557. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  1558. return -EIO;
  1559. if (ah->curchan && !ah->chip_fullsleep)
  1560. ath9k_hw_getnf(ah, ah->curchan);
  1561. ah->caldata = caldata;
  1562. if (caldata && (chan->channel != caldata->channel ||
  1563. chan->channelFlags != caldata->channelFlags ||
  1564. chan->chanmode != caldata->chanmode)) {
  1565. /* Operating channel changed, reset channel calibration data */
  1566. memset(caldata, 0, sizeof(*caldata));
  1567. ath9k_init_nfcal_hist_buffer(ah, chan);
  1568. } else if (caldata) {
  1569. clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
  1570. }
  1571. ah->noise = ath9k_hw_getchan_noise(ah, chan);
  1572. if (fastcc) {
  1573. r = ath9k_hw_do_fastcc(ah, chan);
  1574. if (!r)
  1575. return r;
  1576. }
  1577. if (ath9k_hw_mci_is_enabled(ah))
  1578. ar9003_mci_stop_bt(ah, save_fullsleep);
  1579. saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
  1580. if (saveDefAntenna == 0)
  1581. saveDefAntenna = 1;
  1582. macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
  1583. /* For chips on which RTC reset is done, save TSF before it gets cleared */
  1584. if (AR_SREV_9100(ah) ||
  1585. (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
  1586. tsf = ath9k_hw_gettsf64(ah);
  1587. saveLedState = REG_READ(ah, AR_CFG_LED) &
  1588. (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
  1589. AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
  1590. ath9k_hw_mark_phy_inactive(ah);
  1591. ah->paprd_table_write_done = false;
  1592. /* Only required on the first reset */
  1593. if (AR_SREV_9271(ah) && ah->htc_reset_init) {
  1594. REG_WRITE(ah,
  1595. AR9271_RESET_POWER_DOWN_CONTROL,
  1596. AR9271_RADIO_RF_RST);
  1597. udelay(50);
  1598. }
  1599. if (!ath9k_hw_chip_reset(ah, chan)) {
  1600. ath_err(common, "Chip reset failed\n");
  1601. return -EINVAL;
  1602. }
  1603. /* Only required on the first reset */
  1604. if (AR_SREV_9271(ah) && ah->htc_reset_init) {
  1605. ah->htc_reset_init = false;
  1606. REG_WRITE(ah,
  1607. AR9271_RESET_POWER_DOWN_CONTROL,
  1608. AR9271_GATE_MAC_CTL);
  1609. udelay(50);
  1610. }
  1611. /* Restore TSF */
  1612. if (tsf)
  1613. ath9k_hw_settsf64(ah, tsf);
  1614. if (AR_SREV_9280_20_OR_LATER(ah))
  1615. REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
  1616. if (!AR_SREV_9300_20_OR_LATER(ah))
  1617. ar9002_hw_enable_async_fifo(ah);
  1618. r = ath9k_hw_process_ini(ah, chan);
  1619. if (r)
  1620. return r;
  1621. if (ath9k_hw_mci_is_enabled(ah))
  1622. ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
  1623. /*
  1624. * Some AR91xx SoC devices frequently fail to accept TSF writes
  1625. * right after the chip reset. When that happens, write a new
  1626. * value after the initvals have been applied, with an offset
  1627. * based on measured time difference
  1628. */
  1629. if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
  1630. tsf += 1500;
  1631. ath9k_hw_settsf64(ah, tsf);
  1632. }
  1633. ath9k_hw_init_mfp(ah);
  1634. if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
  1635. ath9k_hw_set_delta_slope(ah, chan);
  1636. ath9k_hw_spur_mitigate_freq(ah, chan);
  1637. ah->eep_ops->set_board_values(ah, chan);
  1638. ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
  1639. r = ath9k_hw_rf_set_freq(ah, chan);
  1640. if (r)
  1641. return r;
  1642. ath9k_hw_set_clockrate(ah);
  1643. ath9k_hw_init_queues(ah);
  1644. ath9k_hw_init_interrupt_masks(ah, ah->opmode);
  1645. ath9k_hw_ani_cache_ini_regs(ah);
  1646. ath9k_hw_init_qos(ah);
  1647. if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
  1648. ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
  1649. ath9k_hw_init_global_settings(ah);
  1650. if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
  1651. REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
  1652. AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
  1653. REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
  1654. AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
  1655. REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
  1656. AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
  1657. }
  1658. REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
  1659. ath9k_hw_set_dma(ah);
  1660. if (!ath9k_hw_mci_is_enabled(ah))
  1661. REG_WRITE(ah, AR_OBS, 8);
  1662. if (ah->config.rx_intr_mitigation) {
  1663. REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
  1664. REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
  1665. }
  1666. if (ah->config.tx_intr_mitigation) {
  1667. REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
  1668. REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
  1669. }
  1670. ath9k_hw_init_bb(ah, chan);
  1671. if (caldata) {
  1672. clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
  1673. clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
  1674. }
  1675. if (!ath9k_hw_init_cal(ah, chan))
  1676. return -EIO;
  1677. if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
  1678. return -EIO;
  1679. ENABLE_REGWRITE_BUFFER(ah);
  1680. ath9k_hw_restore_chainmask(ah);
  1681. REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
  1682. REGWRITE_BUFFER_FLUSH(ah);
  1683. ath9k_hw_init_desc(ah);
  1684. if (ath9k_hw_btcoex_is_enabled(ah))
  1685. ath9k_hw_btcoex_enable(ah);
  1686. if (ath9k_hw_mci_is_enabled(ah))
  1687. ar9003_mci_check_bt(ah);
  1688. ath9k_hw_loadnf(ah, chan);
  1689. ath9k_hw_start_nfcal(ah, true);
  1690. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1691. ar9003_hw_bb_watchdog_config(ah);
  1692. ar9003_hw_disable_phy_restart(ah);
  1693. }
  1694. ath9k_hw_apply_gpio_override(ah);
  1695. if (AR_SREV_9565(ah) && common->bt_ant_diversity)
  1696. REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);
  1697. return 0;
  1698. }
  1699. EXPORT_SYMBOL(ath9k_hw_reset);
  1700. /******************************/
  1701. /* Power Management (Chipset) */
  1702. /******************************/
  1703. /*
  1704. * Notify Power Mgt is disabled in self-generated frames.
  1705. * If requested, force chip to sleep.
  1706. */
  1707. static void ath9k_set_power_sleep(struct ath_hw *ah)
  1708. {
  1709. REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  1710. if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
  1711. REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
  1712. REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
  1713. REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
  1714. /* xxx Required for WLAN only case ? */
  1715. REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
  1716. udelay(100);
  1717. }
  1718. /*
  1719. * Clear the RTC force wake bit to allow the
  1720. * mac to go to sleep.
  1721. */
  1722. REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
  1723. if (ath9k_hw_mci_is_enabled(ah))
  1724. udelay(100);
  1725. if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  1726. REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
  1727. /* Shutdown chip. Active low */
  1728. if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
  1729. REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
  1730. udelay(2);
  1731. }
  1732. /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
  1733. if (AR_SREV_9300_20_OR_LATER(ah))
  1734. REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
  1735. }
  1736. /*
  1737. * Notify Power Management is enabled in self-generating
  1738. * frames. If request, set power mode of chip to
  1739. * auto/normal. Duration in units of 128us (1/8 TU).
  1740. */
  1741. static void ath9k_set_power_network_sleep(struct ath_hw *ah)
  1742. {
  1743. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1744. REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  1745. if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
  1746. /* Set WakeOnInterrupt bit; clear ForceWake bit */
  1747. REG_WRITE(ah, AR_RTC_FORCE_WAKE,
  1748. AR_RTC_FORCE_WAKE_ON_INT);
  1749. } else {
  1750. /* When chip goes into network sleep, it could be waken
  1751. * up by MCI_INT interrupt caused by BT's HW messages
  1752. * (LNA_xxx, CONT_xxx) which chould be in a very fast
  1753. * rate (~100us). This will cause chip to leave and
  1754. * re-enter network sleep mode frequently, which in
  1755. * consequence will have WLAN MCI HW to generate lots of
  1756. * SYS_WAKING and SYS_SLEEPING messages which will make
  1757. * BT CPU to busy to process.
  1758. */
  1759. if (ath9k_hw_mci_is_enabled(ah))
  1760. REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
  1761. AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
  1762. /*
  1763. * Clear the RTC force wake bit to allow the
  1764. * mac to go to sleep.
  1765. */
  1766. REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
  1767. if (ath9k_hw_mci_is_enabled(ah))
  1768. udelay(30);
  1769. }
  1770. /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
  1771. if (AR_SREV_9300_20_OR_LATER(ah))
  1772. REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
  1773. }
  1774. static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
  1775. {
  1776. u32 val;
  1777. int i;
  1778. /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
  1779. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1780. REG_WRITE(ah, AR_WA, ah->WARegVal);
  1781. udelay(10);
  1782. }
  1783. if ((REG_READ(ah, AR_RTC_STATUS) &
  1784. AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
  1785. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
  1786. return false;
  1787. }
  1788. if (!AR_SREV_9300_20_OR_LATER(ah))
  1789. ath9k_hw_init_pll(ah, NULL);
  1790. }
  1791. if (AR_SREV_9100(ah))
  1792. REG_SET_BIT(ah, AR_RTC_RESET,
  1793. AR_RTC_RESET_EN);
  1794. REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
  1795. AR_RTC_FORCE_WAKE_EN);
  1796. udelay(50);
  1797. for (i = POWER_UP_TIME / 50; i > 0; i--) {
  1798. val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
  1799. if (val == AR_RTC_STATUS_ON)
  1800. break;
  1801. udelay(50);
  1802. REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
  1803. AR_RTC_FORCE_WAKE_EN);
  1804. }
  1805. if (i == 0) {
  1806. ath_err(ath9k_hw_common(ah),
  1807. "Failed to wakeup in %uus\n",
  1808. POWER_UP_TIME / 20);
  1809. return false;
  1810. }
  1811. if (ath9k_hw_mci_is_enabled(ah))
  1812. ar9003_mci_set_power_awake(ah);
  1813. REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  1814. return true;
  1815. }
  1816. bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
  1817. {
  1818. struct ath_common *common = ath9k_hw_common(ah);
  1819. int status = true;
  1820. static const char *modes[] = {
  1821. "AWAKE",
  1822. "FULL-SLEEP",
  1823. "NETWORK SLEEP",
  1824. "UNDEFINED"
  1825. };
  1826. if (ah->power_mode == mode)
  1827. return status;
  1828. ath_dbg(common, RESET, "%s -> %s\n",
  1829. modes[ah->power_mode], modes[mode]);
  1830. switch (mode) {
  1831. case ATH9K_PM_AWAKE:
  1832. status = ath9k_hw_set_power_awake(ah);
  1833. break;
  1834. case ATH9K_PM_FULL_SLEEP:
  1835. if (ath9k_hw_mci_is_enabled(ah))
  1836. ar9003_mci_set_full_sleep(ah);
  1837. ath9k_set_power_sleep(ah);
  1838. ah->chip_fullsleep = true;
  1839. break;
  1840. case ATH9K_PM_NETWORK_SLEEP:
  1841. ath9k_set_power_network_sleep(ah);
  1842. break;
  1843. default:
  1844. ath_err(common, "Unknown power mode %u\n", mode);
  1845. return false;
  1846. }
  1847. ah->power_mode = mode;
  1848. /*
  1849. * XXX: If this warning never comes up after a while then
  1850. * simply keep the ATH_DBG_WARN_ON_ONCE() but make
  1851. * ath9k_hw_setpower() return type void.
  1852. */
  1853. if (!(ah->ah_flags & AH_UNPLUGGED))
  1854. ATH_DBG_WARN_ON_ONCE(!status);
  1855. return status;
  1856. }
  1857. EXPORT_SYMBOL(ath9k_hw_setpower);
  1858. /*******************/
  1859. /* Beacon Handling */
  1860. /*******************/
  1861. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
  1862. {
  1863. int flags = 0;
  1864. ENABLE_REGWRITE_BUFFER(ah);
  1865. switch (ah->opmode) {
  1866. case NL80211_IFTYPE_ADHOC:
  1867. REG_SET_BIT(ah, AR_TXCFG,
  1868. AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
  1869. REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
  1870. TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
  1871. flags |= AR_NDP_TIMER_EN;
  1872. case NL80211_IFTYPE_MESH_POINT:
  1873. case NL80211_IFTYPE_AP:
  1874. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
  1875. REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
  1876. TU_TO_USEC(ah->config.dma_beacon_response_time));
  1877. REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
  1878. TU_TO_USEC(ah->config.sw_beacon_response_time));
  1879. flags |=
  1880. AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
  1881. break;
  1882. default:
  1883. ath_dbg(ath9k_hw_common(ah), BEACON,
  1884. "%s: unsupported opmode: %d\n", __func__, ah->opmode);
  1885. return;
  1886. break;
  1887. }
  1888. REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
  1889. REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
  1890. REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
  1891. REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
  1892. REGWRITE_BUFFER_FLUSH(ah);
  1893. REG_SET_BIT(ah, AR_TIMER_MODE, flags);
  1894. }
  1895. EXPORT_SYMBOL(ath9k_hw_beaconinit);
  1896. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  1897. const struct ath9k_beacon_state *bs)
  1898. {
  1899. u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
  1900. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1901. struct ath_common *common = ath9k_hw_common(ah);
  1902. ENABLE_REGWRITE_BUFFER(ah);
  1903. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
  1904. REG_WRITE(ah, AR_BEACON_PERIOD,
  1905. TU_TO_USEC(bs->bs_intval));
  1906. REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
  1907. TU_TO_USEC(bs->bs_intval));
  1908. REGWRITE_BUFFER_FLUSH(ah);
  1909. REG_RMW_FIELD(ah, AR_RSSI_THR,
  1910. AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
  1911. beaconintval = bs->bs_intval;
  1912. if (bs->bs_sleepduration > beaconintval)
  1913. beaconintval = bs->bs_sleepduration;
  1914. dtimperiod = bs->bs_dtimperiod;
  1915. if (bs->bs_sleepduration > dtimperiod)
  1916. dtimperiod = bs->bs_sleepduration;
  1917. if (beaconintval == dtimperiod)
  1918. nextTbtt = bs->bs_nextdtim;
  1919. else
  1920. nextTbtt = bs->bs_nexttbtt;
  1921. ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
  1922. ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
  1923. ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
  1924. ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
  1925. ENABLE_REGWRITE_BUFFER(ah);
  1926. REG_WRITE(ah, AR_NEXT_DTIM,
  1927. TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
  1928. REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
  1929. REG_WRITE(ah, AR_SLEEP1,
  1930. SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
  1931. | AR_SLEEP1_ASSUME_DTIM);
  1932. if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
  1933. beacontimeout = (BEACON_TIMEOUT_VAL << 3);
  1934. else
  1935. beacontimeout = MIN_BEACON_TIMEOUT_VAL;
  1936. REG_WRITE(ah, AR_SLEEP2,
  1937. SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
  1938. REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
  1939. REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
  1940. REGWRITE_BUFFER_FLUSH(ah);
  1941. REG_SET_BIT(ah, AR_TIMER_MODE,
  1942. AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
  1943. AR_DTIM_TIMER_EN);
  1944. /* TSF Out of Range Threshold */
  1945. REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
  1946. }
  1947. EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
  1948. /*******************/
  1949. /* HW Capabilities */
  1950. /*******************/
  1951. static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
  1952. {
  1953. eeprom_chainmask &= chip_chainmask;
  1954. if (eeprom_chainmask)
  1955. return eeprom_chainmask;
  1956. else
  1957. return chip_chainmask;
  1958. }
  1959. /**
  1960. * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
  1961. * @ah: the atheros hardware data structure
  1962. *
  1963. * We enable DFS support upstream on chipsets which have passed a series
  1964. * of tests. The testing requirements are going to be documented. Desired
  1965. * test requirements are documented at:
  1966. *
  1967. * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
  1968. *
  1969. * Once a new chipset gets properly tested an individual commit can be used
  1970. * to document the testing for DFS for that chipset.
  1971. */
  1972. static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
  1973. {
  1974. switch (ah->hw_version.macVersion) {
  1975. /* for temporary testing DFS with 9280 */
  1976. case AR_SREV_VERSION_9280:
  1977. /* AR9580 will likely be our first target to get testing on */
  1978. case AR_SREV_VERSION_9580:
  1979. return true;
  1980. default:
  1981. return false;
  1982. }
  1983. }
  1984. int ath9k_hw_fill_cap_info(struct ath_hw *ah)
  1985. {
  1986. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1987. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  1988. struct ath_common *common = ath9k_hw_common(ah);
  1989. unsigned int chip_chainmask;
  1990. u16 eeval;
  1991. u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
  1992. eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
  1993. regulatory->current_rd = eeval;
  1994. if (ah->opmode != NL80211_IFTYPE_AP &&
  1995. ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
  1996. if (regulatory->current_rd == 0x64 ||
  1997. regulatory->current_rd == 0x65)
  1998. regulatory->current_rd += 5;
  1999. else if (regulatory->current_rd == 0x41)
  2000. regulatory->current_rd = 0x43;
  2001. ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
  2002. regulatory->current_rd);
  2003. }
  2004. eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
  2005. if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
  2006. ath_err(common,
  2007. "no band has been marked as supported in EEPROM\n");
  2008. return -EINVAL;
  2009. }
  2010. if (eeval & AR5416_OPFLAGS_11A)
  2011. pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
  2012. if (eeval & AR5416_OPFLAGS_11G)
  2013. pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
  2014. if (AR_SREV_9485(ah) ||
  2015. AR_SREV_9285(ah) ||
  2016. AR_SREV_9330(ah) ||
  2017. AR_SREV_9565(ah))
  2018. chip_chainmask = 1;
  2019. else if (AR_SREV_9462(ah))
  2020. chip_chainmask = 3;
  2021. else if (!AR_SREV_9280_20_OR_LATER(ah))
  2022. chip_chainmask = 7;
  2023. else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
  2024. chip_chainmask = 3;
  2025. else
  2026. chip_chainmask = 7;
  2027. pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
  2028. /*
  2029. * For AR9271 we will temporarilly uses the rx chainmax as read from
  2030. * the EEPROM.
  2031. */
  2032. if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
  2033. !(eeval & AR5416_OPFLAGS_11A) &&
  2034. !(AR_SREV_9271(ah)))
  2035. /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
  2036. pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
  2037. else if (AR_SREV_9100(ah))
  2038. pCap->rx_chainmask = 0x7;
  2039. else
  2040. /* Use rx_chainmask from EEPROM. */
  2041. pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
  2042. pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
  2043. pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
  2044. ah->txchainmask = pCap->tx_chainmask;
  2045. ah->rxchainmask = pCap->rx_chainmask;
  2046. ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
  2047. /* enable key search for every frame in an aggregate */
  2048. if (AR_SREV_9300_20_OR_LATER(ah))
  2049. ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
  2050. common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
  2051. if (ah->hw_version.devid != AR2427_DEVID_PCIE)
  2052. pCap->hw_caps |= ATH9K_HW_CAP_HT;
  2053. else
  2054. pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
  2055. if (AR_SREV_9271(ah))
  2056. pCap->num_gpio_pins = AR9271_NUM_GPIO;
  2057. else if (AR_DEVID_7010(ah))
  2058. pCap->num_gpio_pins = AR7010_NUM_GPIO;
  2059. else if (AR_SREV_9300_20_OR_LATER(ah))
  2060. pCap->num_gpio_pins = AR9300_NUM_GPIO;
  2061. else if (AR_SREV_9287_11_OR_LATER(ah))
  2062. pCap->num_gpio_pins = AR9287_NUM_GPIO;
  2063. else if (AR_SREV_9285_12_OR_LATER(ah))
  2064. pCap->num_gpio_pins = AR9285_NUM_GPIO;
  2065. else if (AR_SREV_9280_20_OR_LATER(ah))
  2066. pCap->num_gpio_pins = AR928X_NUM_GPIO;
  2067. else
  2068. pCap->num_gpio_pins = AR_NUM_GPIO;
  2069. if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
  2070. pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
  2071. else
  2072. pCap->rts_aggr_limit = (8 * 1024);
  2073. #ifdef CONFIG_ATH9K_RFKILL
  2074. ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
  2075. if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
  2076. ah->rfkill_gpio =
  2077. MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
  2078. ah->rfkill_polarity =
  2079. MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
  2080. pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
  2081. }
  2082. #endif
  2083. if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
  2084. pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
  2085. else
  2086. pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
  2087. if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
  2088. pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
  2089. else
  2090. pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
  2091. if (AR_SREV_9300_20_OR_LATER(ah)) {
  2092. pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
  2093. if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
  2094. pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
  2095. pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
  2096. pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
  2097. pCap->rx_status_len = sizeof(struct ar9003_rxs);
  2098. pCap->tx_desc_len = sizeof(struct ar9003_txc);
  2099. pCap->txs_len = sizeof(struct ar9003_txs);
  2100. } else {
  2101. pCap->tx_desc_len = sizeof(struct ath_desc);
  2102. if (AR_SREV_9280_20(ah))
  2103. pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
  2104. }
  2105. if (AR_SREV_9300_20_OR_LATER(ah))
  2106. pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
  2107. if (AR_SREV_9300_20_OR_LATER(ah))
  2108. ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
  2109. if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
  2110. pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
  2111. if (AR_SREV_9285(ah)) {
  2112. if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
  2113. ant_div_ctl1 =
  2114. ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
  2115. if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
  2116. pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
  2117. ath_info(common, "Enable LNA combining\n");
  2118. }
  2119. }
  2120. }
  2121. if (AR_SREV_9300_20_OR_LATER(ah)) {
  2122. if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
  2123. pCap->hw_caps |= ATH9K_HW_CAP_APM;
  2124. }
  2125. if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
  2126. ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
  2127. if ((ant_div_ctl1 >> 0x6) == 0x3) {
  2128. pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
  2129. ath_info(common, "Enable LNA combining\n");
  2130. }
  2131. }
  2132. if (ath9k_hw_dfs_tested(ah))
  2133. pCap->hw_caps |= ATH9K_HW_CAP_DFS;
  2134. tx_chainmask = pCap->tx_chainmask;
  2135. rx_chainmask = pCap->rx_chainmask;
  2136. while (tx_chainmask || rx_chainmask) {
  2137. if (tx_chainmask & BIT(0))
  2138. pCap->max_txchains++;
  2139. if (rx_chainmask & BIT(0))
  2140. pCap->max_rxchains++;
  2141. tx_chainmask >>= 1;
  2142. rx_chainmask >>= 1;
  2143. }
  2144. if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
  2145. if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
  2146. pCap->hw_caps |= ATH9K_HW_CAP_MCI;
  2147. if (AR_SREV_9462_20_OR_LATER(ah))
  2148. pCap->hw_caps |= ATH9K_HW_CAP_RTT;
  2149. }
  2150. if (AR_SREV_9462(ah))
  2151. pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE;
  2152. if (AR_SREV_9300_20_OR_LATER(ah) &&
  2153. ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
  2154. pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
  2155. /*
  2156. * Fast channel change across bands is available
  2157. * only for AR9462 and AR9565.
  2158. */
  2159. if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
  2160. pCap->hw_caps |= ATH9K_HW_CAP_FCC_BAND_SWITCH;
  2161. return 0;
  2162. }
  2163. /****************************/
  2164. /* GPIO / RFKILL / Antennae */
  2165. /****************************/
  2166. static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
  2167. u32 gpio, u32 type)
  2168. {
  2169. int addr;
  2170. u32 gpio_shift, tmp;
  2171. if (gpio > 11)
  2172. addr = AR_GPIO_OUTPUT_MUX3;
  2173. else if (gpio > 5)
  2174. addr = AR_GPIO_OUTPUT_MUX2;
  2175. else
  2176. addr = AR_GPIO_OUTPUT_MUX1;
  2177. gpio_shift = (gpio % 6) * 5;
  2178. if (AR_SREV_9280_20_OR_LATER(ah)
  2179. || (addr != AR_GPIO_OUTPUT_MUX1)) {
  2180. REG_RMW(ah, addr, (type << gpio_shift),
  2181. (0x1f << gpio_shift));
  2182. } else {
  2183. tmp = REG_READ(ah, addr);
  2184. tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
  2185. tmp &= ~(0x1f << gpio_shift);
  2186. tmp |= (type << gpio_shift);
  2187. REG_WRITE(ah, addr, tmp);
  2188. }
  2189. }
  2190. void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
  2191. {
  2192. u32 gpio_shift;
  2193. BUG_ON(gpio >= ah->caps.num_gpio_pins);
  2194. if (AR_DEVID_7010(ah)) {
  2195. gpio_shift = gpio;
  2196. REG_RMW(ah, AR7010_GPIO_OE,
  2197. (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
  2198. (AR7010_GPIO_OE_MASK << gpio_shift));
  2199. return;
  2200. }
  2201. gpio_shift = gpio << 1;
  2202. REG_RMW(ah,
  2203. AR_GPIO_OE_OUT,
  2204. (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
  2205. (AR_GPIO_OE_OUT_DRV << gpio_shift));
  2206. }
  2207. EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
  2208. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
  2209. {
  2210. #define MS_REG_READ(x, y) \
  2211. (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
  2212. if (gpio >= ah->caps.num_gpio_pins)
  2213. return 0xffffffff;
  2214. if (AR_DEVID_7010(ah)) {
  2215. u32 val;
  2216. val = REG_READ(ah, AR7010_GPIO_IN);
  2217. return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
  2218. } else if (AR_SREV_9300_20_OR_LATER(ah))
  2219. return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
  2220. AR_GPIO_BIT(gpio)) != 0;
  2221. else if (AR_SREV_9271(ah))
  2222. return MS_REG_READ(AR9271, gpio) != 0;
  2223. else if (AR_SREV_9287_11_OR_LATER(ah))
  2224. return MS_REG_READ(AR9287, gpio) != 0;
  2225. else if (AR_SREV_9285_12_OR_LATER(ah))
  2226. return MS_REG_READ(AR9285, gpio) != 0;
  2227. else if (AR_SREV_9280_20_OR_LATER(ah))
  2228. return MS_REG_READ(AR928X, gpio) != 0;
  2229. else
  2230. return MS_REG_READ(AR, gpio) != 0;
  2231. }
  2232. EXPORT_SYMBOL(ath9k_hw_gpio_get);
  2233. void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
  2234. u32 ah_signal_type)
  2235. {
  2236. u32 gpio_shift;
  2237. if (AR_DEVID_7010(ah)) {
  2238. gpio_shift = gpio;
  2239. REG_RMW(ah, AR7010_GPIO_OE,
  2240. (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
  2241. (AR7010_GPIO_OE_MASK << gpio_shift));
  2242. return;
  2243. }
  2244. ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
  2245. gpio_shift = 2 * gpio;
  2246. REG_RMW(ah,
  2247. AR_GPIO_OE_OUT,
  2248. (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
  2249. (AR_GPIO_OE_OUT_DRV << gpio_shift));
  2250. }
  2251. EXPORT_SYMBOL(ath9k_hw_cfg_output);
  2252. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
  2253. {
  2254. if (AR_DEVID_7010(ah)) {
  2255. val = val ? 0 : 1;
  2256. REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
  2257. AR_GPIO_BIT(gpio));
  2258. return;
  2259. }
  2260. if (AR_SREV_9271(ah))
  2261. val = ~val;
  2262. REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
  2263. AR_GPIO_BIT(gpio));
  2264. }
  2265. EXPORT_SYMBOL(ath9k_hw_set_gpio);
  2266. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
  2267. {
  2268. REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
  2269. }
  2270. EXPORT_SYMBOL(ath9k_hw_setantenna);
  2271. /*********************/
  2272. /* General Operation */
  2273. /*********************/
  2274. u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
  2275. {
  2276. u32 bits = REG_READ(ah, AR_RX_FILTER);
  2277. u32 phybits = REG_READ(ah, AR_PHY_ERR);
  2278. if (phybits & AR_PHY_ERR_RADAR)
  2279. bits |= ATH9K_RX_FILTER_PHYRADAR;
  2280. if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
  2281. bits |= ATH9K_RX_FILTER_PHYERR;
  2282. return bits;
  2283. }
  2284. EXPORT_SYMBOL(ath9k_hw_getrxfilter);
  2285. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
  2286. {
  2287. u32 phybits;
  2288. ENABLE_REGWRITE_BUFFER(ah);
  2289. if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
  2290. bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
  2291. REG_WRITE(ah, AR_RX_FILTER, bits);
  2292. phybits = 0;
  2293. if (bits & ATH9K_RX_FILTER_PHYRADAR)
  2294. phybits |= AR_PHY_ERR_RADAR;
  2295. if (bits & ATH9K_RX_FILTER_PHYERR)
  2296. phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
  2297. REG_WRITE(ah, AR_PHY_ERR, phybits);
  2298. if (phybits)
  2299. REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
  2300. else
  2301. REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
  2302. REGWRITE_BUFFER_FLUSH(ah);
  2303. }
  2304. EXPORT_SYMBOL(ath9k_hw_setrxfilter);
  2305. bool ath9k_hw_phy_disable(struct ath_hw *ah)
  2306. {
  2307. if (ath9k_hw_mci_is_enabled(ah))
  2308. ar9003_mci_bt_gain_ctrl(ah);
  2309. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
  2310. return false;
  2311. ath9k_hw_init_pll(ah, NULL);
  2312. ah->htc_reset_init = true;
  2313. return true;
  2314. }
  2315. EXPORT_SYMBOL(ath9k_hw_phy_disable);
  2316. bool ath9k_hw_disable(struct ath_hw *ah)
  2317. {
  2318. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  2319. return false;
  2320. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
  2321. return false;
  2322. ath9k_hw_init_pll(ah, NULL);
  2323. return true;
  2324. }
  2325. EXPORT_SYMBOL(ath9k_hw_disable);
  2326. static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
  2327. {
  2328. enum eeprom_param gain_param;
  2329. if (IS_CHAN_2GHZ(chan))
  2330. gain_param = EEP_ANTENNA_GAIN_2G;
  2331. else
  2332. gain_param = EEP_ANTENNA_GAIN_5G;
  2333. return ah->eep_ops->get_eeprom(ah, gain_param);
  2334. }
  2335. void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
  2336. bool test)
  2337. {
  2338. struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
  2339. struct ieee80211_channel *channel;
  2340. int chan_pwr, new_pwr, max_gain;
  2341. int ant_gain, ant_reduction = 0;
  2342. if (!chan)
  2343. return;
  2344. channel = chan->chan;
  2345. chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
  2346. new_pwr = min_t(int, chan_pwr, reg->power_limit);
  2347. max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
  2348. ant_gain = get_antenna_gain(ah, chan);
  2349. if (ant_gain > max_gain)
  2350. ant_reduction = ant_gain - max_gain;
  2351. ah->eep_ops->set_txpower(ah, chan,
  2352. ath9k_regd_get_ctl(reg, chan),
  2353. ant_reduction, new_pwr, test);
  2354. }
  2355. void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
  2356. {
  2357. struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
  2358. struct ath9k_channel *chan = ah->curchan;
  2359. struct ieee80211_channel *channel = chan->chan;
  2360. reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
  2361. if (test)
  2362. channel->max_power = MAX_RATE_POWER / 2;
  2363. ath9k_hw_apply_txpower(ah, chan, test);
  2364. if (test)
  2365. channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
  2366. }
  2367. EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
  2368. void ath9k_hw_setopmode(struct ath_hw *ah)
  2369. {
  2370. ath9k_hw_set_operating_mode(ah, ah->opmode);
  2371. }
  2372. EXPORT_SYMBOL(ath9k_hw_setopmode);
  2373. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
  2374. {
  2375. REG_WRITE(ah, AR_MCAST_FIL0, filter0);
  2376. REG_WRITE(ah, AR_MCAST_FIL1, filter1);
  2377. }
  2378. EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
  2379. void ath9k_hw_write_associd(struct ath_hw *ah)
  2380. {
  2381. struct ath_common *common = ath9k_hw_common(ah);
  2382. REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
  2383. REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
  2384. ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
  2385. }
  2386. EXPORT_SYMBOL(ath9k_hw_write_associd);
  2387. #define ATH9K_MAX_TSF_READ 10
  2388. u64 ath9k_hw_gettsf64(struct ath_hw *ah)
  2389. {
  2390. u32 tsf_lower, tsf_upper1, tsf_upper2;
  2391. int i;
  2392. tsf_upper1 = REG_READ(ah, AR_TSF_U32);
  2393. for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
  2394. tsf_lower = REG_READ(ah, AR_TSF_L32);
  2395. tsf_upper2 = REG_READ(ah, AR_TSF_U32);
  2396. if (tsf_upper2 == tsf_upper1)
  2397. break;
  2398. tsf_upper1 = tsf_upper2;
  2399. }
  2400. WARN_ON( i == ATH9K_MAX_TSF_READ );
  2401. return (((u64)tsf_upper1 << 32) | tsf_lower);
  2402. }
  2403. EXPORT_SYMBOL(ath9k_hw_gettsf64);
  2404. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
  2405. {
  2406. REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
  2407. REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
  2408. }
  2409. EXPORT_SYMBOL(ath9k_hw_settsf64);
  2410. void ath9k_hw_reset_tsf(struct ath_hw *ah)
  2411. {
  2412. if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
  2413. AH_TSF_WRITE_TIMEOUT))
  2414. ath_dbg(ath9k_hw_common(ah), RESET,
  2415. "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
  2416. REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
  2417. }
  2418. EXPORT_SYMBOL(ath9k_hw_reset_tsf);
  2419. void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
  2420. {
  2421. if (set)
  2422. ah->misc_mode |= AR_PCU_TX_ADD_TSF;
  2423. else
  2424. ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
  2425. }
  2426. EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
  2427. void ath9k_hw_set11nmac2040(struct ath_hw *ah)
  2428. {
  2429. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  2430. u32 macmode;
  2431. if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
  2432. macmode = AR_2040_JOINED_RX_CLEAR;
  2433. else
  2434. macmode = 0;
  2435. REG_WRITE(ah, AR_2040_MODE, macmode);
  2436. }
  2437. /* HW Generic timers configuration */
  2438. static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
  2439. {
  2440. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2441. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2442. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2443. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2444. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2445. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2446. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2447. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2448. {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
  2449. {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
  2450. AR_NDP2_TIMER_MODE, 0x0002},
  2451. {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
  2452. AR_NDP2_TIMER_MODE, 0x0004},
  2453. {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
  2454. AR_NDP2_TIMER_MODE, 0x0008},
  2455. {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
  2456. AR_NDP2_TIMER_MODE, 0x0010},
  2457. {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
  2458. AR_NDP2_TIMER_MODE, 0x0020},
  2459. {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
  2460. AR_NDP2_TIMER_MODE, 0x0040},
  2461. {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
  2462. AR_NDP2_TIMER_MODE, 0x0080}
  2463. };
  2464. /* HW generic timer primitives */
  2465. /* compute and clear index of rightmost 1 */
  2466. static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
  2467. {
  2468. u32 b;
  2469. b = *mask;
  2470. b &= (0-b);
  2471. *mask &= ~b;
  2472. b *= debruijn32;
  2473. b >>= 27;
  2474. return timer_table->gen_timer_index[b];
  2475. }
  2476. u32 ath9k_hw_gettsf32(struct ath_hw *ah)
  2477. {
  2478. return REG_READ(ah, AR_TSF_L32);
  2479. }
  2480. EXPORT_SYMBOL(ath9k_hw_gettsf32);
  2481. struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
  2482. void (*trigger)(void *),
  2483. void (*overflow)(void *),
  2484. void *arg,
  2485. u8 timer_index)
  2486. {
  2487. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  2488. struct ath_gen_timer *timer;
  2489. timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
  2490. if (timer == NULL)
  2491. return NULL;
  2492. /* allocate a hardware generic timer slot */
  2493. timer_table->timers[timer_index] = timer;
  2494. timer->index = timer_index;
  2495. timer->trigger = trigger;
  2496. timer->overflow = overflow;
  2497. timer->arg = arg;
  2498. return timer;
  2499. }
  2500. EXPORT_SYMBOL(ath_gen_timer_alloc);
  2501. void ath9k_hw_gen_timer_start(struct ath_hw *ah,
  2502. struct ath_gen_timer *timer,
  2503. u32 trig_timeout,
  2504. u32 timer_period)
  2505. {
  2506. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  2507. u32 tsf, timer_next;
  2508. BUG_ON(!timer_period);
  2509. set_bit(timer->index, &timer_table->timer_mask.timer_bits);
  2510. tsf = ath9k_hw_gettsf32(ah);
  2511. timer_next = tsf + trig_timeout;
  2512. ath_dbg(ath9k_hw_common(ah), BTCOEX,
  2513. "current tsf %x period %x timer_next %x\n",
  2514. tsf, timer_period, timer_next);
  2515. /*
  2516. * Program generic timer registers
  2517. */
  2518. REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
  2519. timer_next);
  2520. REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
  2521. timer_period);
  2522. REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
  2523. gen_tmr_configuration[timer->index].mode_mask);
  2524. if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
  2525. /*
  2526. * Starting from AR9462, each generic timer can select which tsf
  2527. * to use. But we still follow the old rule, 0 - 7 use tsf and
  2528. * 8 - 15 use tsf2.
  2529. */
  2530. if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
  2531. REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
  2532. (1 << timer->index));
  2533. else
  2534. REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
  2535. (1 << timer->index));
  2536. }
  2537. /* Enable both trigger and thresh interrupt masks */
  2538. REG_SET_BIT(ah, AR_IMR_S5,
  2539. (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
  2540. SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
  2541. }
  2542. EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
  2543. void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
  2544. {
  2545. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  2546. if ((timer->index < AR_FIRST_NDP_TIMER) ||
  2547. (timer->index >= ATH_MAX_GEN_TIMER)) {
  2548. return;
  2549. }
  2550. /* Clear generic timer enable bits. */
  2551. REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
  2552. gen_tmr_configuration[timer->index].mode_mask);
  2553. if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
  2554. /*
  2555. * Need to switch back to TSF if it was using TSF2.
  2556. */
  2557. if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
  2558. REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
  2559. (1 << timer->index));
  2560. }
  2561. }
  2562. /* Disable both trigger and thresh interrupt masks */
  2563. REG_CLR_BIT(ah, AR_IMR_S5,
  2564. (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
  2565. SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
  2566. clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
  2567. }
  2568. EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
  2569. void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
  2570. {
  2571. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  2572. /* free the hardware generic timer slot */
  2573. timer_table->timers[timer->index] = NULL;
  2574. kfree(timer);
  2575. }
  2576. EXPORT_SYMBOL(ath_gen_timer_free);
  2577. /*
  2578. * Generic Timer Interrupts handling
  2579. */
  2580. void ath_gen_timer_isr(struct ath_hw *ah)
  2581. {
  2582. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  2583. struct ath_gen_timer *timer;
  2584. struct ath_common *common = ath9k_hw_common(ah);
  2585. u32 trigger_mask, thresh_mask, index;
  2586. /* get hardware generic timer interrupt status */
  2587. trigger_mask = ah->intr_gen_timer_trigger;
  2588. thresh_mask = ah->intr_gen_timer_thresh;
  2589. trigger_mask &= timer_table->timer_mask.val;
  2590. thresh_mask &= timer_table->timer_mask.val;
  2591. trigger_mask &= ~thresh_mask;
  2592. while (thresh_mask) {
  2593. index = rightmost_index(timer_table, &thresh_mask);
  2594. timer = timer_table->timers[index];
  2595. BUG_ON(!timer);
  2596. ath_dbg(common, BTCOEX, "TSF overflow for Gen timer %d\n",
  2597. index);
  2598. timer->overflow(timer->arg);
  2599. }
  2600. while (trigger_mask) {
  2601. index = rightmost_index(timer_table, &trigger_mask);
  2602. timer = timer_table->timers[index];
  2603. BUG_ON(!timer);
  2604. ath_dbg(common, BTCOEX,
  2605. "Gen timer[%d] trigger\n", index);
  2606. timer->trigger(timer->arg);
  2607. }
  2608. }
  2609. EXPORT_SYMBOL(ath_gen_timer_isr);
  2610. /********/
  2611. /* HTC */
  2612. /********/
  2613. static struct {
  2614. u32 version;
  2615. const char * name;
  2616. } ath_mac_bb_names[] = {
  2617. /* Devices with external radios */
  2618. { AR_SREV_VERSION_5416_PCI, "5416" },
  2619. { AR_SREV_VERSION_5416_PCIE, "5418" },
  2620. { AR_SREV_VERSION_9100, "9100" },
  2621. { AR_SREV_VERSION_9160, "9160" },
  2622. /* Single-chip solutions */
  2623. { AR_SREV_VERSION_9280, "9280" },
  2624. { AR_SREV_VERSION_9285, "9285" },
  2625. { AR_SREV_VERSION_9287, "9287" },
  2626. { AR_SREV_VERSION_9271, "9271" },
  2627. { AR_SREV_VERSION_9300, "9300" },
  2628. { AR_SREV_VERSION_9330, "9330" },
  2629. { AR_SREV_VERSION_9340, "9340" },
  2630. { AR_SREV_VERSION_9485, "9485" },
  2631. { AR_SREV_VERSION_9462, "9462" },
  2632. { AR_SREV_VERSION_9550, "9550" },
  2633. { AR_SREV_VERSION_9565, "9565" },
  2634. };
  2635. /* For devices with external radios */
  2636. static struct {
  2637. u16 version;
  2638. const char * name;
  2639. } ath_rf_names[] = {
  2640. { 0, "5133" },
  2641. { AR_RAD5133_SREV_MAJOR, "5133" },
  2642. { AR_RAD5122_SREV_MAJOR, "5122" },
  2643. { AR_RAD2133_SREV_MAJOR, "2133" },
  2644. { AR_RAD2122_SREV_MAJOR, "2122" }
  2645. };
  2646. /*
  2647. * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
  2648. */
  2649. static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
  2650. {
  2651. int i;
  2652. for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
  2653. if (ath_mac_bb_names[i].version == mac_bb_version) {
  2654. return ath_mac_bb_names[i].name;
  2655. }
  2656. }
  2657. return "????";
  2658. }
  2659. /*
  2660. * Return the RF name. "????" is returned if the RF is unknown.
  2661. * Used for devices with external radios.
  2662. */
  2663. static const char *ath9k_hw_rf_name(u16 rf_version)
  2664. {
  2665. int i;
  2666. for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
  2667. if (ath_rf_names[i].version == rf_version) {
  2668. return ath_rf_names[i].name;
  2669. }
  2670. }
  2671. return "????";
  2672. }
  2673. void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
  2674. {
  2675. int used;
  2676. /* chipsets >= AR9280 are single-chip */
  2677. if (AR_SREV_9280_20_OR_LATER(ah)) {
  2678. used = scnprintf(hw_name, len,
  2679. "Atheros AR%s Rev:%x",
  2680. ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
  2681. ah->hw_version.macRev);
  2682. }
  2683. else {
  2684. used = scnprintf(hw_name, len,
  2685. "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
  2686. ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
  2687. ah->hw_version.macRev,
  2688. ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
  2689. & AR_RADIO_SREV_MAJOR)),
  2690. ah->hw_version.phyRev);
  2691. }
  2692. hw_name[used] = '\0';
  2693. }
  2694. EXPORT_SYMBOL(ath9k_hw_name);