smpboot.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <asm/acpi.h>
  50. #include <asm/desc.h>
  51. #include <asm/nmi.h>
  52. #include <asm/irq.h>
  53. #include <asm/idle.h>
  54. #include <asm/trampoline.h>
  55. #include <asm/cpu.h>
  56. #include <asm/numa.h>
  57. #include <asm/pgtable.h>
  58. #include <asm/tlbflush.h>
  59. #include <asm/mtrr.h>
  60. #include <asm/vmi.h>
  61. #include <asm/genapic.h>
  62. #include <asm/setup.h>
  63. #include <linux/mc146818rtc.h>
  64. #include <mach_apic.h>
  65. #include <mach_wakecpu.h>
  66. #include <smpboot_hooks.h>
  67. #ifdef CONFIG_X86_32
  68. u8 apicid_2_node[MAX_APICID];
  69. static int low_mappings;
  70. #endif
  71. /* State of each CPU */
  72. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  73. /* Store all idle threads, this can be reused instead of creating
  74. * a new thread. Also avoids complicated thread destroy functionality
  75. * for idle threads.
  76. */
  77. #ifdef CONFIG_HOTPLUG_CPU
  78. /*
  79. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  80. * removed after init for !CONFIG_HOTPLUG_CPU.
  81. */
  82. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  83. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  84. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  85. #else
  86. static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  87. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  88. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  89. #endif
  90. /* Number of siblings per CPU package */
  91. int smp_num_siblings = 1;
  92. EXPORT_SYMBOL(smp_num_siblings);
  93. /* Last level cache ID of each logical CPU */
  94. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  95. /* representing HT siblings of each logical CPU */
  96. DEFINE_PER_CPU(cpumask_t, cpu_sibling_map);
  97. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  98. /* representing HT and core siblings of each logical CPU */
  99. DEFINE_PER_CPU(cpumask_t, cpu_core_map);
  100. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  101. /* Per CPU bogomips and other parameters */
  102. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  103. EXPORT_PER_CPU_SYMBOL(cpu_info);
  104. static atomic_t init_deasserted;
  105. /* Set if we find a B stepping CPU */
  106. static int __cpuinitdata smp_b_stepping;
  107. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
  108. /* which logical CPUs are on which nodes */
  109. cpumask_t node_to_cpumask_map[MAX_NUMNODES] __read_mostly =
  110. { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
  111. EXPORT_SYMBOL(node_to_cpumask_map);
  112. /* which node each logical CPU is on */
  113. int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  114. EXPORT_SYMBOL(cpu_to_node_map);
  115. /* set up a mapping between cpu and node. */
  116. static void map_cpu_to_node(int cpu, int node)
  117. {
  118. printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
  119. cpumask_set_cpu(cpu, &node_to_cpumask_map[node]);
  120. cpu_to_node_map[cpu] = node;
  121. }
  122. /* undo a mapping between cpu and node. */
  123. static void unmap_cpu_to_node(int cpu)
  124. {
  125. int node;
  126. printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
  127. for (node = 0; node < MAX_NUMNODES; node++)
  128. cpumask_clear_cpu(cpu, &node_to_cpumask_map[node]);
  129. cpu_to_node_map[cpu] = 0;
  130. }
  131. #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
  132. #define map_cpu_to_node(cpu, node) ({})
  133. #define unmap_cpu_to_node(cpu) ({})
  134. #endif
  135. #ifdef CONFIG_X86_32
  136. static int boot_cpu_logical_apicid;
  137. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
  138. { [0 ... NR_CPUS-1] = BAD_APICID };
  139. static void map_cpu_to_logical_apicid(void)
  140. {
  141. int cpu = smp_processor_id();
  142. int apicid = logical_smp_processor_id();
  143. int node = apicid_to_node(apicid);
  144. if (!node_online(node))
  145. node = first_online_node;
  146. cpu_2_logical_apicid[cpu] = apicid;
  147. map_cpu_to_node(cpu, node);
  148. }
  149. void numa_remove_cpu(int cpu)
  150. {
  151. cpu_2_logical_apicid[cpu] = BAD_APICID;
  152. unmap_cpu_to_node(cpu);
  153. }
  154. #else
  155. #define map_cpu_to_logical_apicid() do {} while (0)
  156. #endif
  157. /*
  158. * Report back to the Boot Processor.
  159. * Running on AP.
  160. */
  161. static void __cpuinit smp_callin(void)
  162. {
  163. int cpuid, phys_id;
  164. unsigned long timeout;
  165. /*
  166. * If waken up by an INIT in an 82489DX configuration
  167. * we may get here before an INIT-deassert IPI reaches
  168. * our local APIC. We have to wait for the IPI or we'll
  169. * lock up on an APIC access.
  170. */
  171. wait_for_init_deassert(&init_deasserted);
  172. /*
  173. * (This works even if the APIC is not enabled.)
  174. */
  175. phys_id = read_apic_id();
  176. cpuid = smp_processor_id();
  177. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  178. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  179. phys_id, cpuid);
  180. }
  181. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  182. /*
  183. * STARTUP IPIs are fragile beasts as they might sometimes
  184. * trigger some glue motherboard logic. Complete APIC bus
  185. * silence for 1 second, this overestimates the time the
  186. * boot CPU is spending to send the up to 2 STARTUP IPIs
  187. * by a factor of two. This should be enough.
  188. */
  189. /*
  190. * Waiting 2s total for startup (udelay is not yet working)
  191. */
  192. timeout = jiffies + 2*HZ;
  193. while (time_before(jiffies, timeout)) {
  194. /*
  195. * Has the boot CPU finished it's STARTUP sequence?
  196. */
  197. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  198. break;
  199. cpu_relax();
  200. }
  201. if (!time_before(jiffies, timeout)) {
  202. panic("%s: CPU%d started up but did not get a callout!\n",
  203. __func__, cpuid);
  204. }
  205. /*
  206. * the boot CPU has finished the init stage and is spinning
  207. * on callin_map until we finish. We are free to set up this
  208. * CPU, first the APIC. (this is probably redundant on most
  209. * boards)
  210. */
  211. pr_debug("CALLIN, before setup_local_APIC().\n");
  212. smp_callin_clear_local_apic();
  213. setup_local_APIC();
  214. end_local_APIC_setup();
  215. map_cpu_to_logical_apicid();
  216. notify_cpu_starting(cpuid);
  217. /*
  218. * Get our bogomips.
  219. *
  220. * Need to enable IRQs because it can take longer and then
  221. * the NMI watchdog might kill us.
  222. */
  223. local_irq_enable();
  224. calibrate_delay();
  225. local_irq_disable();
  226. pr_debug("Stack at about %p\n", &cpuid);
  227. /*
  228. * Save our processor parameters
  229. */
  230. smp_store_cpu_info(cpuid);
  231. /*
  232. * Allow the master to continue.
  233. */
  234. cpumask_set_cpu(cpuid, cpu_callin_mask);
  235. }
  236. static int __cpuinitdata unsafe_smp;
  237. /*
  238. * Activate a secondary processor.
  239. */
  240. notrace static void __cpuinit start_secondary(void *unused)
  241. {
  242. /*
  243. * Don't put *anything* before cpu_init(), SMP booting is too
  244. * fragile that we want to limit the things done here to the
  245. * most necessary things.
  246. */
  247. vmi_bringup();
  248. cpu_init();
  249. preempt_disable();
  250. smp_callin();
  251. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  252. barrier();
  253. /*
  254. * Check TSC synchronization with the BP:
  255. */
  256. check_tsc_sync_target();
  257. if (nmi_watchdog == NMI_IO_APIC) {
  258. disable_8259A_irq(0);
  259. enable_NMI_through_LVT0();
  260. enable_8259A_irq(0);
  261. }
  262. #ifdef CONFIG_X86_32
  263. while (low_mappings)
  264. cpu_relax();
  265. __flush_tlb_all();
  266. #endif
  267. /* This must be done before setting cpu_online_map */
  268. set_cpu_sibling_map(raw_smp_processor_id());
  269. wmb();
  270. /*
  271. * We need to hold call_lock, so there is no inconsistency
  272. * between the time smp_call_function() determines number of
  273. * IPI recipients, and the time when the determination is made
  274. * for which cpus receive the IPI. Holding this
  275. * lock helps us to not include this cpu in a currently in progress
  276. * smp_call_function().
  277. *
  278. * We need to hold vector_lock so there the set of online cpus
  279. * does not change while we are assigning vectors to cpus. Holding
  280. * this lock ensures we don't half assign or remove an irq from a cpu.
  281. */
  282. ipi_call_lock();
  283. lock_vector_lock();
  284. __setup_vector_irq(smp_processor_id());
  285. set_cpu_online(smp_processor_id(), true);
  286. unlock_vector_lock();
  287. ipi_call_unlock();
  288. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  289. /* enable local interrupts */
  290. local_irq_enable();
  291. setup_secondary_clock();
  292. wmb();
  293. cpu_idle();
  294. }
  295. static void __cpuinit smp_apply_quirks(struct cpuinfo_x86 *c)
  296. {
  297. /*
  298. * Mask B, Pentium, but not Pentium MMX
  299. */
  300. if (c->x86_vendor == X86_VENDOR_INTEL &&
  301. c->x86 == 5 &&
  302. c->x86_mask >= 1 && c->x86_mask <= 4 &&
  303. c->x86_model <= 3)
  304. /*
  305. * Remember we have B step Pentia with bugs
  306. */
  307. smp_b_stepping = 1;
  308. /*
  309. * Certain Athlons might work (for various values of 'work') in SMP
  310. * but they are not certified as MP capable.
  311. */
  312. if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
  313. if (num_possible_cpus() == 1)
  314. goto valid_k7;
  315. /* Athlon 660/661 is valid. */
  316. if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
  317. (c->x86_mask == 1)))
  318. goto valid_k7;
  319. /* Duron 670 is valid */
  320. if ((c->x86_model == 7) && (c->x86_mask == 0))
  321. goto valid_k7;
  322. /*
  323. * Athlon 662, Duron 671, and Athlon >model 7 have capability
  324. * bit. It's worth noting that the A5 stepping (662) of some
  325. * Athlon XP's have the MP bit set.
  326. * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
  327. * more.
  328. */
  329. if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
  330. ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
  331. (c->x86_model > 7))
  332. if (cpu_has_mp)
  333. goto valid_k7;
  334. /* If we get here, not a certified SMP capable AMD system. */
  335. unsafe_smp = 1;
  336. }
  337. valid_k7:
  338. ;
  339. }
  340. static void __cpuinit smp_checks(void)
  341. {
  342. if (smp_b_stepping)
  343. printk(KERN_WARNING "WARNING: SMP operation may be unreliable"
  344. "with B stepping processors.\n");
  345. /*
  346. * Don't taint if we are running SMP kernel on a single non-MP
  347. * approved Athlon
  348. */
  349. if (unsafe_smp && num_online_cpus() > 1) {
  350. printk(KERN_INFO "WARNING: This combination of AMD"
  351. "processors is not suitable for SMP.\n");
  352. add_taint(TAINT_UNSAFE_SMP);
  353. }
  354. }
  355. /*
  356. * The bootstrap kernel entry code has set these up. Save them for
  357. * a given CPU
  358. */
  359. void __cpuinit smp_store_cpu_info(int id)
  360. {
  361. struct cpuinfo_x86 *c = &cpu_data(id);
  362. *c = boot_cpu_data;
  363. c->cpu_index = id;
  364. if (id != 0)
  365. identify_secondary_cpu(c);
  366. smp_apply_quirks(c);
  367. }
  368. void __cpuinit set_cpu_sibling_map(int cpu)
  369. {
  370. int i;
  371. struct cpuinfo_x86 *c = &cpu_data(cpu);
  372. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  373. if (smp_num_siblings > 1) {
  374. for_each_cpu(i, cpu_sibling_setup_mask) {
  375. struct cpuinfo_x86 *o = &cpu_data(i);
  376. if (c->phys_proc_id == o->phys_proc_id &&
  377. c->cpu_core_id == o->cpu_core_id) {
  378. cpumask_set_cpu(i, cpu_sibling_mask(cpu));
  379. cpumask_set_cpu(cpu, cpu_sibling_mask(i));
  380. cpumask_set_cpu(i, cpu_core_mask(cpu));
  381. cpumask_set_cpu(cpu, cpu_core_mask(i));
  382. cpumask_set_cpu(i, &c->llc_shared_map);
  383. cpumask_set_cpu(cpu, &o->llc_shared_map);
  384. }
  385. }
  386. } else {
  387. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  388. }
  389. cpumask_set_cpu(cpu, &c->llc_shared_map);
  390. if (current_cpu_data.x86_max_cores == 1) {
  391. cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
  392. c->booted_cores = 1;
  393. return;
  394. }
  395. for_each_cpu(i, cpu_sibling_setup_mask) {
  396. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  397. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  398. cpumask_set_cpu(i, &c->llc_shared_map);
  399. cpumask_set_cpu(cpu, &cpu_data(i).llc_shared_map);
  400. }
  401. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  402. cpumask_set_cpu(i, cpu_core_mask(cpu));
  403. cpumask_set_cpu(cpu, cpu_core_mask(i));
  404. /*
  405. * Does this new cpu bringup a new core?
  406. */
  407. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  408. /*
  409. * for each core in package, increment
  410. * the booted_cores for this new cpu
  411. */
  412. if (cpumask_first(cpu_sibling_mask(i)) == i)
  413. c->booted_cores++;
  414. /*
  415. * increment the core count for all
  416. * the other cpus in this package
  417. */
  418. if (i != cpu)
  419. cpu_data(i).booted_cores++;
  420. } else if (i != cpu && !c->booted_cores)
  421. c->booted_cores = cpu_data(i).booted_cores;
  422. }
  423. }
  424. }
  425. /* maps the cpu to the sched domain representing multi-core */
  426. const struct cpumask *cpu_coregroup_mask(int cpu)
  427. {
  428. struct cpuinfo_x86 *c = &cpu_data(cpu);
  429. /*
  430. * For perf, we return last level cache shared map.
  431. * And for power savings, we return cpu_core_map
  432. */
  433. if (sched_mc_power_savings || sched_smt_power_savings)
  434. return cpu_core_mask(cpu);
  435. else
  436. return &c->llc_shared_map;
  437. }
  438. cpumask_t cpu_coregroup_map(int cpu)
  439. {
  440. return *cpu_coregroup_mask(cpu);
  441. }
  442. static void impress_friends(void)
  443. {
  444. int cpu;
  445. unsigned long bogosum = 0;
  446. /*
  447. * Allow the user to impress friends.
  448. */
  449. pr_debug("Before bogomips.\n");
  450. for_each_possible_cpu(cpu)
  451. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  452. bogosum += cpu_data(cpu).loops_per_jiffy;
  453. printk(KERN_INFO
  454. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  455. num_online_cpus(),
  456. bogosum/(500000/HZ),
  457. (bogosum/(5000/HZ))%100);
  458. pr_debug("Before bogocount - setting activated=1.\n");
  459. }
  460. void __inquire_remote_apic(int apicid)
  461. {
  462. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  463. char *names[] = { "ID", "VERSION", "SPIV" };
  464. int timeout;
  465. u32 status;
  466. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  467. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  468. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  469. /*
  470. * Wait for idle.
  471. */
  472. status = safe_apic_wait_icr_idle();
  473. if (status)
  474. printk(KERN_CONT
  475. "a previous APIC delivery may have failed\n");
  476. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  477. timeout = 0;
  478. do {
  479. udelay(100);
  480. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  481. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  482. switch (status) {
  483. case APIC_ICR_RR_VALID:
  484. status = apic_read(APIC_RRR);
  485. printk(KERN_CONT "%08x\n", status);
  486. break;
  487. default:
  488. printk(KERN_CONT "failed\n");
  489. }
  490. }
  491. }
  492. /*
  493. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  494. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  495. * won't ... remember to clear down the APIC, etc later.
  496. */
  497. int __devinit
  498. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  499. {
  500. unsigned long send_status, accept_status = 0;
  501. int maxlvt;
  502. /* Target chip */
  503. /* Boot on the stack */
  504. /* Kick the second */
  505. apic_icr_write(APIC_DM_NMI | APIC_DEST_LOGICAL, logical_apicid);
  506. pr_debug("Waiting for send to finish...\n");
  507. send_status = safe_apic_wait_icr_idle();
  508. /*
  509. * Give the other CPU some time to accept the IPI.
  510. */
  511. udelay(200);
  512. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  513. maxlvt = lapic_get_maxlvt();
  514. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  515. apic_write(APIC_ESR, 0);
  516. accept_status = (apic_read(APIC_ESR) & 0xEF);
  517. }
  518. pr_debug("NMI sent.\n");
  519. if (send_status)
  520. printk(KERN_ERR "APIC never delivered???\n");
  521. if (accept_status)
  522. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  523. return (send_status | accept_status);
  524. }
  525. int __devinit
  526. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  527. {
  528. unsigned long send_status, accept_status = 0;
  529. int maxlvt, num_starts, j;
  530. if (get_uv_system_type() == UV_NON_UNIQUE_APIC) {
  531. send_status = uv_wakeup_secondary(phys_apicid, start_eip);
  532. atomic_set(&init_deasserted, 1);
  533. return send_status;
  534. }
  535. maxlvt = lapic_get_maxlvt();
  536. /*
  537. * Be paranoid about clearing APIC errors.
  538. */
  539. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  540. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  541. apic_write(APIC_ESR, 0);
  542. apic_read(APIC_ESR);
  543. }
  544. pr_debug("Asserting INIT.\n");
  545. /*
  546. * Turn INIT on target chip
  547. */
  548. /*
  549. * Send IPI
  550. */
  551. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  552. phys_apicid);
  553. pr_debug("Waiting for send to finish...\n");
  554. send_status = safe_apic_wait_icr_idle();
  555. mdelay(10);
  556. pr_debug("Deasserting INIT.\n");
  557. /* Target chip */
  558. /* Send IPI */
  559. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  560. pr_debug("Waiting for send to finish...\n");
  561. send_status = safe_apic_wait_icr_idle();
  562. mb();
  563. atomic_set(&init_deasserted, 1);
  564. /*
  565. * Should we send STARTUP IPIs ?
  566. *
  567. * Determine this based on the APIC version.
  568. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  569. */
  570. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  571. num_starts = 2;
  572. else
  573. num_starts = 0;
  574. /*
  575. * Paravirt / VMI wants a startup IPI hook here to set up the
  576. * target processor state.
  577. */
  578. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  579. (unsigned long)stack_start.sp);
  580. /*
  581. * Run STARTUP IPI loop.
  582. */
  583. pr_debug("#startup loops: %d.\n", num_starts);
  584. for (j = 1; j <= num_starts; j++) {
  585. pr_debug("Sending STARTUP #%d.\n", j);
  586. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  587. apic_write(APIC_ESR, 0);
  588. apic_read(APIC_ESR);
  589. pr_debug("After apic_write.\n");
  590. /*
  591. * STARTUP IPI
  592. */
  593. /* Target chip */
  594. /* Boot on the stack */
  595. /* Kick the second */
  596. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  597. phys_apicid);
  598. /*
  599. * Give the other CPU some time to accept the IPI.
  600. */
  601. udelay(300);
  602. pr_debug("Startup point 1.\n");
  603. pr_debug("Waiting for send to finish...\n");
  604. send_status = safe_apic_wait_icr_idle();
  605. /*
  606. * Give the other CPU some time to accept the IPI.
  607. */
  608. udelay(200);
  609. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  610. apic_write(APIC_ESR, 0);
  611. accept_status = (apic_read(APIC_ESR) & 0xEF);
  612. if (send_status || accept_status)
  613. break;
  614. }
  615. pr_debug("After Startup.\n");
  616. if (send_status)
  617. printk(KERN_ERR "APIC never delivered???\n");
  618. if (accept_status)
  619. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  620. return (send_status | accept_status);
  621. }
  622. struct create_idle {
  623. struct work_struct work;
  624. struct task_struct *idle;
  625. struct completion done;
  626. int cpu;
  627. };
  628. static void __cpuinit do_fork_idle(struct work_struct *work)
  629. {
  630. struct create_idle *c_idle =
  631. container_of(work, struct create_idle, work);
  632. c_idle->idle = fork_idle(c_idle->cpu);
  633. complete(&c_idle->done);
  634. }
  635. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  636. /*
  637. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  638. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  639. * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
  640. */
  641. {
  642. unsigned long boot_error = 0;
  643. int timeout;
  644. unsigned long start_ip;
  645. unsigned short nmi_high = 0, nmi_low = 0;
  646. struct create_idle c_idle = {
  647. .cpu = cpu,
  648. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  649. };
  650. INIT_WORK(&c_idle.work, do_fork_idle);
  651. alternatives_smp_switch(1);
  652. c_idle.idle = get_idle_for_cpu(cpu);
  653. /*
  654. * We can't use kernel_thread since we must avoid to
  655. * reschedule the child.
  656. */
  657. if (c_idle.idle) {
  658. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  659. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  660. init_idle(c_idle.idle, cpu);
  661. goto do_rest;
  662. }
  663. if (!keventd_up() || current_is_keventd())
  664. c_idle.work.func(&c_idle.work);
  665. else {
  666. schedule_work(&c_idle.work);
  667. wait_for_completion(&c_idle.done);
  668. }
  669. if (IS_ERR(c_idle.idle)) {
  670. printk("failed fork for CPU %d\n", cpu);
  671. return PTR_ERR(c_idle.idle);
  672. }
  673. set_idle_for_cpu(cpu, c_idle.idle);
  674. do_rest:
  675. #ifdef CONFIG_X86_32
  676. per_cpu(current_task, cpu) = c_idle.idle;
  677. init_gdt(cpu);
  678. /* Stack for startup_32 can be just as for start_secondary onwards */
  679. irq_ctx_init(cpu);
  680. #else
  681. cpu_pda(cpu)->pcurrent = c_idle.idle;
  682. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  683. initial_gs = (unsigned long)cpu_pda(cpu);
  684. #endif
  685. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  686. initial_code = (unsigned long)start_secondary;
  687. stack_start.sp = (void *) c_idle.idle->thread.sp;
  688. /* start_ip had better be page-aligned! */
  689. start_ip = setup_trampoline();
  690. /* So we see what's up */
  691. printk(KERN_INFO "Booting processor %d APIC 0x%x ip 0x%lx\n",
  692. cpu, apicid, start_ip);
  693. /*
  694. * This grunge runs the startup process for
  695. * the targeted processor.
  696. */
  697. atomic_set(&init_deasserted, 0);
  698. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  699. pr_debug("Setting warm reset code and vector.\n");
  700. store_NMI_vector(&nmi_high, &nmi_low);
  701. smpboot_setup_warm_reset_vector(start_ip);
  702. /*
  703. * Be paranoid about clearing APIC errors.
  704. */
  705. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  706. apic_write(APIC_ESR, 0);
  707. apic_read(APIC_ESR);
  708. }
  709. }
  710. /*
  711. * Starting actual IPI sequence...
  712. */
  713. boot_error = wakeup_secondary_cpu(apicid, start_ip);
  714. if (!boot_error) {
  715. /*
  716. * allow APs to start initializing.
  717. */
  718. pr_debug("Before Callout %d.\n", cpu);
  719. cpumask_set_cpu(cpu, cpu_callout_mask);
  720. pr_debug("After Callout %d.\n", cpu);
  721. /*
  722. * Wait 5s total for a response
  723. */
  724. for (timeout = 0; timeout < 50000; timeout++) {
  725. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  726. break; /* It has booted */
  727. udelay(100);
  728. }
  729. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  730. /* number CPUs logically, starting from 1 (BSP is 0) */
  731. pr_debug("OK.\n");
  732. printk(KERN_INFO "CPU%d: ", cpu);
  733. print_cpu_info(&cpu_data(cpu));
  734. pr_debug("CPU has booted.\n");
  735. } else {
  736. boot_error = 1;
  737. if (*((volatile unsigned char *)trampoline_base)
  738. == 0xA5)
  739. /* trampoline started but...? */
  740. printk(KERN_ERR "Stuck ??\n");
  741. else
  742. /* trampoline code not run */
  743. printk(KERN_ERR "Not responding.\n");
  744. if (get_uv_system_type() != UV_NON_UNIQUE_APIC)
  745. inquire_remote_apic(apicid);
  746. }
  747. }
  748. if (boot_error) {
  749. /* Try to put things back the way they were before ... */
  750. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  751. /* was set by do_boot_cpu() */
  752. cpumask_clear_cpu(cpu, cpu_callout_mask);
  753. /* was set by cpu_init() */
  754. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  755. set_cpu_present(cpu, false);
  756. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  757. }
  758. /* mark "stuck" area as not stuck */
  759. *((volatile unsigned long *)trampoline_base) = 0;
  760. /*
  761. * Cleanup possible dangling ends...
  762. */
  763. smpboot_restore_warm_reset_vector();
  764. return boot_error;
  765. }
  766. int __cpuinit native_cpu_up(unsigned int cpu)
  767. {
  768. int apicid = cpu_present_to_apicid(cpu);
  769. unsigned long flags;
  770. int err;
  771. WARN_ON(irqs_disabled());
  772. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  773. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  774. !physid_isset(apicid, phys_cpu_present_map)) {
  775. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  776. return -EINVAL;
  777. }
  778. /*
  779. * Already booted CPU?
  780. */
  781. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  782. pr_debug("do_boot_cpu %d Already started\n", cpu);
  783. return -ENOSYS;
  784. }
  785. /*
  786. * Save current MTRR state in case it was changed since early boot
  787. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  788. */
  789. mtrr_save_state();
  790. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  791. #ifdef CONFIG_X86_32
  792. /* init low mem mapping */
  793. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
  794. min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
  795. flush_tlb_all();
  796. low_mappings = 1;
  797. err = do_boot_cpu(apicid, cpu);
  798. zap_low_mappings();
  799. low_mappings = 0;
  800. #else
  801. err = do_boot_cpu(apicid, cpu);
  802. #endif
  803. if (err) {
  804. pr_debug("do_boot_cpu failed %d\n", err);
  805. return -EIO;
  806. }
  807. /*
  808. * Check TSC synchronization with the AP (keep irqs disabled
  809. * while doing so):
  810. */
  811. local_irq_save(flags);
  812. check_tsc_sync_source(cpu);
  813. local_irq_restore(flags);
  814. while (!cpu_online(cpu)) {
  815. cpu_relax();
  816. touch_nmi_watchdog();
  817. }
  818. return 0;
  819. }
  820. /*
  821. * Fall back to non SMP mode after errors.
  822. *
  823. * RED-PEN audit/test this more. I bet there is more state messed up here.
  824. */
  825. static __init void disable_smp(void)
  826. {
  827. /* use the read/write pointers to the present and possible maps */
  828. cpumask_copy(&cpu_present_map, cpumask_of(0));
  829. cpumask_copy(&cpu_possible_map, cpumask_of(0));
  830. smpboot_clear_io_apic_irqs();
  831. if (smp_found_config)
  832. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  833. else
  834. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  835. map_cpu_to_logical_apicid();
  836. cpumask_set_cpu(0, cpu_sibling_mask(0));
  837. cpumask_set_cpu(0, cpu_core_mask(0));
  838. }
  839. /*
  840. * Various sanity checks.
  841. */
  842. static int __init smp_sanity_check(unsigned max_cpus)
  843. {
  844. preempt_disable();
  845. #if defined(CONFIG_X86_PC) && defined(CONFIG_X86_32)
  846. if (def_to_bigsmp && nr_cpu_ids > 8) {
  847. unsigned int cpu;
  848. unsigned nr;
  849. printk(KERN_WARNING
  850. "More than 8 CPUs detected - skipping them.\n"
  851. "Use CONFIG_X86_GENERICARCH and CONFIG_X86_BIGSMP.\n");
  852. nr = 0;
  853. for_each_present_cpu(cpu) {
  854. if (nr >= 8)
  855. set_cpu_present(cpu, false);
  856. nr++;
  857. }
  858. nr = 0;
  859. for_each_possible_cpu(cpu) {
  860. if (nr >= 8)
  861. set_cpu_possible(cpu, false);
  862. nr++;
  863. }
  864. nr_cpu_ids = 8;
  865. }
  866. #endif
  867. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  868. printk(KERN_WARNING
  869. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  870. hard_smp_processor_id());
  871. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  872. }
  873. /*
  874. * If we couldn't find an SMP configuration at boot time,
  875. * get out of here now!
  876. */
  877. if (!smp_found_config && !acpi_lapic) {
  878. preempt_enable();
  879. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  880. disable_smp();
  881. if (APIC_init_uniprocessor())
  882. printk(KERN_NOTICE "Local APIC not detected."
  883. " Using dummy APIC emulation.\n");
  884. return -1;
  885. }
  886. /*
  887. * Should not be necessary because the MP table should list the boot
  888. * CPU too, but we do it for the sake of robustness anyway.
  889. */
  890. if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
  891. printk(KERN_NOTICE
  892. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  893. boot_cpu_physical_apicid);
  894. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  895. }
  896. preempt_enable();
  897. /*
  898. * If we couldn't find a local APIC, then get out of here now!
  899. */
  900. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  901. !cpu_has_apic) {
  902. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  903. boot_cpu_physical_apicid);
  904. printk(KERN_ERR "... forcing use of dummy APIC emulation."
  905. "(tell your hw vendor)\n");
  906. smpboot_clear_io_apic();
  907. disable_ioapic_setup();
  908. return -1;
  909. }
  910. verify_local_APIC();
  911. /*
  912. * If SMP should be disabled, then really disable it!
  913. */
  914. if (!max_cpus) {
  915. printk(KERN_INFO "SMP mode deactivated.\n");
  916. smpboot_clear_io_apic();
  917. localise_nmi_watchdog();
  918. connect_bsp_APIC();
  919. setup_local_APIC();
  920. end_local_APIC_setup();
  921. return -1;
  922. }
  923. return 0;
  924. }
  925. static void __init smp_cpu_index_default(void)
  926. {
  927. int i;
  928. struct cpuinfo_x86 *c;
  929. for_each_possible_cpu(i) {
  930. c = &cpu_data(i);
  931. /* mark all to hotplug */
  932. c->cpu_index = nr_cpu_ids;
  933. }
  934. }
  935. /*
  936. * Prepare for SMP bootup. The MP table or ACPI has been read
  937. * earlier. Just do some sanity checking here and enable APIC mode.
  938. */
  939. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  940. {
  941. preempt_disable();
  942. smp_cpu_index_default();
  943. current_cpu_data = boot_cpu_data;
  944. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  945. mb();
  946. /*
  947. * Setup boot CPU information
  948. */
  949. smp_store_cpu_info(0); /* Final full version of the data */
  950. #ifdef CONFIG_X86_32
  951. boot_cpu_logical_apicid = logical_smp_processor_id();
  952. #endif
  953. current_thread_info()->cpu = 0; /* needed? */
  954. set_cpu_sibling_map(0);
  955. #ifdef CONFIG_X86_64
  956. enable_IR_x2apic();
  957. setup_apic_routing();
  958. #endif
  959. if (smp_sanity_check(max_cpus) < 0) {
  960. printk(KERN_INFO "SMP disabled\n");
  961. disable_smp();
  962. goto out;
  963. }
  964. preempt_disable();
  965. if (read_apic_id() != boot_cpu_physical_apicid) {
  966. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  967. read_apic_id(), boot_cpu_physical_apicid);
  968. /* Or can we switch back to PIC here? */
  969. }
  970. preempt_enable();
  971. connect_bsp_APIC();
  972. /*
  973. * Switch from PIC to APIC mode.
  974. */
  975. setup_local_APIC();
  976. #ifdef CONFIG_X86_64
  977. /*
  978. * Enable IO APIC before setting up error vector
  979. */
  980. if (!skip_ioapic_setup && nr_ioapics)
  981. enable_IO_APIC();
  982. #endif
  983. end_local_APIC_setup();
  984. map_cpu_to_logical_apicid();
  985. setup_portio_remap();
  986. smpboot_setup_io_apic();
  987. /*
  988. * Set up local APIC timer on boot CPU.
  989. */
  990. printk(KERN_INFO "CPU%d: ", 0);
  991. print_cpu_info(&cpu_data(0));
  992. setup_boot_clock();
  993. if (is_uv_system())
  994. uv_system_init();
  995. out:
  996. preempt_enable();
  997. }
  998. /*
  999. * Early setup to make printk work.
  1000. */
  1001. void __init native_smp_prepare_boot_cpu(void)
  1002. {
  1003. int me = smp_processor_id();
  1004. #ifdef CONFIG_X86_32
  1005. init_gdt(me);
  1006. #endif
  1007. switch_to_new_gdt();
  1008. /* already set me in cpu_online_mask in boot_cpu_init() */
  1009. cpumask_set_cpu(me, cpu_callout_mask);
  1010. per_cpu(cpu_state, me) = CPU_ONLINE;
  1011. }
  1012. void __init native_smp_cpus_done(unsigned int max_cpus)
  1013. {
  1014. pr_debug("Boot done.\n");
  1015. impress_friends();
  1016. smp_checks();
  1017. #ifdef CONFIG_X86_IO_APIC
  1018. setup_ioapic_dest();
  1019. #endif
  1020. check_nmi_watchdog();
  1021. }
  1022. static int __initdata setup_possible_cpus = -1;
  1023. static int __init _setup_possible_cpus(char *str)
  1024. {
  1025. get_option(&str, &setup_possible_cpus);
  1026. return 0;
  1027. }
  1028. early_param("possible_cpus", _setup_possible_cpus);
  1029. /*
  1030. * cpu_possible_map should be static, it cannot change as cpu's
  1031. * are onlined, or offlined. The reason is per-cpu data-structures
  1032. * are allocated by some modules at init time, and dont expect to
  1033. * do this dynamically on cpu arrival/departure.
  1034. * cpu_present_map on the other hand can change dynamically.
  1035. * In case when cpu_hotplug is not compiled, then we resort to current
  1036. * behaviour, which is cpu_possible == cpu_present.
  1037. * - Ashok Raj
  1038. *
  1039. * Three ways to find out the number of additional hotplug CPUs:
  1040. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1041. * - The user can overwrite it with possible_cpus=NUM
  1042. * - Otherwise don't reserve additional CPUs.
  1043. * We do this because additional CPUs waste a lot of memory.
  1044. * -AK
  1045. */
  1046. __init void prefill_possible_map(void)
  1047. {
  1048. int i, possible;
  1049. /* no processor from mptable or madt */
  1050. if (!num_processors)
  1051. num_processors = 1;
  1052. if (setup_possible_cpus == -1)
  1053. possible = num_processors + disabled_cpus;
  1054. else
  1055. possible = setup_possible_cpus;
  1056. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1057. if (possible > CONFIG_NR_CPUS) {
  1058. printk(KERN_WARNING
  1059. "%d Processors exceeds NR_CPUS limit of %d\n",
  1060. possible, CONFIG_NR_CPUS);
  1061. possible = CONFIG_NR_CPUS;
  1062. }
  1063. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1064. possible, max_t(int, possible - num_processors, 0));
  1065. for (i = 0; i < possible; i++)
  1066. set_cpu_possible(i, true);
  1067. nr_cpu_ids = possible;
  1068. }
  1069. #ifdef CONFIG_HOTPLUG_CPU
  1070. static void remove_siblinginfo(int cpu)
  1071. {
  1072. int sibling;
  1073. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1074. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1075. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1076. /*/
  1077. * last thread sibling in this cpu core going down
  1078. */
  1079. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1080. cpu_data(sibling).booted_cores--;
  1081. }
  1082. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1083. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1084. cpumask_clear(cpu_sibling_mask(cpu));
  1085. cpumask_clear(cpu_core_mask(cpu));
  1086. c->phys_proc_id = 0;
  1087. c->cpu_core_id = 0;
  1088. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1089. }
  1090. static void __ref remove_cpu_from_maps(int cpu)
  1091. {
  1092. set_cpu_online(cpu, false);
  1093. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1094. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1095. /* was set by cpu_init() */
  1096. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1097. numa_remove_cpu(cpu);
  1098. }
  1099. void cpu_disable_common(void)
  1100. {
  1101. int cpu = smp_processor_id();
  1102. /*
  1103. * HACK:
  1104. * Allow any queued timer interrupts to get serviced
  1105. * This is only a temporary solution until we cleanup
  1106. * fixup_irqs as we do for IA64.
  1107. */
  1108. local_irq_enable();
  1109. mdelay(1);
  1110. local_irq_disable();
  1111. remove_siblinginfo(cpu);
  1112. /* It's now safe to remove this processor from the online map */
  1113. lock_vector_lock();
  1114. remove_cpu_from_maps(cpu);
  1115. unlock_vector_lock();
  1116. fixup_irqs();
  1117. }
  1118. int native_cpu_disable(void)
  1119. {
  1120. int cpu = smp_processor_id();
  1121. /*
  1122. * Perhaps use cpufreq to drop frequency, but that could go
  1123. * into generic code.
  1124. *
  1125. * We won't take down the boot processor on i386 due to some
  1126. * interrupts only being able to be serviced by the BSP.
  1127. * Especially so if we're not using an IOAPIC -zwane
  1128. */
  1129. if (cpu == 0)
  1130. return -EBUSY;
  1131. if (nmi_watchdog == NMI_LOCAL_APIC)
  1132. stop_apic_nmi_watchdog(NULL);
  1133. clear_local_APIC();
  1134. cpu_disable_common();
  1135. return 0;
  1136. }
  1137. void native_cpu_die(unsigned int cpu)
  1138. {
  1139. /* We don't do anything here: idle task is faking death itself. */
  1140. unsigned int i;
  1141. for (i = 0; i < 10; i++) {
  1142. /* They ack this in play_dead by setting CPU_DEAD */
  1143. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1144. printk(KERN_INFO "CPU %d is now offline\n", cpu);
  1145. if (1 == num_online_cpus())
  1146. alternatives_smp_switch(0);
  1147. return;
  1148. }
  1149. msleep(100);
  1150. }
  1151. printk(KERN_ERR "CPU %u didn't die...\n", cpu);
  1152. }
  1153. void play_dead_common(void)
  1154. {
  1155. idle_task_exit();
  1156. reset_lazy_tlbstate();
  1157. irq_ctx_exit(raw_smp_processor_id());
  1158. c1e_remove_cpu(raw_smp_processor_id());
  1159. mb();
  1160. /* Ack it */
  1161. __get_cpu_var(cpu_state) = CPU_DEAD;
  1162. /*
  1163. * With physical CPU hotplug, we should halt the cpu
  1164. */
  1165. local_irq_disable();
  1166. }
  1167. void native_play_dead(void)
  1168. {
  1169. play_dead_common();
  1170. wbinvd_halt();
  1171. }
  1172. #else /* ... !CONFIG_HOTPLUG_CPU */
  1173. int native_cpu_disable(void)
  1174. {
  1175. return -ENOSYS;
  1176. }
  1177. void native_cpu_die(unsigned int cpu)
  1178. {
  1179. /* We said "no" in __cpu_disable */
  1180. BUG();
  1181. }
  1182. void native_play_dead(void)
  1183. {
  1184. BUG();
  1185. }
  1186. #endif